DS90CR284MWC [NSC]

IC QUAD LINE RECEIVER, UUC, WAFER, Line Driver or Receiver;
DS90CR284MWC
型号: DS90CR284MWC
厂家: National Semiconductor    National Semiconductor
描述:

IC QUAD LINE RECEIVER, UUC, WAFER, Line Driver or Receiver

文件: 总13页 (文件大小:277K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
July 2001  
DS90CR283/DS90CR284  
28-Bit Channel Link-66 MHz  
General Description  
The DS90CR283 transmitter converts 28 bits of CMOS/TTL  
data into four LVDS (Low Voltage Differential Signaling) data  
streams. A phase-locked transmit clock is transmitted in  
parallel with the data streams over a fifth LVDS link. Every  
cycle of the transmit clock 28 bits of input data are sampled  
and transmitted. The DS90CR284 receiver converts the  
LVDS data streams back into 28 bits of CMOS/TTL data. At  
a transmit clock frequency of 66 MHz, 28 bits of TTL data are  
transmitted at a rate of 462 Mbps per LVDS data channel.  
Using a 66 MHz clock, the data throughput is 1.848 Gbit/s  
(231 Mbytes/s).  
width, which provides a system cost savings, reduces con-  
nector physical size and cost, and reduces shielding require-  
ments due to the cables’ smaller form factor.  
The 28 CMOS/TTL inputs can support a variety of signal  
combinations. For example, 7 4-bit nibbles or 3 9-bit (byte +  
parity) and 1 control.  
Features  
n 66 MHz clock support  
n Up to 231 Mbytes/s bandwidth  
<
n Low power CMOS design ( 610 mW)  
<
n Power Down mode ( 0.5 mW total)  
The multiplexing of the data lines provides a substantial  
cable reduction. Long distance parallel single-ended buses  
typically require a ground wire per active signal (and have  
very limited noise rejection capability). Thus, for a 28-bit wide  
data bus and one clock, up to 58 conductors are required.  
With the Channel Link chipset as few as 11 conductors (4  
data pairs, 1 clock pair and a minimum of one ground) are  
needed. This provides a 80% reduction in required cable  
n Up to 1.848 Gbit/s data throughput  
n Narrow bus reduces cable size and cost  
n 290 mV swing LVDS devices for low EMI  
n PLL requires no external components  
n Low profile 56-lead TSSOP package  
n Rising edge data strobe  
n Compatible with TIA/EIA-644 LVDS Standard  
Block Diagrams  
DS90CR283  
DS90CR284  
DS012889-27  
DS012889-1  
Order Number DS90CR283MTD  
See NS Package Number MTD56  
Order Number DS90CR284MTD  
See NS Package Number MTD56  
TRI-STATE® is a registered trademark of National Semiconductor Corporation.  
© 2001 National Semiconductor Corporation  
DS012889  
www.national.com  
Pin Diagrams  
DS90CR283  
DS90CR284  
DS012889-21  
DS012889-22  
Typical Application  
DS012889-23  
www.national.com  
2
Absolute Maximum Ratings (Note 1)  
If Military/Aerospace specified devices are required,  
please contact the National Semiconductor Sales Office/  
Distributors for availability and specifications.  
DS90CR283  
DS90CR284  
1.63W  
1.61W  
Package Derating:  
DS90CR283  
12.5 mW/˚C above +25˚C  
12.4 mW/˚C above +25˚C  
DS90CR284  
Supply Voltage (VCC  
)
−0.3V to +6V  
−0.3V to (VCC + 0.3V)  
−0.3V to (VCC + 0.3V)  
This device does not meet 2000V ESD rating (Note 4)  
CMOS/TTL Input Voltage  
CMOS/TTL Ouput Voltage  
LVDS Receiver Input Voltage  
LVDS Driver Output Voltage  
LVDS Output Short Circuit  
Duration  
Recommended Operating  
Conditions  
−0.3V to (V  
+ 0.3V)  
CC  
−0.3V to (VCC + 0.3V)  
Min Nom Max  
Units  
Continuous  
+150˚C  
Supply Voltage (VCC  
Operating Free Air  
Temperature (TA)  
)
4.75  
5.0  
5.25  
V
Junction Temperature  
Storage Temperature Range  
Lead Temperature  
−65˚C to +150˚C  
−10  
0
+25  
+70  
2.4  
˚C  
V
Receiver Input Range  
Supply Noise Voltage  
(Soldering, 4 sec.)  
+260˚C  
@
Maximum Package Power Dissipation +25˚C  
(VCC  
)
100 mVP-P  
MTD56(TSSOP) Package:  
Electrical Characteristics  
Over recommended operating supply and temperature ranges unless otherwise specified  
Symbol  
Parameter  
Conditions  
Min  
Typ  
Max  
Units  
CMOS/TTL DC SPECIFICATIONS  
VIH  
VIL  
High Level Input Voltage  
Low Level Input Voltage  
High Level Output Voltage  
Low Level Output Voltage  
Input Clamp Voltage  
2.0  
GND  
3.8  
VCC  
V
V
0.8  
VOH  
VOL  
VCL  
IIN  
IOH = −0.4 mA  
IOL = 2 mA  
4.9  
0.1  
V
0.3  
V
ICL = −18 mA  
−0.79  
−1.5  
V
±
±
10  
Input Current  
VIN = VCC, GND, 2.5V or 0.4V  
VOUT = 0V  
5.1  
µA  
mA  
IOS  
Output Short Circuit Current  
−120  
LVDS DRIVER DC SPEClFlCATIONS  
VOD  
Differential Output Voltage  
Change in VOD between  
Complementary Output States  
Offset Voltage  
RL = 100  
250  
1.1  
290  
450  
35  
mV  
mV  
VOD  
VOS  
1.25  
1.375  
35  
V
VOS  
Change in Magnitude of VOS  
between Complementary Output  
States  
mV  
IOS  
IOZ  
Output Short Circuit Current  
Output TRI-STATE® Current  
VOUT = OV, R = 100Ω  
−2.9  
−5  
mA  
µA  
L
±
±
10  
Power Down = 0V, VOUT = 0V or VCC  
1
LVDS RECEIVER DC SPECIFlCATIONS  
VTH  
VTL  
IIN  
Differential Input High Threshold  
Differential Input Low Threshold  
Input Current  
VCM = +1.2V  
+100  
mV  
mV  
µA  
−100  
±
±
VIN = +2.4V, VCC = 5.0V  
VIN = 0V, VCC = 5.0V  
10  
10  
µA  
TRANSMITTER SUPPLY CURRENT  
ICCTW  
Transmitter Supply Current,  
Worst Case  
RL = 100, C = 5 pF,  
f = 32.5 MHz  
f = 37.5 MHz  
f = 66 MHz  
49  
51  
70  
63  
mA  
mA  
mA  
L
Worst Case Pattern  
(Figures 1, 2)  
64  
84  
ICCTZ  
Transmitter Supply Current,  
Power Down  
Power Down = Low  
Driver Outputs in TRI-STATE  
under Power Down Mode  
1
25  
µA  
3
www.national.com  
Electrical Characteristics (Continued)  
Over recommended operating supply and temperature ranges unless otherwise specified  
Symbol  
Parameter  
Conditions  
Min  
Typ  
Max  
Units  
RECEIVER SUPPLY CURRENT  
ICCRW  
Receiver Supply Current,  
Worst Case  
CL = 8 pF,  
f = 32.5 MHz  
f = 37.5 MHz  
f = 66 MHz  
64  
70  
77  
85  
mA  
mA  
mA  
Worst Case Pattern  
(Figures 1, 3)  
110  
140  
ICCRZ  
Receiver Supply Current,  
Power Down  
Power Down = Low  
Receiver Outputs in Previous State  
during Power Down Mode  
1
10  
µA  
Note 1: “Absolute Maximum Ratings” are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device  
should be operated at these limits. The tables of “Electrical Characteristics” specify conditions for device operation.  
Note 2: Typical values are given for V  
= 5.0V and T = +25˚C.  
A
CC  
Note 3: Current into device pins is defined as positive. Current out of device pins is defined as negative. Voltages are referenced to ground unless otherwise  
specified (except V and V ).  
OD  
OD  
Note 4: ESD Rating: HBM (1.5 k, 100 pF)  
PLL V 1000V  
CC  
All other pins 2000V  
EIAJ (0, 200 pF) 150V  
Note 5: V  
previously referred as V  
.
CM  
OS  
Transmitter Switching Characteristics  
Over recommended operating supply and temperature ranges unless otherwise specified  
Symbol  
LLHT  
Parameter  
Min  
Typ  
0.75  
0.75  
Max  
1.5  
1.5  
8
Units  
ns  
LVDS Low-to-High Transition Time (Figure 2)  
LVDS High-to-Low Transition Time (Figure 2)  
TxCLK IN Transition Time (Figure 4)  
LHLT  
ns  
TCIT  
ns  
TCCS  
TPPos0  
TxOUT Channel-to-Channel Skew (Note 6) (Figure 5)  
350  
ps  
Transmitter Output Pulse Position for Bit 0  
(Figure 16)  
f = 66 MHz  
ns  
−0.30  
0
0.30  
TPPos1  
TPPos2  
TPPos3  
TPPos4  
TPPos5  
TPPos6  
TCIP  
Transmitter Output Pulse Position for Bit 1  
Transmitter Output Pulse Position for Bit 2  
Transmitter Output Pulse Position for Bit 3  
Transmitter Output Pulse Position for Bit 4  
Transmitter Output Pulse Position for Bit 5  
Transmitter Output Pulse Position for Bit 6  
TxCLK IN Period (Figure 6)  
1.70  
3.60  
5.90  
8.30  
10.40  
12.70  
15  
(1/7)Tclk  
(2/7)Tclk  
(3/7)Tclk  
(4/7)Tclk  
(5/7)Tclk  
(6/7)Tclk  
T
2.50  
4.50  
ns  
ns  
ns  
ns  
ns  
6.75  
9.00  
11.10  
13.40  
50  
ns  
ns  
ns  
ns  
ns  
ns  
TCIH  
TxCLK IN High Time (Figure 6)  
0.35T  
0.35T  
5
0.5T  
0.65T  
0.65T  
TCIL  
TxCLK IN Low Time (Figure 6)  
0.5T  
TSTC  
TxIN Setup to TxCLK IN (Figure 6)  
TxIN Hold to TxCLK IN (Figure 6)  
3.5  
THTC  
2.5  
1.5  
@
TCCD  
TxCLK IN to TxCLK OUT Delay 25˚C,  
3.5  
8.5  
VCC = 5.0V (Figure 8)  
TPLLS  
TPDD  
Transmitter Phase Lock Loop Set (Figure 10)  
Transmitter Power Down Delay (Figure 14)  
10  
ms  
ns  
100  
Note 6: This limit based on bench characterization.  
www.national.com  
4
Receiver Switching Characteristics  
Over recommended operating supply and temperature ranges unless otherwise specified  
Symbol  
CLHT  
Parameter  
Min  
Typ  
2.5  
2.0  
Max  
4.0  
Units  
ns  
ns  
ps  
ps  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
CMOS/TTL Low-to-High Transition Time (Figure 3)  
CMOS/TTL High-to-Low Transition Time (Figure 3)  
CHLT  
4.0  
RSKM  
RxIN Skew Margin (Note 7),  
f = 40 MHz  
700  
600  
15  
VCC = 5V, TA = 25˚C (Figure 17)  
RxCLK OUT Period (Figure 7)  
RxCLK OUT High Time (Figure 7)  
f = 66 MHz  
RCOP  
RCOH  
T
5
50  
f = 40 MHz  
f = 66 MHz  
f = 40 MHz  
f = 66 MHz  
f = 40 MHz  
f = 66 MHz  
f = 40 MHz  
f = 66 MHz  
6
4.3  
10.5  
7.0  
4.5  
2.5  
6.5  
4
RCOL  
RSRC  
RHRC  
RCCD  
RxCLK OUT Low Time (Figure 7)  
9
RxOUT Setup to RxCLK OUT (Figure 7)  
RxOUT Hold to RxCLK OUT (Figure 7)  
4.2  
5.2  
@
RxCLK IN to RxCLK OUT Delay 25˚C,  
6.4  
10.7  
VCC = 5.0V (Figure 9)  
RPLLS  
RPDD  
Receiver Phase Lock Loop Set (Figure 11)  
Receiver Power Down Delay (Figure 11)  
10  
1
ms  
µs  
Note 7: Receiver Skew Margin is defined as the valid data sampling region at the receiver inputs. This margin takes into account transmitter output skew (TCCS)  
and the setup and hold time (internal data sampling window), allowing for LVDS cable skew dependent on type/length and source clock (TxCLK IN) jitter.  
RSKM cable skew (type, length) + source clock jitter (cycle to cycle)  
AC Timing Diagrams  
DS012889-2  
FIGURE 1. “WORST CASE” Test Pattern  
DS012889-3  
DS012889-4  
FIGURE 2. DS90CR283 (Transmitter) LVDS Output Load and Transition Timing  
DS012889-5  
DS012889-6  
FIGURE 3. DS90CR284 (Receiver) CMOS/TTL Output Load and Transition Timing  
5
www.national.com  
AC Timing Diagrams (Continued)  
DS012889-7  
FIGURE 4. DS90CR283 (Transmitter) Input Clock Transition Time  
DS012889-8  
Note 8: Measurements at V = 0V  
diff  
Note 9: TCCS measured between earliest and latest initial LVDS edges.  
Note 10: TxCLK OUT Differential Low  
High Edge  
FIGURE 5. DS90CR283 (Transmitter) Channel-to-Channel Skew  
DS012889-9  
FIGURE 6. DS90CR283 (Transmitter) Setup/Hold and High/Low Times  
DS012889-10  
FIGURE 7. DS90CR284 (Receiver) Setup/Hold and High/Low Times  
www.national.com  
6
AC Timing Diagrams (Continued)  
DS012889-11  
FIGURE 8. DS90CR283 (Transmitter) Clock In to Clock Out Delay  
DS012889-12  
FIGURE 9. DS90CR284 (Receiver) Clock In to Clock Out Delay  
DS012889-13  
FIGURE 10. DS90CR283 (Transmitter) Phase Lock Loop Set Time  
DS012889-14  
FIGURE 11. DS90CR284 (Receiver) Phase Lock Loop Set Time  
7
www.national.com  
AC Timing Diagrams (Continued)  
DS012889-15  
FIGURE 12. Seven Bits of LVDS in One Clock Cycle  
DS012889-16  
FIGURE 13. 28 Parallel TTL Data Inputs Mapped to LVDS Outputs (DS90CR283)  
DS012889-17  
FIGURE 14. Transmitter Powerdown Delay  
DS012889-18  
FIGURE 15. Receiver Powerdown Delay  
www.national.com  
8
AC Timing Diagrams (Continued)  
DS012889-19  
FIGURE 16. Transmitter LVDS Output Pulse Position Measurement  
DS012889-20  
SW — Setup and Hold Time (Internal data sampling window)  
TCCS — Transmitter Output Skew  
RSKM Cable Skew (type, length) + Source Clock Jitter (cycle to cycle)  
Cable Skew — typically 10 ps–40 ps per foot.  
FIGURE 17. Receiver LVDS Input Skew Margin  
9
www.national.com  
DS90CR283 Pin DescriptionChannel Link Transmitter  
Pin Name  
TxIN  
I/O  
I
No.  
28  
4
Description  
TTL Level inputs  
TxOUT+  
O
O
I
Positive LVDS differential data output  
Negative LVDS differential data output  
TxOUT−  
4
TxCLK IN  
1
TTL level clock input. The rising edge acts as data strobe  
Positive LVDS differential clock output  
TxCLK OUT+  
TxCLK OUT−  
PWR DOWN  
O
O
I
1
1
Negative LVDS differential clock output  
1
TTL level input. Assertion (low input) TRI-STATES the outputs, ensuring low current at power  
down  
VCC  
I
I
I
I
I
I
4
5
1
2
1
3
Power supply pins for TTL inputs  
Ground pins for TTL inputs  
Power supply pin for PLL  
GND  
PLL VCC  
PLL GND  
LVDS VCC  
LVDS GND  
Ground pins for PLL  
Power supply pin for LVDS outputs  
Ground pins for LVDS outputs  
DS90CR284 Pin DescriptionChannel Link Receiver  
Pin Name  
RxIN+  
I/O  
No.  
4
Description  
I
I
Positive LVDS differential data inputs  
Negative LVDS differential data inputs  
TTL level outputs  
RxIN−  
4
RxOUT  
O
I
28  
1
RxCLK IN+  
RxCLK IN−  
RxCLK OUT  
PWR DOWN  
VCC  
Positive LVDS differential clock input  
Negative LVDS differential clock input  
I
1
O
I
1
TTL level clock output. The rising edge acts as data strobe  
TTL level input. Assertion (low input) maintains the receiver outputs in the previous state  
Power supply pins for TTL outputs  
1
I
4
GND  
I
5
Ground pins for TTL outputs  
PLL VCC  
PLL GND  
LVDS VCC  
LVDS GND  
I
1
Power supply for PLL  
I
2
Ground pin for PLL  
I
1
Power supply pin for LVDS inputs  
I
3
Ground pins for LVDS inputs  
Applications Information  
####  
AN =  
Topic  
The Channel Link devices are intended to be used in a wide  
variety of data transmission applications. Depending upon  
the application the interconnecting media may vary. For  
example, for lower data rate (clock rate) and shorter cable  
AN-905  
Transmission Line Calculations and  
Differential Impedance  
AN-916  
Cable Information  
CABLES: A cable interface between the transmitter and  
receiver needs to support the differential LVDS pairs. The  
21-bit CHANNEL LINK chipset (DS90CR213/214) requires  
four pairs of signal wires and the 28-bit CHANNEL LINK  
chipset (DS90CR283/284) requires five pairs of signal wires.  
The ideal cable/connector interface would have a constant  
100differential impedance throughout the path. It is also  
<
lengths ( 2m), the media electrical performance is less  
critical. For higher speed/long distance applications the me-  
dia’s performance becomes more critical. Certain cable con-  
structions provide tighter skew (matched electrical length  
between the conductors and pairs). Twin-coax for example,  
has been demonstrated at distances as great as 5 meters  
and with the maximum data transfer of 1.848 Gbit/s. Addi-  
tional applications information can be found in the following  
National Interface Application Notes:  
@
recommended that cable skew remain below 350 ps ( 66  
MHz clock rate) to maintain a sufficient data sampling win-  
dow at the receiver.  
####  
AN =  
Topic  
In addition to the four or five cable pairs that carry data and  
clock, it is recommended to provide at least one additional  
conductor (or pair) which connects ground between the  
transmitter and receiver. This low impedance ground pro-  
vides a common mode return path for the two devices. Some  
of the more commonly used cable types for point-to-point  
applications include flat ribbon, flex, twisted pair and  
Twin-Coax. All are available in a variety of configurations and  
AN-1041  
AN-1108  
Introduction to Channel Link  
PCB Design Guidelines for LVDS and  
Link Devices  
AN-806  
Transmission Line Theory  
www.national.com  
10  
media (this impedance should also match the value of the  
termination resistor that is connected across the differential  
pair at the receiver’s input). Finally, the location of the  
CHANNEL LINK TxOUT/RxIN pins should be as close as  
possible to the board edge so as to eliminate excessive pcb  
runs. All of these considerations will limit reflections and  
crosstalk which adversely effect high frequency performance  
and EMI.  
Applications Information (Continued)  
options. Flat ribbon cable, flex and twisted pair generally  
perform well in short point-to-point applications while  
Twin-Coax is good for short and long applications. When  
using ribbon cable, it is recommended to place a ground line  
between each differential pair to act as a barrier to noise  
coupling between adjacent pairs. For Twin-Coax cable ap-  
plications, it is recommended to utilize a shield on each  
cable pair. All extended point-to-point applications should  
also employ an overall shield surrounding all cable pairs  
regardless of the cable type. This overall shield results in  
improved transmission parameters such as faster attainable  
speeds, longer distances between transmitter and receiver  
and reduced problems associated with EMS or EMI.  
UNUSED INPUTS: All unused inputs at the TxIN inputs of  
the transmitter must be tied to ground. All unused outputs at  
the RxOUT outputs of the receiver must then be left floating.  
TERMINATION: Use of current mode drivers requires a  
terminating resistor across the receiver inputs. The CHAN-  
NEL LINK chipset will normally require a single 100resistor  
between the true and complement lines on each differential  
pair of the receiver input. The actual value of the termination  
resistor should be selected to match the differential mode  
characteristic impedance (90to 120typical) of the cable.  
Figure 18 shows an example. No additional pull-up or  
pull-down resistors are necessary as with some other differ-  
ential technologies such as PECL. Surface mount resistors  
are recommended to avoid the additional inductance that  
accompanies leaded resistors. These resistors should be  
placed as close as possible to the receiver input pins to  
reduce stubs and effectively terminate the differential lines.  
The high-speed transport of LVDS signals has been demon-  
strated on several types of cables with excellent results.  
However, the best overall performance has been seen when  
using Twin-Coax cable. Twin-Coax has very low cable skew  
and EMI due to its construction and double shielding. All of  
the design considerations discussed here and listed in the  
supplemental application notes provide the subsystem com-  
munications designer with many useful guidelines. It is rec-  
ommended that the designer assess the tradeoffs of each  
application thoroughly to arrive at a reliable and economical  
cable solution.  
DECOUPLING CAPACITORS: Bypassing capacitors are  
BOARD LAYOUT: To obtain the maximum benefit from the  
noise and EMI reductions of LVDS, attention should be paid  
to the layout of differential lines. Lines of a differential pair  
should always be adjacent to eliminate noise interference  
from other signals and take full advantage of the noise  
canceling of the differential signals. The board designer  
should also try to maintain equal length on signal traces for  
a given differential pair. As with any high speed design, the  
impedance discontinuities should be limited (reduce the  
numbers of vias and no 90 degree angles on traces). Any  
discontinuities which do occur on one signal line should be  
mirrored in the other line of the differential pair. Care should  
be taken to ensure that the differential trace impedance  
match the differential impedance of the selected physical  
needed to reduce the impact of switching noise which could  
limit performance. For  
a conservative approach three  
parallel-connected decoupling capacitors (Multi-Layered Ce-  
ramic type in surface mount form factor) between each VCC  
and the ground plane(s) are recommended. The three ca-  
pacitor values are 0.1 µF, 0.01µF and 0.001 µF. An example  
is shown in Figure 19. The designer should employ wide  
traces for power and ground and ensure each capacitor has  
its own via to the ground plane. If board space is limiting the  
number of bypass capacitors, the PLL VCC should receive  
the most filtering/bypassing. Next would be the LVDS VCC  
pins and finally the logic VCC pins.  
DS012889-24  
FIGURE 18. LVDS Serialized Link Termination  
11  
www.national.com  
low jitter LVDS clock. These measures provide more margin  
for channel-to-channel skew and interconnect skew as a part  
of the overall jitter/skew budget.  
Applications Information (Continued)  
COMMON MODE vs. DIFFERENTIAL MODE NOISE MAR-  
GIN: The typical signal swing for LVDS is 300 mV centered  
at +1.2V. The CHANNEL LINK receiver supports a 100 mV  
threshold therefore providing approximately 200 mV of dif-  
ferential noise margin. Common mode protection is of more  
importance to the system’s operation due to the differential  
data transmission. LVDS supports an input voltage range of  
±
Ground to +2.4V. This allows for a 1.0V shifting of the  
center point due to ground potential differences and common  
mode noise.  
POWER SEQUENCING AND POWERDOWN MODE: Out-  
puts of the CHANNEL LINK transmitter remain in TRI-STATE  
until the power supply reaches 3V. Clock and data outputs  
will begin to toggle 10 ms after VCC has reached 4.5V and  
the Powerdown pin is above 2V. Either device may be placed  
into a powerdown mode at any time by asserting the Pow-  
erdown pin (active low). Total power dissipation for each  
device will decrease to 5 µW (typical).  
DS012889-25  
FIGURE 19. CHANNEL LINK Decoupling Configuration  
CLOCK JITTER: The CHANNEL LINK devices employ a  
PLL to generate and recover the clock transmitted across the  
LVDS interface. The width of each bit in the serialized LVDS  
data stream is one-seventh the clock period. For example, a  
66 MHz clock has a period of 15 ns which results in a data bit  
width of 2.16 ns. Differential skew (t within one differential  
pair), interconnect skew (t of one differential pair to an-  
other) and clock jitter will all reduce the available window for  
sampling the LVDS serial data streams. Care must be taken  
to ensure that the clock input to the transmitter be a clean  
low noise signal. Individual bypassing of each VCC to ground  
will minimize the noise passed on to the PLL, thus creating a  
The CHANNEL LINK chipset is designed to protect itself  
from accidental loss of power to either the transmitter or  
receiver. If power to the transmit board is lost, the receiver  
clocks (input and output) stop. The data outputs (RxOUT)  
retain the states they were in when the clocks stopped.  
When the receiver board loses power, the receiver inputs are  
shorted to V  
through an internal diode. Current is limited  
CC  
(5 mA per input) by the fixed current mode drivers, thus  
avoiding the potential for latchup when powering the device.  
DS012889-26  
FIGURE 20. Single-Ended and Differential Waveforms  
www.national.com  
12  
Physical Dimensions inches (millimeters) unless otherwise noted  
56-Lead Molded Thin Shrink Small Outline Package, JEDEC  
Order Number DS90CR283MTD or DS90CR284MTD  
NS Package Number MTD56  
LIFE SUPPORT POLICY  
NATIONAL’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT  
DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL  
COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:  
1. Life support devices or systems are devices or  
systems which, (a) are intended for surgical implant  
into the body, or (b) support or sustain life, and  
whose failure to perform when properly used in  
accordance with instructions for use provided in the  
labeling, can be reasonably expected to result in a  
significant injury to the user.  
2. A critical component is any component of a life  
support device or system whose failure to perform  
can be reasonably expected to cause the failure of  
the life support device or system, or to affect its  
safety or effectiveness.  
National Semiconductor  
Corporation  
Americas  
National Semiconductor  
Europe  
National Semiconductor  
Asia Pacific Customer  
Response Group  
Tel: 65-2544466  
Fax: 65-2504466  
National Semiconductor  
Japan Ltd.  
Tel: 81-3-5639-7560  
Fax: 81-3-5639-7507  
Fax: +49 (0) 180-530 85 86  
Email: support@nsc.com  
Email: europe.support@nsc.com  
Deutsch Tel: +49 (0) 69 9508 6208  
English Tel: +44 (0) 870 24 0 2171  
Français Tel: +33 (0) 1 41 91 8790  
Email: ap.support@nsc.com  
www.national.com  
National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.  

相关型号:

DS90CR285

+3.3V Rising Edge Data Strobe LVDS 28-Bit Channel Link-66 MHz
NSC

DS90CR285

+3.3V 上升沿数据选通 LVDS 28 位 Channel Link 发送器 - 66MHz
TI

DS90CR285MTD

+3.3V Rising Edge Data Strobe LVDS 28-Bit Channel Link-66 MHz
NSC

DS90CR285MTD

DS90CR285/DS90CR286 3.3V Rising Edge Data Strobe LVDS 28-Bit Channel Link-66 MHz
TI

DS90CR285MTD/NOPB

DS90CR285/DS90CR286 3.3V Rising Edge Data Strobe LVDS 28-Bit Channel Link-66 MHz
TI

DS90CR285MTDX

DS90CR285/DS90CR286 3.3V Rising Edge Data Strobe LVDS 28-Bit Channel Link-66 MHz
TI

DS90CR285MTDX/NOPB

DS90CR285/DS90CR286 3.3V Rising Edge Data Strobe LVDS 28-Bit Channel Link-66 MHz
TI

DS90CR285SLC

IC QUAD LINE DRIVER, PBGA64, 0.80 MM PITCH, FBGA-64, Line Driver or Receiver
NSC

DS90CR285SLCX

QUAD LINE DRIVER, PBGA64, 0.80 MM PITCH, FBGA-64
TI

DS90CR286

+3.3V Rising Edge Data Strobe LVDS 28-Bit Channel Link-66 MHz
NSC

DS90CR286A

+3.3V Rising Edge Data Strobe LVDS Receiver 28-Bit Channel LinkΑ66 MHz, +3.3V Rising Edge Strobe LVDS Receiver 21-Bit Channel LinkΑ66 MHz
NSC

DS90CR286A

+3.3V 上升沿数据选通 LVDS 28 位 Channel Link 接收器 - 66MHz
TI