HYS64T32900EDL-3.7-B2 [QIMONDA]

200-Pin SO-DIMM DDR2 SDRAM Modules; 200针SO -DIMM DDR2 SDRAM模组
HYS64T32900EDL-3.7-B2
型号: HYS64T32900EDL-3.7-B2
厂家: QIMONDA AG    QIMONDA AG
描述:

200-Pin SO-DIMM DDR2 SDRAM Modules
200针SO -DIMM DDR2 SDRAM模组

存储 内存集成电路 动态存储器 双倍数据速率 时钟
文件: 总86页 (文件大小:4614K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
January 2007  
HYS64T32x00EDL–[25F/…/3.7]–B2  
HYS64T64x20EDL–[25F/…/3.7]–B2  
HYS64T128x21EDL–[25F/…/3.7]B2  
200-Pin SO-DIMM DDR2 SDRAM Modules  
DDR2 SDRAM  
RoHs Compliant Products  
Internet Data Sheet  
Rev. 1.1  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
HYS64T32x00EDL–[25F/…/3.7]–B2, HYS64T64x20EDL–[25F/…/3.7]–B2, HYS64T128x21EDL–[25F/…/3.7]B2  
Revision History: 2007-01, Rev. 1.1  
Page  
Subjects (major changes since last revision)  
All  
All  
4
Adapted internet edition  
Updated HYS64T[32/64/128]9xxEDL–[25F/.../3.7](–)B2  
Table 2 corrected product string to 21 digits  
Previous Revision: 2006-10, Rev. 1.0  
We Listen to Your Comments  
Any information within this document that you feel is wrong, unclear or missing at all?  
Your feedback will help us to continuously improve the quality of this document.  
Please send your proposal (including a reference to this document) to:  
techdoc@qimonda.com  
qag_techdoc_rev400 / 3.2 QAG / 2006-08-07  
08212006-PKYN-2H1B  
2
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
1
Overview  
This chapter gives an overview of the 200-Pin SO-DIMM DDR2 SDRAM Modules product family and describes its main  
characteristics.  
1.1  
Features  
200-Pin PC2–6400, PC2–5300 and PC2–4200 DDR2  
SDRAM memory modules for use as main memory when  
installed in systems such as mobile personal computers.  
32M × 64, 64M × 64 and 128M × 64 module  
organization,and 32M × 16, 64M × 8 chip organization  
Standard Double-Data-Rate-Two Synchronous DRAMs  
(DDR2 SDRAM) with a single + 1.8 V (± 0.1 V) power  
supply  
Programmable self refresh rate via EMRS2 setting  
Programmable partial array refresh via EMRS2 settings  
DCC enabling via EMRS2 setting  
All speed grades faster than DDR2–400 comply with  
DDR2–400 timing specifications.  
All inputs and outputs SSTL_1.8 compatible  
Off-Chip Driver Impedance Adjustment (OCD) and On-Die  
Termination (ODT)  
256MB, 512MB and 1GB modules built with 512-Mbit  
DDR2 SDRAMs in PG-TFBGA-60 and PG-TFBGA-84  
chipsize packages  
Serial Presence Detect with E2PROM  
SO-DIMM Dimensions (nominal): 30 mm high,  
67.60 mm wide  
Programmable CAS Latencies (3, 4 ,5 and 6), Burst  
Length (8 & 4) and Burst Type  
Auto Refresh (CBR) and Self Refresh  
Based on standard reference layouts Raw Card “A”,  
“C”,”E”  
RoHS compliant products1)  
TABLE 1  
Performance Table  
Product Type Speed Code  
Speed Grade  
–2.5F  
–2.5  
–3  
–3S  
–3.7  
Unit  
PC2–6400  
5–5–5  
PC2–6400  
6–6–6  
PC2–5300  
4–4–4  
PC2–5300  
5–5–5  
PC2–4200  
4–4–4  
Max. Clock Frequency  
@CL6 fCK6 400  
@CL5 fCK5 400  
400  
333  
266  
200  
15  
MHz  
MHz  
MHz  
MHz  
ns  
333  
333  
200  
12  
333  
266  
200  
15  
266  
266  
200  
15  
@CL4 fCK4 266  
@CL3 fCK3 200  
tRCD 12.5  
Min. RAS-CAS-Delay  
Min. Row Precharge Time  
Min. Row Active Time  
Min. Row Cycle Time  
tRP  
12.5  
15  
12  
15  
15  
ns  
tRAS 45  
45  
45  
45  
45  
ns  
tRC 57.5  
60  
57  
60  
60  
ns  
1) RoHS Compliant Product: Restriction of the use of certain hazardous substances (RoHS) in electrical and electronic equipment as defined  
in the directive 2002/95/EC issued by the European Parliament and of the Council of 27 January 2003. These substances include mercury,  
lead, cadmium, hexavalent chromium, polybrominated biphenyls and polybrominated biphenyl ethers.  
Rev. 1.1, 2007-01  
3
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
1.2  
Description  
The Qimonda HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
module family are small outline DIMM modules “SO-DIMMs”  
with 30 mm height based on DDR2 technology. DIMMs are  
available as non-ECC modules in 32M × 64 (256 MB),  
64M × 64 (512 MB) and 128M × 64 (1 GB) organization and  
density, intended for mounting into 200-pin connector  
sockets.  
capacitors are mounted on the PCB board. The DIMMs  
feature serial presence detect based on a serial E2PROM  
device using the 2-pin I2C protocol. The first 128 bytes are  
programmed with configuration data and are write protected;  
the second 128 bytes are available to the customer.  
The memory array is designed with 512-Mbit Double-Data-  
Rate-Two (DDR2) Synchronous DRAMs. Decoupling  
TABLE 2  
Ordering Information for RoHS Compliant Products  
Product Type1)  
PC2–6400  
Compliance Code2)  
Description  
SDRAM  
Technology  
HYS64T32000EDL–25F–B2  
HYS64T32900EDL–25F–B2  
256 MB 1R × 16 PC2–6400S–555–12–C0  
512 MB 2R × 16 PC2–6400S–555–12–A0  
1 GB 2R × 8 PC2-6400S–555–12–E0  
1 Rank, Non-ECC  
2 Rank, Non-ECC  
2 Rank, Non-ECC  
512 Mbit (×16)  
512 Mbit (×16)  
512 Mbit (×8)  
HYS64T64020EDL–25F–B2  
HYS64T64920EDL–25F–B2  
HYS64T128021EDL–25FB2  
HYS64T128921EDL–25FB2  
PC2–6400  
HYS64T32000EDL–2.5–B2  
HYS64T32900EDL–2.5–B2  
256 MB 1R × 16 PC2–6400S–666–12–C0  
512 MB 2R × 16 PC2–6400S–666–12–A0  
1 GB 2R × 8 PC2-6400S–666–12–E0  
1 Rank, Non-ECC  
2 Rank, Non-ECC  
2 Rank, Non-ECC  
512 Mbit (×16)  
512 Mbit (×16)  
512 Mbit (×8)  
HYS64T64020EDL–2.5–B2  
HYS64T64920EDL–2.5–B2  
HYS64T128021EDL–2.5B2  
HYS64T128921EDL–2.5B2  
PC2–5300  
HYS64T32000EDL–3–B2  
HYS64T32900EDL–3–B2  
256 MB 1R × 16 PC2–5300S–444–12–C0  
512 MB 2R × 16 PC2–5300S–444–12–A0  
1 GB 2R × 8 PC2-5300S–444–12–E0  
1 Rank, Non-ECC  
2 Rank, Non-ECC  
2 Rank, Non-ECC  
512 Mbit (×16)  
512 Mbit (×16)  
512 Mbit (×8)  
HYS64T64020EDL–3–B2  
HYS64T64920EDL–3–B2  
HYS64T128021EDL–3–B2  
HYS64T128921EDL–3–B2  
PC2–5300  
HYS64T32000EDL–3S–B2  
HYS64T32900EDL–3S–B2  
256 MB 1R × 16 PC2–5300S–555–12–C0  
512 MB 2R × 16 PC2–5300S–555–12–A0  
1 GB 2R × 8 PC2-5300S–555–12–E0  
1 Rank, Non-ECC  
2 Rank, Non-ECC  
2 Rank, Non-ECC  
512 Mbit (×16)  
512 Mbit (×16)  
512 Mbit (×8)  
HYS64T64020EDL–3S–B2  
HYS64T64920EDL–3S–B2  
HYS64T128021EDL–3S–B2  
HYS64T128921EDL–3S–B2  
Rev. 1.1, 2007-01  
4
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type1)  
PC2–4200  
Compliance Code2)  
Description  
SDRAM  
Technology  
HYS64T32000EDL–3.7–B2  
HYS64T32900EDL–3.7–B2  
256 MB 1R × 16 PC2–4200S–444–12–C0  
512 MB 2R × 16 PC2–4200S–444–12–A0  
1 GB 2R × 8 PC2-4200S–444–12–E0  
1 Rank, Non-ECC  
2 Rank, Non-ECC  
2 Rank, Non-ECC  
512 Mbit (×16)  
512 Mbit (×16)  
512 Mbit (×8)  
HYS64T64020EDL–3.7–B2  
HYS64T64920EDL–3.7–B2  
HYS64T128021EDL–3.7B2  
HYS64T128921EDL–3.7B2  
1) All Product Type numbers end with a place code, designating the silicon die revision. Example: HYS64T64020EDL–3.7–B2, indicating  
Rev. “B” dies are used for DDR2 SDRAM components. For all Qimonda DDR2 module and component nomenclature see Chapter 6 of  
this data sheet.  
2) The Compliance Code is printed on the module label and describes the speed grade, for example “PC2–4200S–444–12–A0”, where  
4200S means Small Outlined Unbuffered DIMM modules with 4.26 GB/sec Module Bandwidth and “444-12” means Column Address  
Strobe (CAS) latency = 4, Row Column Delay (RCD) latency = 4 and Row Precharge (RP) latency = 4 using the latest JEDEC SPD  
Revision 1.2 and produced on the Raw Card “A”.  
TABLE 3  
Address Format  
DIMM  
Density  
Module  
Organization  
Memory  
Ranks  
ECC/  
Non-ECC  
# of SDRAMs # of row/bank/column  
bits  
Raw  
Card  
256 MByte  
512 MByte  
1 GByte  
32M × 64  
64M × 64  
128M × 64  
1
2
2
Non-ECC  
Non-ECC  
Non-ECC  
4
13/2/10  
13/2/10  
14/2/10  
C
A
E
8
16  
TABLE 4  
Components on Modules  
DRAM Organisation  
32M × 16  
Product Type1)2)  
DRAM Components2)  
DRAM Density  
HYS64T32000EDL  
HYS64T32900EDL  
HYB18T512160B2F  
512 Mbit  
HYS64T64020EDL  
HYS64T64920EDL  
HYB18T512160B2F  
HYB18T512800B2F  
512 Mbit  
512 Mbit  
32M × 16  
64M × 8  
HYS64T128021EDL  
HYS64T128921EDL  
1) For a detailed description of all functionalities of the DRAM components on these modules see the component data sheet.  
2) Green Product  
Rev. 1.1, 2007-01  
5
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
2
Pin Configurations  
2.1  
Chip Configuration  
The chip configuration of the Small Outline DDR2 SDRAM DIMM is listed by function in Table 2 (200 balls). The abbreviations  
used in columns Ball and Buffer Type are explained in Table 3 and Table 4 respectively. The Ball numbering is depicted in  
Figure 1.  
TABLE 5  
Chip Configuration of SO-DIMM  
Ball No.  
Name  
Pin  
Buffer  
Function  
Type Type  
Clock Signals  
30  
CK0  
CK1  
CK0  
CK1  
CKE0  
CKE1  
NC  
I
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
Clock Signals 2:0, Complement Clock Signals 2:0  
164  
32  
I
I
166  
79  
I
I
Clock Enable Rank 1:0  
Note: 2 Ranks module  
80  
I
NC  
Not Connected  
Note: 1-rank module  
Control Signals  
110  
115  
S0  
S1  
NC  
I
SSTL  
SSTL  
Chip Select Rank 1:0  
I
NC  
Not Connected  
Note: 1-rank module  
Row Address Strobe  
Column Address Strobe  
Write Enable  
108  
RAS  
CAS  
WE  
I
I
I
SSTL  
SSTL  
SSTL  
113  
109  
Address Signals  
107  
106  
85  
BA0  
BA1  
BA2  
I
I
I
SSTL  
SSTL  
SSTL  
Bank Address Bus 2:0  
Bank Address Bus 2  
Greater than 512Mb DDR2 SDRAMS  
NC  
NC  
SSTL  
Less than 1Gb DDR2 SDRAMS  
Rev. 1.1, 2007-01  
6
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Ball No.  
Name  
Pin  
Buffer  
Function  
Type Type  
102  
101  
100  
99  
A0  
I
I
I
I
I
I
I
I
I
I
I
I
I
I
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
Address Bus 12:0  
A1  
A2  
A3  
98  
A4  
97  
A5  
94  
A6  
92  
A7  
93  
A8  
91  
A9  
105  
A10  
AP  
A11  
A12  
90  
89  
Address Signal 12  
Note: Module based on 256 Mbit or larger dies  
Address Signal 13  
116  
A13  
NC  
I
SSTL  
Note: 1 Gbit based module  
Not Connected  
NC  
Note: Module based on 512 Mbit or smaller dies  
Data Signals  
5
DQ0  
DQ1  
DQ2  
DQ3  
DQ4  
DQ5  
DQ6  
DQ7  
DQ8  
DQ9  
DQ10  
DQ11  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
Data Bus 63:0  
Note: Data Input/Output Balls  
7
17  
19  
4
6
14  
16  
23  
25  
35  
37  
Rev. 1.1, 2007-01  
7
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Ball No.  
Name  
Pin  
Buffer  
Function  
Type Type  
20  
DQ12  
DQ13  
DQ14  
DQ15  
DQ16  
DQ17  
DQ18  
DQ19  
DQ20  
DQ21  
DQ22  
DQ23  
DQ24  
DQ25  
DQ26  
DQ27  
DQ28  
DQ29  
DQ30  
DQ31  
DQ32  
DQ33  
DQ34  
DQ35  
DQ36  
DQ37  
DQ38  
DQ39  
DQ40  
DQ41  
DQ42  
DQ43  
DQ44  
DQ45  
DQ46  
DQ47  
DQ48  
DQ49  
DQ50  
DQ51  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
Data Bus 63:0  
Data Input/Output Balls  
22  
36  
38  
43  
45  
55  
57  
44  
46  
56  
58  
61  
63  
73  
75  
62  
64  
74  
76  
123  
125  
135  
137  
124  
126  
134  
136  
141  
143  
151  
153  
140  
142  
152  
154  
157  
159  
173  
175  
Rev. 1.1, 2007-01  
8
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Ball No.  
Name  
Pin  
Buffer  
Function  
Type Type  
158  
DQ52  
DQ53  
DQ54  
DQ55  
DQ56  
DQ57  
DQ58  
DQ59  
DQ60  
DQ61  
DQ62  
DQ63  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
Data Bus 63:0  
160  
174  
176  
179  
181  
189  
191  
180  
182  
192  
194  
Data Strobe Signals  
13  
DQS0  
DQS0  
DQS1  
DQS1  
DQS2  
DQS2  
DQS3  
DQS3  
DQS4  
DQS4  
DQS5  
DQS5  
DQS6  
DQS6  
DQS7  
DQS7  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
Data Strobe Bus 7:0  
11  
31  
29  
51  
49  
70  
68  
131  
129  
148  
146  
169  
167  
188  
186  
Data Mask Signals  
10  
DM0  
DM1  
DM2  
DM3  
DM4  
DM5  
DM6  
DM7  
I
I
I
I
I
I
I
I
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
Data Mask Bus 7:0  
26  
52  
67  
130  
147  
170  
185  
EEPROM  
197  
SCL  
I
CMOS Serial Bus Clock  
Rev. 1.1, 2007-01  
9
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Ball No.  
Name  
Pin  
Buffer  
Function  
Type Type  
195  
SDA  
SA0  
SA1  
I/O  
OD  
Serial Bus Data  
198  
I
I
CMOS Serial Address Select Bus 2:0  
200  
CMOS  
Power Supplies  
1
VREF  
AI  
I/O Reference Voltage  
EEPROM Power Supply  
Power Supply  
199  
VDDSPD PWR  
81,82,87,88,95,96,103,104,  
111,112,117,118  
VDD  
PWR  
2,3,8,9,12,15,18,21,24,27,28,  
33,34,39,40,41,42,47,48,53,  
54,59,60,65,66,71,72,77,78,  
121,122,127,128,132,133,138,13  
9,144,145,149,150,155,156,  
161,162,165,171,172,177,  
VSS  
GND  
Ground Plane  
178,183,184,187,190,193,196  
Other Balls  
114  
ODT0  
ODT1  
I
I
SSTL  
SSTL  
On-Die Termination Control 1:0  
On-Die Termination Control 1  
Note: 2 Rank modules  
Not Connected  
119  
NC  
NC  
NC  
NC  
Note: 1 Rank modules  
Not connected  
50,69,83,84,120,163,168  
Rev. 1.1, 2007-01  
10  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
TABLE 6  
Abbreviations for Ball Type  
Abbreviation  
Description  
I
Standard input-only Ball. Digital levels.  
Output. Digital levels.  
I/O is a bidirectional input/output signal.  
Input. Analog levels.  
Power  
O
I/O  
AI  
PWR  
GND  
NC  
Ground  
Not Connected  
TABLE 7  
Abbreviations for Buffer Type  
Abbreviation  
Description  
SSTL  
Serial Stub Terminated Logic (SSTL_18)  
Low Voltage CMOS  
LV-CMOS  
CMOS  
OD  
CMOS Levels  
Open Drain. The corresponding ball has 2 operational states, active low and tristate, and  
allows multiple devices to share as a wire-OR.  
Rev. 1.1, 2007-01  
11  
08212006-PKYN-2H1B  
95()ꢀꢈꢀ 3LQꢀꢁ  
'4ꢁꢀꢈꢀ 3LQꢀꢁ  
966ꢀꢈꢀ 3LQꢀꢁ  
'46ꢁꢀꢈꢀ 3LQꢀꢁ  
'4ꢄꢀꢈꢀ 3LQꢀꢁ  
966ꢀꢈꢀ 3LQꢀꢁ  
'4ꢋꢀꢈꢀ 3LQꢀꢁ  
'46ꢂꢀꢈꢀ 3LQꢀꢁ  
966ꢀꢈꢀ 3LQꢀꢁ  
                            
ꢁꢂꢀ  
ꢁꢉꢀ  
ꢁꢋꢀ  
ꢂꢇꢀ  
ꢂꢊꢀ  
ꢄꢂꢀ  
ꢄꢉꢀ  
ꢄꢋꢀ  
ꢇꢇꢀ  
ꢇꢊꢀ  
                             
3LQꢀꢁꢁ  
3LQꢀꢁꢁ  
3LQꢀꢁꢂ  
3LQꢀꢁꢂ  
3LQꢀꢁꢂ  
3LQꢀꢁꢄ  
3LQꢀꢁꢄ  
3LQꢀꢁꢇ  
3LQꢀꢁꢇ  
3LQꢀꢁꢇ  
                                                                                                                 
                                                                                                                  
ꢄꢀꢈꢀ  
ꢅꢀꢈꢀ  
ꢁꢀꢈꢀ  
ꢃꢀꢈꢀ  
ꢆꢀꢈꢀ  
ꢄꢀꢈꢀ  
ꢅꢀꢈꢀ  
ꢁꢀꢈꢀ  
ꢃꢀꢈꢀ  
ꢆꢀꢈꢀ  
                                 
                                                  
ꢁꢇ  
ꢁꢊ  
ꢂꢂ  
ꢂꢉ  
ꢂꢋ  
ꢄꢇ  
ꢄꢊ  
ꢇꢂ  
ꢇꢉ  
ꢇꢋ  
                                                   
3
3
3
3
3
3
3
3
3
3
                                                                                         
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
                                                                                         
ꢀꢁꢁꢃꢀ ꢈꢀ  
'4ꢃꢀ  
                            
                             
                                                                                                                 
                                                                                                                  
'4  
'0  
'4  
9ꢀ  
                                                                                                                       
ꢉꢀ  
ꢁꢀ  
ꢅꢀ  
'4ꢂꢀꢈꢀ 3LQꢀꢁ  
'46ꢁꢀꢈꢀ 3LQꢀꢁ  
966ꢀꢈꢀ 3LQꢀꢁ  
'4ꢇꢀꢈꢀ 3LQꢀꢁ  
'4ꢆꢀꢈꢀ 3LQꢀꢁ  
966ꢀꢈꢀ 3LQꢀꢁ  
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢁꢁꢆꢀ ꢈꢀ9ꢀ  
                            
                             
                                                                                                                 
                                                                                                                  
                                                                                                                        
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢁꢂꢄꢀ ꢈꢀ9ꢀ  
66ꢀ  
ꢀꢁꢂꢅꢀ ꢈꢀ'4ꢊꢀ  
ꢀꢁꢄꢁꢀ ꢈꢀ'4ꢂꢄꢀ  
                            
                             
                                                                                                                 
                                                                                                                  
                                                                                                                       
                                                  
                                                   
                                                                                         
                                                                                         
                            
                             
                                                                                                                 
                                                                                                                  
                                                  
                                                   
                                                                                         
                                                                                         
                                                                                                   
                            
                             
                                                                                                                 
                                                                                                                  
'4  
'0  
&.ꢁꢀ  
                                                                                                                       
ꢂꢇ  
ꢂꢀ  
                                                                                                                        
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢁꢄꢃꢀ ꢈꢀ9ꢀ  
                            
                             
                                                                                                                 
                                                                                                                  
                                                                                                                        
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢁꢄꢆꢀ ꢈꢀ9ꢀ  
                            
                             
                                                                                                                 
                                                                                                                  
'46ꢂꢀꢈꢀ 3LQꢀꢁ  
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢁꢇꢄꢀ ꢈꢀ&.ꢁꢀ  
                            
                             
                                                                                                                 
                                                                                                                  
'4  
                                          
                                           
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢁꢇꢅꢀ ꢈꢀ'4ꢂ  
                                                                                                   
ꢂꢁꢀꢈꢀ 3LQꢀꢁ  
ꢃꢀ  
'4ꢂꢂꢀꢈꢀ 3LQꢀꢁ  
                    
                     
                            
                             
                                                                                                                 
                                                                                                                  
'4  
                                                                                                                       
ꢂꢉ  
                                                                                                                        
966ꢀꢈꢀ 3LQꢀꢁ  
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢁꢃꢁꢀ ꢈꢀ9ꢀ  
966ꢀꢈꢀ 3LQꢀꢁ  
'4 ꢊꢀꢈꢀ 3LQꢀꢁ  
'46ꢄꢀꢈꢀ 3LQꢀꢁ  
966ꢀꢈꢀ 3LQꢀꢁ  
                            
ꢃꢂꢀ  
ꢃꢉꢀ  
ꢃꢋꢀ  
ꢉꢇꢀ  
ꢉꢊꢀ  
ꢅꢂꢀ  
ꢅꢉꢀ  
ꢅꢋꢀ  
ꢊꢇꢀ  
ꢊꢊꢀ  
ꢆꢂꢀ  
ꢆꢉꢀ  
ꢆꢋꢀ  
ꢋꢇꢀ  
ꢋꢊꢀ  
ꢁꢂꢀ  
ꢁꢉꢀ  
ꢁꢋꢀ  
ꢂꢇꢀ  
ꢂꢊꢀ  
ꢄꢂꢀ  
ꢄꢉꢀ  
ꢄꢋꢀ  
ꢇꢇꢀ  
ꢇꢊꢀ  
ꢃꢂꢀ  
ꢃꢉꢀ  
ꢃꢋꢀ  
ꢉꢇꢀ  
ꢉꢊꢀ  
ꢅꢂꢀ  
ꢅꢉꢀ  
ꢅꢋꢀ  
ꢊꢇꢀ  
ꢊꢊꢀ  
ꢆꢂꢀ  
ꢆꢉꢀ  
ꢆꢋꢀ  
ꢋꢇꢀ  
ꢋꢊꢀ  
                             
3LQꢀꢁꢃ  
3LQꢀꢁꢃ  
3LQꢀꢁꢉ  
3LQꢀꢁꢉ  
3LQꢀꢁꢉ  
3LQꢀꢁꢅ  
3LQꢀꢁꢅ  
3LQꢀꢁꢊ  
3LQꢀꢁꢊ  
3LQꢀꢁꢊ  
3LQꢀꢁꢆ  
3LQꢀꢁꢆ  
3LQꢀꢁꢋ  
3LQꢀꢁꢋ  
3LQꢀꢁꢋ  
3LQꢀꢂꢁ  
3LQꢀꢂꢁ  
3LQꢀꢂꢂ  
3LQꢀꢂꢂ  
3LQꢀꢂꢂ  
3LQꢀꢂꢄ  
3LQꢀꢂꢄ  
3LQꢀꢂꢇ  
3LQꢀꢂꢇ  
3LQꢀꢂꢇ  
3LQꢀꢂꢃ  
3LQꢀꢂꢃ  
3LQꢀꢂꢉ  
3LQꢀꢂꢉ  
3LQꢀꢂꢉ  
3LQꢀꢂꢅ  
3LQꢀꢂꢅ  
3LQꢀꢂꢊ  
3LQꢀꢂꢊ  
3LQꢀꢂꢊ  
3LQꢀꢂꢆ  
3LQꢀꢂꢆ  
3LQꢀꢂꢋ  
3LQꢀꢂꢋ  
3LQꢀꢂꢋ  
                                                                                                                 
                                                                                                                  
ꢄꢀꢈꢀ 9ꢀ  
66ꢀ  
'4ꢂ  
9663LQꢀꢁ  
                                           
ꢅꢀꢈ3LQꢀꢁ  
                                                  
ꢃꢇꢀ  
ꢃꢊꢀ  
ꢉꢂꢀ  
ꢉꢉꢀ  
ꢉꢋꢀ  
ꢅꢇꢀ  
ꢅꢊꢀ  
ꢊꢂꢀ  
ꢊꢉꢀ  
ꢊꢋꢀ  
ꢆꢇꢀ  
ꢆꢊꢀ  
ꢋꢂꢀ  
ꢋꢉꢀ  
ꢋꢋꢀ  
ꢁꢇꢀ  
ꢁꢊꢀ  
ꢂꢂꢀ  
ꢂꢉꢀ  
ꢂꢋꢀ  
ꢄꢇꢀ  
ꢄꢊꢀ  
ꢇꢂꢀ  
ꢇꢉꢀ  
ꢇꢋꢀ  
ꢃꢇꢀ  
ꢃꢊꢀ  
ꢉꢂꢀ  
ꢉꢉꢀ  
ꢉꢋꢀ  
ꢅꢇꢀ  
ꢅꢊꢀ  
ꢊꢂꢀ  
ꢊꢉꢀ  
ꢊꢋꢀ  
ꢆꢇꢀ  
ꢆꢊꢀ  
ꢋꢂꢀ  
ꢋꢉꢀ  
ꢋꢋꢀ  
                                                   
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
                                                                                         
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
LQ  
                                                                                         
ꢀꢁꢃꢃꢀꢈꢀ '4ꢄ  
                                                                                                   
ꢁꢀ  
                    
                     
                            
                             
%ꢀ  
$ꢀ  
&ꢀ  
.ꢀ  
6ꢀ  
,ꢀ  
                                                                                                                 
                                                                                                                  
ꢅꢀꢈꢀ '4  
                                                                                                                       
ꢄꢂ  
                                                                                                                        
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢁꢃꢆꢀꢈꢀ 9ꢀ  
                            
                             
                                                                                                                 
                                                                                                                  
ꢁꢀꢈꢀ 1&ꢌ  
                                                                                                                        
(
                                                                                                                         
9(17ꢀ  
'46  
                                          
ꢄꢀꢈ3LQꢀꢁ  
ꢆꢀꢈ3LQꢀꢁ  
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢁꢉꢄꢀꢈꢀ '0  
                                                                                                  
ꢄꢀ  
                            
                             
                                                                                                                 
                                                                                                                  
ꢃꢀꢈꢀ 9ꢀ  
'4ꢂ  
                                           
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢁꢉꢅꢀꢈꢀ '4ꢄ  
                                                                                                   
ꢄꢀ  
'4  
'4  
                    
                     
ꢋꢀꢈꢀ 3LQꢀꢁ  
ꢃꢀꢈꢀ 3LQꢀꢁ  
                            
                             
                                                                                                                 
                                                                                                                  
ꢆꢀꢈꢀ '4  
ꢄꢀꢈꢀ '4  
ꢅꢀꢈꢀ 9ꢀ  
                                                                                                                       
ꢄꢇ  
ꢄꢆ  
                                                                                                                        
9663LQꢀꢁ  
'4ꢄꢉꢀꢈ3LQꢀꢁ  
'0ꢇ  
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢁꢅꢁꢀꢈꢀ 9ꢀ  
                    
                     
                            
                             
                                                                                                                 
                                                                                                                  
                                                                                                                       
                                                                                                                        
                                           
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢁꢅꢃꢀꢈꢀ '4ꢄ  
ꢀꢁꢅꢆꢀꢈꢀ '46ꢇꢀ  
                                                                                                   
ꢋꢀ  
966ꢀꢈꢀ 3LQꢀꢁ  
1&ꢀꢈꢀ 3LQꢀꢁ  
                            
                             
                                                                                                                 
                                                                                                                  
                                           
ꢀꢈ3LQꢀꢁ  
                                                  
                                                   
                                                                                         
                                                                                         
                            
                             
                                                                                                                 
                                                                                                                  
ꢁꢀꢈꢀ '4  
ꢃꢀꢈꢀ '4  
ꢆꢀꢈꢀ 9ꢀ  
                                                                                                                       
6ꢇꢀ  
                                                                                                                         
9663LQꢀꢁ  
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢁꢊꢄꢀꢈꢀ 9ꢀ  
'4  
                    
                     
ꢅꢀꢈꢀ 3LQꢀꢁ  
                            
                             
                                                                                                                 
                                                                                                                  
                                                                                                                       
ꢇꢁ  
                                                                                                                        
'4ꢄ  
                                           
ꢊꢀꢈ3LQꢀꢁ  
&.(ꢁꢀꢈ3LQꢀꢁ  
1&ꢀꢈ3LQꢀꢁ  
9''3LQꢀꢁ  
$ꢋꢀꢈ3LQꢀꢁ  
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢁꢊꢅꢀꢈꢀ '4ꢇꢂꢀ  
ꢀꢁꢆꢁꢀꢈꢀ 1&ꢌ&.(ꢂꢀ  
ꢀꢁꢆꢃꢀꢈꢀ 1&ꢀ  
                                                                                                   
966ꢀꢈꢀ 3LQꢀꢁ  
9''ꢀꢈꢀ 3LQꢀꢁ  
                            
                             
                                                                                                                 
                                                                                                                  
                                                  
                                                   
                                                                                         
                                                                                         
                            
                             
                                                                                                                 
                                                                                                                  
ꢄꢀꢈꢀ 9ꢀ  
''ꢀ  
                                                  
                                                   
                                                                                         
                                                                                         
1&ꢌ  
                   
%
$ꢂ  
                    
$
                     
ꢄꢀꢈꢀ 3LQꢀꢁ  
ꢄꢀꢈꢀ 3LQꢀꢁ  
                            
                             
                                                                                                                 
                                                                                                                  
ꢅꢀꢈꢀ 1&ꢌ  
ꢁꢀꢈꢀ $ꢂꢂ  
ꢃꢀꢈꢀ $ꢅꢀ  
ꢆꢀꢈꢀ $ꢃꢀ  
ꢄꢀꢈꢀ $ꢁꢀ  
                                                                                                                        
$
                                                                                                                         
                                                                                                                          
ꢃꢀ  
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢁꢆꢆꢀꢈꢀ 9ꢀ  
                     
                            
                             
                                                                                                                 
                                                                                                                  
                                                                                                                       
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢁꢋꢄꢀꢈꢀ $ꢊꢀ  
$ꢆꢀꢈꢀ 3LQꢀꢁ  
$ꢉꢀꢈꢀ 3LQꢀꢁ  
$ꢂꢀꢈꢀ 3LQꢀꢂ  
$3ꢀꢈꢀ 3LQꢀꢂ  
                            
                             
                                                                                                                 
                                                                                                                  
9''3LQꢀꢁ  
$ꢇꢀꢈ3LQꢀꢁ  
9''3LQꢀꢂ  
%$ꢁꢀꢈ3LQꢀꢂ  
9''3LQꢀꢂ  
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢁꢋꢅꢀꢈꢀ 9ꢀ  
                            
                             
                                                                                                                 
                                                                                                                  
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢂꢁꢁꢀꢈꢀ $ꢄꢀ  
                            
                             
                                                                                                                 
                                                                                                                  
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢂꢁꢃꢀꢈꢀ 9ꢀ  
$ꢂꢁ  
                   
                    
                            
                             
                                                                                                                 
                                                                                                                  
ꢅꢀꢈꢀ %$ꢂꢀ  
ꢁꢀꢈꢀ 6ꢁꢀ  
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢂꢁꢆꢀꢈꢀ 5$6ꢀ  
:(ꢀꢈꢀ 3LQꢀꢂ  
                            
                             
                                                                                                                 
                                                                                                                  
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢂꢂꢄꢈꢀ 9ꢀ  
&$6ꢀꢈꢀ 3LQꢀꢂ  
9''ꢀꢈꢀ 3LQꢀꢂ  
966ꢀꢈꢀ 3LQꢀꢂ  
                            
                             
                                                                                                                 
                                                                                                                  
ꢃꢀꢈꢀ 2'  
ꢆꢀꢈꢀ 9ꢀ  
                                                                                                                       
7ꢁꢀ  
                                                                                                                         
1&ꢌ  
1&ꢌ2  
'4ꢇ  
                                          
6ꢂꢀꢈ3LQꢀꢂ  
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢂꢂꢅꢈꢀ 1&ꢌ$ꢂ  
ꢀꢂꢄꢁꢀꢈꢀ 1&ꢀ  
ꢀꢂꢄꢃꢀꢈꢀ '4ꢇ  
                                                                                                    
ꢇꢀ  
                            
                             
                                                                                                                 
                                                                                                                  
                                         
'
                                          
                                           
ꢂꢀꢈ3LQꢀꢂ  
ꢄꢀꢈ3LQꢀꢂ  
                                                  
                                                   
                                                                                         
                                                                                         
7
                            
                             
                                                                                                                 
                                                                                                                  
ꢄꢀꢈꢀ 9ꢀ  
                                           
                                                  
                                                   
                                                                                         
                                                                                         
                                                                                                   
ꢅꢀ  
'4  
                    
                     
ꢇꢀꢈꢀ 3LQꢀꢂ  
                            
                             
                                                                                                                 
                                                                                                                  
ꢅꢀꢈꢀ '4  
ꢁꢀꢈꢀ '0  
ꢃꢀꢈꢀ '4  
ꢆꢀꢈꢀ 9ꢀ  
                                                                                                                       
ꢇꢊ  
ꢃꢀ  
ꢇꢆ  
                                                                                                                        
9663LQꢀꢂ  
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢂꢄꢆꢀꢈꢀ 9ꢀ  
'46ꢃꢀꢈꢀ 3LQꢀꢂ  
966ꢀꢈꢀ 3LQꢀꢂ  
                            
                             
                                                                                                                 
                                                                                                                  
                                                                                                                        
'46  
                                          
ꢃꢀꢈ3LQꢀꢂ  
ꢃꢀꢈ3LQꢀꢂ  
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢂꢇꢄꢀꢈꢀ 9ꢀ  
                            
                             
                                                                                                                 
                                                                                                                  
                                                                                                                       
                                                                                                                        
'4ꢇ  
                                           
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢂꢇꢅꢀꢈꢀ '4ꢇ  
ꢀꢂꢃꢁꢀꢈꢀ '4ꢃ  
                                                                                                   
ꢋꢀ  
ꢃꢀ  
'4  
'4  
                    
                     
ꢉꢀꢈꢀ 3LQꢀꢂ  
ꢁꢀꢈꢀ 3LQꢀꢂ  
                            
                             
                                                                                                                 
                                                                                                                  
9663LQꢀꢂ  
'4ꢃꢂꢀꢈ3LQꢀꢂ  
'0ꢉ  
'4ꢃ  
9663LQꢀꢂ  
                                                  
                                                   
                                                                                         
                                                                                         
                                                                                                   
                    
                     
                            
                             
                                                                                                                 
                                                                                                                  
ꢄꢀꢈꢀ '4  
ꢅꢀꢈꢀ '4  
ꢁꢀꢈꢀ 9ꢀ  
                                                                                                                       
ꢃꢉ  
                                                                                                                        
                                           
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢂꢃꢃꢀꢈꢀ 9ꢀ  
966ꢀꢈꢀ 3LQꢀꢂ  
966ꢀꢈꢀ 3LQꢀꢂ  
                            
                             
                                                                                                                 
                                                                                                                  
                                                                                                                       
6ꢉꢀ  
                                                                                                                         
                                           
ꢀꢈ3LQꢀꢂ  
ꢄꢀꢈ3LQꢀꢂ  
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢂꢃꢆꢀꢈꢀ '46ꢉꢀ  
ꢀꢂꢉꢄꢀꢈꢀ '4ꢃ  
                            
                             
                                                                                                                 
                                                                                                                  
                                           
                                                  
                                                   
                                                                                         
                                                                                         
                                                                                                   
ꢅꢀ  
'4  
'4  
                    
                     
ꢇꢀꢈꢀ 3LQꢀꢂ  
ꢆꢀꢈꢀ 3LQꢀꢂ  
                            
                             
                                                                                                                 
                                                                                                                  
ꢃꢀꢈꢀ '4  
ꢆꢀꢈꢀ '4  
ꢄꢀꢈꢀ 9ꢀ  
                                                                                                                       
ꢃꢊ  
ꢉꢄ  
                                                                                                                        
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢂꢉꢅꢀꢈꢀ 9ꢀ  
                    
                     
                            
                             
                                                                                                                 
                                                                                                                  
                                                                                                                       
                                                                                                                        
'4ꢃ  
1&ꢀꢈ3LQꢀꢂ  
                                           
ꢋꢀꢈ3LQꢀꢂ  
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢂꢅꢁꢀꢈꢀ '4ꢉ  
ꢀꢂꢅꢃꢀꢈꢀ &.ꢂꢀ  
                                                                                                   
ꢇꢀ  
966ꢀꢈꢀ 3LQꢀꢂ  
966ꢀꢈꢀ 3LQꢀꢂ  
                            
                             
                                                                                                                 
                                                                                                                  
                                                  
                                                   
                                                                                         
                                                                                         
                            
                             
                                                                                                                 
                                                                                                                  
ꢅꢀꢈꢀ &.ꢂꢀ  
'4  
                                          
ꢅꢀꢈ3LQꢀꢂ  
                                                  
                                                   
                                                                                         
                                                                                         
6
ꢀꢂꢅꢆꢀꢈꢀ 9ꢀ  
3LQꢀꢂ  
                            
                             
                                                                                                                 
                                                                                                                  
ꢁꢀ  
ꢈꢀ '0  
'46ꢅꢀꢈꢀ  
'4 ꢁꢀꢈꢀ 3LQꢀꢂ  
966ꢀꢈꢀ 3LQꢀꢂ  
'4 ꢊꢀꢈꢀ 3LQꢀꢂ  
'0ꢊꢀꢈꢀ 3LQꢀꢂ  
3LQꢀꢂ  
                                                                                                                        
ꢅꢀ  
9663LQꢀꢂ  
'4ꢉ  
'4ꢉ  
9663LQꢀꢂ  
9663LQꢀꢂ  
'4ꢉ  
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢂꢊꢄꢀꢈꢀ 9ꢀ  
                    
                     
                            
                             
                                                                                                                 
                                                                                                                  
ꢃꢀꢈꢀ '4  
ꢆꢀꢈꢀ 9ꢀ  
                                                                                                                       
ꢉꢃ  
                                                                                                                        
                                           
ꢂꢀꢈ3LQꢀꢂ  
ꢅꢀꢈ3LQꢀꢂ  
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢂꢊꢅꢀꢈꢀ '4ꢉ  
ꢀꢂꢆꢁꢀꢈꢀ '4ꢅ  
                                                                                                   
ꢉꢀ  
ꢁꢀ  
                            
                             
                                                                                                                 
                                                                                                                  
                                           
                                                  
                                                   
                                                                                         
                                                                                         
                                                                                                   
                    
                     
                            
                             
                                                                                                                 
                                                                                                                  
ꢄꢀꢈꢀ '4  
ꢅꢀꢈꢀ '4  
                                                                                                                       
ꢅꢂ  
                                                                                                                        
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢂꢆꢃꢀꢈꢀ 9ꢀ  
                     
                            
                             
                                                                                                                 
                                                                                                                  
                                                                                                                       
6ꢊꢀ  
                                                                                                                         
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢂꢆꢆꢀꢈꢀ '46ꢊꢀ  
ꢀꢂꢋꢄꢀꢈꢀ '4ꢅꢄꢀ  
                            
                             
                                                                                                                 
                                                                                                                  
ꢁꢀ  
ꢈꢀ 9ꢀ  
'4 ꢆꢀꢈꢀ  
                    
                     
                                           
ꢋꢀꢈ3LQꢀꢂ  
                                                  
                                                   
                                                                                         
                                                                                         
                                                                                                   
966ꢀꢈꢀ 3LQꢀꢂ  
3LQꢀꢂ  
                            
                             
                                                                                                                 
                                                                                                                  
ꢃꢀꢈꢀ '4  
                                                                                                                       
ꢅꢇ  
ꢈꢀ 6$ꢁꢀ  
                                                                                                                        
6'$ꢀꢈ3LQꢀꢂ  
9ꢀ 63'ꢀꢈ3LQꢀꢂ  
''ꢀ  
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢂꢋꢅꢀꢈꢀ 9ꢀ  
                            
                             
                                                                                                                 
                                                                                                                  
ꢆꢀ  
                                                  
                                                   
                                                                                         
                                                                                         
ꢀꢄꢁꢁꢀꢈꢀ 6$ꢂꢀ  
0
                                                                                                                        
33  
                                                                                                                         
                                                                                                                          
7
                                                                                                                           
ꢁꢂꢃꢁꢀ  
                                                                                                                             
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
FIGURE 1  
Chip Configuration SO-DIMM (200 Ball)  
9ꢀ  
66ꢀ  
9ꢀ  
66ꢀ ꢈꢀ 3LQꢀꢁ  
66ꢀ  
66ꢀ  
66ꢀ  
66ꢀ  
9ꢀ  
66ꢀ  
66ꢀ  
)ꢀ  
5ꢀ  
2ꢀ  
1ꢀ  
7ꢀ  
6ꢀ  
,ꢀ  
66ꢀ  
66ꢀ  
66ꢀ  
66ꢀ  
'ꢀ  
(ꢀ  
'ꢀ  
(ꢀ  
66ꢀ  
66ꢀ  
''ꢀ  
''ꢀ  
''ꢀ  
''ꢀ  
''ꢀ  
66ꢀ  
66ꢀ  
66ꢀ  
66ꢀ  
66ꢀ  
66ꢀ  
66ꢀ  
66ꢀ  
66ꢀ  
66ꢀ  
66ꢀ  
66ꢀ  
66ꢀ  
66ꢀ  
6&/ꢀꢈꢀ  
Rev. 1.1, 2007-01  
12  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
3
Electrical Characteristics  
3.1  
Absolute Maximum Ratings  
Caution is needed not to exceed absolute maximum ratings of the DRAM device listed in Table 2 at any time.  
TABLE 8  
Absolute Maximum Ratings  
Symbol  
Parameter  
Rating  
Min.  
Unit  
Note  
Max.  
1)  
VDD  
Voltage on VDD pin relative to VSS  
Voltage on VDDQ pin relative to VSS  
Voltage on VDDL pin relative to VSS  
Voltage on any pin relative to VSS  
Storage Temperature  
–1.0  
–0.5  
–0.5  
–0.5  
–55  
+2.3  
+2.3  
+2.3  
+2.3  
+100  
V
1)2)  
1)2)  
1)  
VDDQ  
VDDL  
V
V
VIN, VOUT  
TSTG  
V
1)2)  
°C  
1) When VDD and VDDQ and VDDL are less than 500 mV; VREF may be equal to or less than 300 mV.  
2) Storage Temperature is the case surface temperature on the center/top side of the DRAM.  
Attention: Stresses greater than those listed under “Absolute Maximum Ratings” may cause permanent damage to  
the device. This is a stress rating only and functional operation of the device at these or any other  
conditions above those indicated in the operational sections of this specification is not implied. Exposure  
to absolute maximum rating conditions for extended periods may affect reliability.  
TABLE 9  
DRAM Component Operating Temperature Range  
Symbol  
Parameter  
Rating  
Unit  
Note  
Min.  
Max.  
1)2)3)4)  
TOPER  
Operating Temperature  
0
95  
°C  
1) Operating Temperature is the case surface temperature on the center / top side of the DRAM.  
2) The operating temperature range are the temperatures where all DRAM specification will be supported. During operation, the DRAM case  
temperature must be maintained between 0 - 95 °C under all other specification parameters.  
3) Above 85 °C the Auto-Refresh command interval has to be reduced to tREFI= 3.9 µs  
4) When operating this product in the 85 °C to 95 °C TCASE temperature range, the High Temperature Self Refresh has to be enabled by  
setting EMR(2) bit A7 to “1”. When the High Temperature Self Refresh is enabled there is an increase of IDD6 by approximately 50 %  
Rev. 1.1, 2007-01  
13  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
3.2  
DC Operating Conditions  
TABLE 10  
Supply Voltage Levels and DC Operating Conditions  
Parameter  
Symbol  
Values  
Min.  
Unit  
Note  
Typ.  
Max.  
Device Supply Voltage  
Output Supply Voltage  
Input Reference Voltage  
SPD Supply Voltage  
VDD  
1.7  
1.8  
1.9  
V
1)  
VDDQ  
VREF  
1.7  
1.8  
1.9  
V
2)  
0.49 × VDDQ  
0.5 × VDDQ  
0.51 × VDDQ  
V
VDDSPD  
VIH(DC)  
VIL (DC  
IL  
1.7  
3.6  
V
DC Input Logic High  
V
REF + 0.125  
V
V
5
DDQ + 0.3  
V
DC Input Logic Low  
)
– 0.30  
– 5  
REF – 0.125  
V
3)  
In / Output Leakage Current  
µA  
1) Under all conditions, VDDQ must be less than or equal to VDD  
2) Peak to peak AC noise on VREF may not exceed ± 2 % VREF (DC).VREF is also expected to track noise in VDDQ  
3) Input voltage for any connector pin under test of 0 V VIN VDDQ + 0.3 V; all other pins at 0 V. Current is per pin  
.
TABLE 11  
Operating Conditions  
Parameter  
Symbol  
Values  
Min.  
Unit  
Note  
Max.  
Operating temperature (ambient)  
DRAM Case Temperature  
TOPR  
TCASE  
TSTG  
0
+65  
+95  
+100  
+105  
90  
°C  
°C  
°C  
kPa  
%
1)2)3)4)  
0
Storage Temperature  
– 50  
+69  
10  
5)  
Barometric Pressure (operating & storage)  
Operating Humidity (relative)  
PBar  
HOPR  
1) DRAM Component Case Temperature is the surface temperature in the center on the top side of any of the DRAMs.  
2) Within the DRAM Component Case Temperature Range all DRAM specifications will be supported  
3) Above 85 °C DRAM Case Temperature the Auto-Refresh command interval has to be reduced to tREFI = 3.9 µs  
4) When operating this product in the 85 °C to 95 °C TCASE temperature range, the High Temperature Self Refresh has to be enabled by  
setting EMR(2) bit A7 to “1”. When the High Temperature Self Refresh is enabled there is an increase of IDD6 by approximately 50 %.  
5) Up to 3000 m.  
Rev. 1.1, 2007-01  
14  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
3.3  
Timing Characteristics  
All Speed grades faster than DDR2-DDR400B comply with DDR2-DDR400B timing specifications(tCK = 5ns with tRAS = 40ns).  
3.3.1  
Speed Grade Definitions  
Speed Grade Definition: Table 12 for DDR2–800; Table 13 for DDR2–667 and Table 14 for DDR2–533C.  
TABLE 12  
Speed Grade Definition Speed Bins for DDR2–800  
Speed Grade  
DDR2–800D  
DDR2–800E  
Unit  
Note  
QAG Sort Name  
CAS-RCD-RP latencies  
–2.5F  
–2.5  
5–5–5  
6–6–6  
tCK  
Parameter  
Symbol  
Min.  
Max.  
Min.  
Max.  
1)2)3)4)  
1)2)3)4)  
1)2)3)4)  
1)2)3)4)  
1)2)3)4)5)  
1)2)3)4)  
1)2)3)4)  
1)2)3)4)  
Clock Frequency  
@ CL = 3  
@ CL = 4  
@ CL = 5  
@ CL = 6  
tCK  
5
8
5
8
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
tCK  
3.75  
2.5  
8
3.75  
3
8
tCK  
8
8
tCK  
2.5  
45  
8
2.5  
45  
60  
15  
15  
8
Row Active Time  
Row Cycle Time  
RAS-CAS-Delay  
Row Precharge Time  
tRAS  
tRC  
tRCD  
tRP  
70000  
70000  
57.5  
12.5  
12.5  
1) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew  
Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode.  
2) The CK/CK input reference level (for timing reference to CK/CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS,  
input reference level is the crosspoint when in differential strobe mode.  
3) Inputs are not recognized as valid until VREF stabilizes. During the period before VREF stabilizes, CKE = 0.2 x VDDQ is recognized as low.  
4) The output timing reference voltage level is VTT  
.
5) RAS.MAX is calculated from the maximum amount of time a DDR2 device can operate without a refresh command which is equal to 9 x tREFI  
t
.
Rev. 1.1, 2007-01  
15  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
TABLE 13  
Speed Grade Definition Speed Bins for DDR2–667  
Speed Grade  
DDR2–667C  
DDR2–667D  
Unit  
Note  
QAG Sort Name  
CAS-RCD-RP latencies  
–3  
–3S  
4–4–4  
5–5–5  
tCK  
Parameter  
Symbol  
Min.  
Max.  
Min.  
Max.  
1)2)3)4)  
1)2)3)4)  
1)2)3)4)  
1)2)3)4)5)  
1)2)3)4)  
1)2)3)4)  
1)2)3)4)  
Clock Frequency  
@ CL = 3  
@ CL = 4  
@ CL = 5  
tCK  
5
8
5
8
ns  
ns  
ns  
ns  
ns  
ns  
ns  
tCK  
3
8
3.75  
3
8
tCK  
3
8
8
Row Active Time  
Row Cycle Time  
RAS-CAS-Delay  
Row Precharge Time  
tRAS  
tRC  
tRCD  
tRP  
45  
57  
12  
12  
70000  
45  
60  
15  
15  
70000  
1) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew  
Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode.  
2) The CK/CK input reference level (for timing reference to CK/CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS,  
input reference level is the crosspoint when in differential strobe mode.  
3) Inputs are not recognized as valid until VREF stabilizes. During the period before VREF stabilizes, CKE = 0.2 x VDDQ is recognized as low.  
4) The output timing reference voltage level is VTT  
.
5) RAS.MAX is calculated from the maximum amount of time a DDR2 device can operate without a refresh command which is equal to 9 x tREFI  
t
.
TABLE 14  
Speed Grade Definition Speed Bins for DDR2–533C  
Speed Grade  
DDR2–533C  
Unit  
Note  
QAG Sort Name  
CAS-RCD-RP latencies  
–3.7  
4–4–4  
tCK  
Parameter  
Symbol  
Min.  
Max.  
1)2)3)4)  
1)2)3)4)  
1)2)3)4)  
1)2)3)4)5)  
1)2)3)4)  
1)2)3)4)  
1)2)3)4)  
Clock Frequency  
@ CL = 3  
@ CL = 4  
@ CL = 5  
tCK  
5
8
ns  
ns  
ns  
ns  
ns  
ns  
ns  
tCK  
3.75  
3.75  
45  
8
tCK  
8
Row Active Time  
Row Cycle Time  
RAS-CAS-Delay  
Row Precharge Time  
tRAS  
tRC  
tRCD  
tRP  
70000  
60  
15  
15  
1) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew  
Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode.  
2) The CK/CK input reference level (for timing reference to CK/CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS,  
input reference level is the crosspoint when in differential strobe mode.  
3) Inputs are not recognized as valid until VREF stabilizes. During the period before VREF stabilizes, CKE = 0.2 x VDDQ is recognized as low.  
4) The output timing reference voltage level is VTT  
.
5) RAS.MAX is calculated from the maximum amount of time a DDR2 device can operate without a refresh command which is equal to 9 x tREFI  
t
.
Rev. 1.1, 2007-01  
16  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
3.3.2  
Timing Parameters  
Timing Parameters: Table 15 for DDR2–800; Table 16 for DDR2–667 and Table 17 for DDR2–533C.  
TABLE 15  
DRAM Component Timing Parameter by Speed Grade - DDR2–800  
Parameter  
Symbol  
DDR2–800  
Unit  
Note1)2)3)4)5)6)7)  
8)  
Min.  
Max.  
9)  
DQ output access time from CK / CK  
DQS output access time from CK / CK  
Average clock high pulse width  
Average clock low pulse width  
Average clock period  
tAC  
–400  
–350  
0.48  
+400  
+350  
0.52  
0.52  
8000  
––  
ps  
9)  
tDQSCK  
tCH.AVG  
tCL.AVG  
tCK.AVG  
tDS.BASE  
tDH.BASE  
ps  
10)11)  
10)11)  
10)11)  
12)13)14)  
13)14)15)  
tCK.AVG  
tCK.AVG  
ps  
0.48  
2500  
50  
DQ and DM input setup time  
DQ and DM input hold time  
ps  
125  
––  
ps  
Control & address input pulse width for each input tIPW  
0.6  
tCK.AVG ––  
tCK.AVG ––  
DQ and DM input pulse width for each input  
Data-out high-impedance time from CK / CK  
DQS/DQS low-impedance time from CK / CK  
DQ low impedance time from CK/CK  
tDIPW  
tHZ  
tLZ.DQS  
tLZ.DQ  
0.35  
9)16)  
tAC.MAX  
tAC.MAX  
tAC.MAX  
200  
ps  
ps  
ps  
ps  
ps  
9)16)  
9)16)  
17)  
tAC.MIN  
2 x tAC.MIN  
DQS-DQ skew for DQS & associated DQ signals tDQSQ  
18)  
CK half pulse width  
tHP  
Min (tCH.ABS  
,
__  
tCL.ABS  
)
19)  
20)  
DQ hold skew factor  
tQHS  
tQH  
300  
ps  
DQ/DQS output hold time from DQS  
t
HP tQHS  
ps  
Write command to DQS associated clock edges WL  
RL – 1  
– 0.25  
nCK  
tCK.AVG  
––  
21)  
DQS latching rising transition to associated clock tDQSS  
+ 0.25  
edges  
DQS input high pulse width  
DQS input low pulse width  
DQS falling edge to CK setup time  
DQS falling edge hold time from CK  
Write postamble  
tDQSH  
tDQSL  
tDSS  
0.35  
0.35  
0.2  
0.6  
1.1  
0.6  
tCK.AVG ––  
tCK.AVG ––  
21)  
tCK.AVG  
21)  
tDSH  
0.2  
tCK.AVG  
tWPST  
tWPRE  
tIS.BASE  
tIH.BASE  
tRPRE  
tRPST  
tCCD  
0.4  
tCK.AVG ––  
Write preamble  
0.35  
175  
250  
0.9  
tCK.AVG ––  
22)23)  
Address and control input setup time  
Address and control input hold time  
Read preamble  
ps  
23)24)  
25)26)  
25)27)  
ps  
tCK.AVG  
tCK.AVG  
nCK  
ns  
Read postamble  
0.4  
CAS to CAS command delay  
Write recovery time  
2
––  
1)  
tWR  
15  
28)29)  
1)30)  
Auto-Precharge write recovery + precharge time tDAL  
WR + tnRP  
7.5  
nCK  
ns  
Internal write to read command delay  
tWTR  
Rev. 1.1, 2007-01  
17  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Parameter  
Symbol  
DDR2–800  
Unit  
Note1)2)3)4)5)6)7)  
8)  
Min.  
Max.  
1)  
1)  
Internal Read to Precharge command delay  
Exit self-refresh to a non-read command  
Exit self-refresh to read command  
tRTP  
tXSNR  
tXSRD  
tXP  
7.5  
ns  
t
RFC +10  
ns  
200  
2
nCK  
nCK  
––  
––  
Exit precharge power-down to any valid  
command (other than NOP or Deselect)  
Exit power down to read command  
tXARD  
2
nCK  
nCK  
––  
––  
Exit active power-down mode to read command tXARDS  
8 – AL  
(slow exit, lower power)  
31)  
CKE minimum pulse width ( high and low pulse tCKE  
3
nCK  
width)  
Mode register set command cycle time  
MRS command to ODT update delay  
OCD drive mode output delay  
tMRD  
tMOD  
tOIT  
2
0
0
12  
12  
––  
nCK  
ns  
––  
1)  
1)  
ns  
Minimum time clocks remain ON after CKE  
asynchronously drops LOW  
tDELAY  
tIS + tCK .AVG  
tIH  
+
ns  
––  
1) For details and notes see the relevant Qimonda component data sheet  
2)  
DDQ = 1.8 V ± 0.1V; VDD = 1.8 V ± 0.1 V. See notes 5)6)7)8)  
V
3) Timing that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down  
and then restarted through the specified initialization sequence before normal operation can continue.  
4) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew  
Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode.  
5) The CK / CK input reference level (for timing reference to CK / CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS,  
input reference level is the crosspoint when in differential strobe mode.  
6) Inputs are not recognized as valid until VREF stabilizes. During the period before VREF stabilizes, CKE = 0.2 x VDDQ is recognized as low.  
7) The output timing reference voltage level is VTT  
.
8) New units, ‘tCK.AVG‘ and ‘nCK‘, are introduced in DDR2–667 and DDR2–800. Unit ‘tCK.AVG‘ represents the actual tCK.AVG of the input clock  
under operation. Unit ‘nCK‘ represents one clock cycle of the input clock, counting the actual clock edges. Note that in DDR2–400 and  
DDR2–533, ‘tCK‘ is used for both concepts. Example: tXP = 2 [nCK] means; if Power Down exit is registered at Tm, an Active command  
may be registered at Tm + 2, even if (Tm + 2 - Tm) is 2 x tCK.AVG + tERR.2PER(Min)  
.
9) When the device is operated with input clock jitter, this parameter needs to be derated by the actual tERR(6-10per) of the input clock. (output  
deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2–667 SDRAM has tERR(6-10PER).MIN = – 272  
ps and tERR(6- 10PER).MAX = + 293 ps, then tDQSCK.MIN(DERATED) = tDQSCK.MIN tERR(6-10PER).MAX = – 400 ps – 293 ps = – 693 ps and  
tDQSCK.MAX(DERATED) = tDQSCK.MAX tERR(6-10PER).MIN = 400 ps + 272 ps = + 672 ps. Similarly, tLZ.DQ for DDR2–667 derates to tLZ.DQ.MIN(DERATED)  
= - 900 ps – 293 ps = – 1193 ps and tLZ.DQ.MAX(DERATED) = 450 ps + 272 ps = + 722 ps. (Caution on the MIN/MAX usage!)  
10) Input clock jitter spec parameter. These parameters are referred to as 'input clock jitter spec parameters' and these parameters apply to  
DDR2–667 and DDR2–800 only. The jitter specified is a random jitter meeting a Gaussian distribution.  
11) These parameters are specified per their average values, however it is understood that the relationship between the average timing and  
the absolute instantaneous timing holds all the times (min. and max of SPEC values are to be used for calculations).  
12) Input waveform timing tDS with differential data strobe enabled MR[bit10] = 0, is referenced from the input signal crossing at the VIH.AC level  
to the differential data strobe crosspoint for a rising signal, and from the input signal crossing at the VIL.AC level to the differential data strobe  
crosspoint for a falling signal applied to the device under test. DQS, DQS signals must be monotonic between Vil(DC)MAX and Vih(DC)MIN. See  
Figure 3.  
13) If tDS or tDH is violated, data corruption may occur and the data must be re-written with valid data before a valid READ can be executed.  
14) These parameters are measured from a data signal ((L/U)DM, (L/U)DQ0, (L/U)DQ1, etc.) transition edge to its respective data strobe signal  
((L/U/R)DQS / DQS) crossing.  
15) Input waveform timing tDH with differential data strobe enabled MR[bit10] = 0, is referenced from the differential data strobe crosspoint to  
the input signal crossing at the VIH.DC level for a falling signal and from the differential data strobe crosspoint to the input signal crossing  
at the VIL.DC level for a rising signal applied to the device under test. DQS, DQS signals must be monotonic between VIL.DC.MAX and  
VIH.DC.MIN. See Figure 3.  
Rev. 1.1, 2007-01  
18  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
16) tHZ and tLZ transitions occur in the same access time as valid data transitions. These parameters are referenced to a specific voltage level  
which specifies when the device output is no longer driving (tHZ), or begins driving (tLZ) .  
17) tDQSQ: Consists of data pin skew and output pattern effects, and p-channel to n-channel variation of the output drivers as well as output  
slew rate mismatch between DQS / DQS and associated DQ in any given cycle.  
18) tHP is the minimum of the absolute half period of the actual input clock. tHP is an input parameter but not an input specification parameter.  
It is used in conjunction with tQHS to derive the DRAM output timing tQH. The value to be used for tQH calculation is determined by the  
following equation; tHP = MIN (tCH.ABS, tCL.ABS), where, tCH.ABS is the minimum of the actual instantaneous clock high time; tCL.ABS is the  
minimum of the actual instantaneous clock low time.  
19) tQHS accounts for: 1) The pulse duration distortion of on-chip clock circuits, which represents how well the actual tHP at the input is  
transferred to the output; and 2) The worst case push-out of DQS on one transition followed by the worst case pull-in of DQ on the next  
transition, both of which are independent of each other, due to data pin skew, output pattern effects, and pchannel to n-channel variation  
of the output drivers.  
20) tQH = tHP tQHS, where: tHP is the minimum of the absolute half period of the actual input clock; and tQHS is the specification value under  
the max column. {The less half-pulse width distortion present, the larger the tQH value is; and the larger the valid data eye will be.}  
Examples: 1) If the system provides tHP of 1315 ps into a DDR2–667 SDRAM, the DRAM provides tQH of 975 ps minimum. 2) If the system  
provides tHP of 1420 ps into a DDR2–667 SDRAM, the DRAM provides tQH of 1080 ps minimum.  
21) These parameters are measured from a data strobe signal ((L/U/R)DQS / DQS) crossing to its respective clock signal (CK / CK) crossing.  
The spec values are not affected by the amount of clock jitter applied (i.e. tJIT.PER, tJIT.CC, etc.), as these are relative to the clock signal  
crossing. That is, these parameters should be met whether clock jitter is present or not.  
22) Input waveform timing is referenced from the input signal crossing at the VIH.AC level for a rising signal and VIL.AC for a falling signal applied  
to the device under test. See Figure 4.  
23) These parameters are measured from a command/address signal (CKE, CS, RAS, CAS, WE, ODT, BA0, A0, A1, etc.) transition edge to  
its respective clock signal (CK / CK) crossing. The spec values are not affected by the amount of clock jitter applied (i.e. tJIT.PER, tJIT.CC  
,
etc.), as the setup and hold are relative to the clock signal crossing that latches the command/address. That is, these parameters should  
be met whether clock jitter is present or not.  
24) Input waveform timing is referenced from the input signal crossing at the VIL.DC level for a rising signal and VIH.DC for a falling signal applied  
to the device under test. See Figure 4.  
25) tRPST end point and tRPRE begin point are not referenced to a specific voltage level but specify when the device output is no longer driving  
(tRPST), or begins driving (tRPRE). Figure 2 shows a method to calculate these points when the device is no longer driving (tRPST), or begins  
driving (tRPRE) by measuring the signal at two different voltages. The actual voltage measurement points are not critical as long as the  
calculation is consistent.  
26) When the device is operated with input clock jitter, this parameter needs to be derated by the actual tJIT.PER of the input clock. (output  
deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2–667 SDRAM has tJIT.PER.MIN = – 72 ps  
and tJIT.PER.MAX = + 93 ps, then tRPRE.MIN(DERATED) = tRPRE.MIN + tJIT.PER.MIN = 0.9 x tCK.AVG – 72 ps = + 2178 ps and tRPRE.MAX(DERATED) = tRPRE.MAX  
+ tJIT.PER.MAX = 1.1 x tCK.AVG + 93 ps = + 2843 ps. (Caution on the MIN/MAX usage!).  
27) When the device is operated with input clock jitter, this parameter needs to be derated by the actual tJIT.DUTY of the input clock. (output  
deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2–667 SDRAM has tJIT.DUTY.MIN = – 72 ps  
and tJIT.DUTY.MAX = + 93 ps, then tRPST.MIN(DERATED) = tRPST.MIN + tJIT.DUTY.MIN = 0.4 x tCK.AVG – 72 ps = + 928 ps and tRPST.MAX(DERATED) = tRPST.MAX  
+ tJIT.DUTY.MAX = 0.6 x tCK.AVG + 93 ps = + 1592 ps. (Caution on the MIN/MAX usage!).  
28) DAL = WR + RU{tRP(ns) / tCK(ns)}, where RU stands for round up. WR refers to the tWR parameter stored in the MRS. For tRP, if the result  
of the division is not already an integer, round up to the next highest integer. tCK refers to the application clock period. Example: For  
DDR2–533 at tCK = 3.75 ns with tWR programmed to 4 clocks. tDAL = 4 + (15 ns / 3.75 ns) clocks = 4 + (4) clocks = 8 clocks.  
29) tDAL.nCK = WR [nCK] + tnRP.nCK = WR + RU{tRP [ps] / tCK.AVG[ps] }, where WR is the value programmed in the EMR.  
30) tWTR is at lease two clocks (2 x tCK) independent of operation frequency.  
31) tCKE.MIN of 3 clocks means CKE must be registered on three consecutive positive clock edges. CKE must remain at the valid input level the  
entire time it takes to achieve the 3 clocks of registration. Thus, after any CKE transition, CKE may not transition from its valid level during  
the time period of tIS + 2 x tCK + tIH.  
Rev. 1.1, 2007-01  
19  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
TABLE 16  
DRAM Component Timing Parameter by Speed Grade - DDR2–667  
Parameter  
Symbol  
DDR2–667  
Unit  
Note1)2)3)4)5)6)7)  
8)  
Min.  
Max.  
9)  
DQ output access time from CK / CK  
DQS output access time from CK / CK  
Average clock high pulse width  
Average clock low pulse width  
Average clock period  
tAC  
–450  
–400  
0.48  
+450  
+400  
0.52  
0.52  
8000  
––  
ps  
9)  
tDQSCK  
tCH.AVG  
tCL.AVG  
tCK.AVG  
tDS.BASE  
tDH.BASE  
ps  
10)11)  
10)11)  
tCK.AVG  
tCK.AVG  
ps  
0.48  
3000  
100  
––  
12)13)14)  
DQ and DM input setup time  
DQ and DM input hold time  
ps  
13)14)15)  
175  
––  
ps  
Control & address input pulse width for each input tIPW  
0.6  
tCK.AVG ––  
tCK.AVG ––  
DQ and DM input pulse width for each input  
Data-out high-impedance time from CK / CK  
DQS/DQS low-impedance time from CK / CK  
DQ low impedance time from CK/CK  
tDIPW  
tHZ  
tLZ.DQS  
tLZ.DQ  
0.35  
9)16)  
tAC.MAX  
tAC.MAX  
tAC.MAX  
240  
ps  
ps  
ps  
ps  
ps  
9)16)  
9)16)  
17)  
tAC.MIN  
2 x tAC.MIN  
DQS-DQ skew for DQS & associated DQ signals tDQSQ  
18)  
CK half pulse width  
tHP  
Min (tCH.ABS  
,
__  
tCL.ABS  
)
19)  
20)  
DQ hold skew factor  
tQHS  
tQH  
340  
ps  
DQ/DQS output hold time from DQS  
t
HP tQHS  
ps  
Write command to DQS associated clock edges WL  
RL–1  
nCK  
tCK.AVG  
––  
21)  
DQS latching rising transition to associated clock tDQSS  
– 0.25  
+ 0.25  
edges  
DQS input high pulse width  
DQS input low pulse width  
DQS falling edge to CK setup time  
DQS falling edge hold time from CK  
Write postamble  
tDQSH  
tDQSL  
tDSS  
0.35  
0.35  
0.2  
0.6  
1.1  
0.6  
tCK.AVG ––  
tCK.AVG ––  
21)  
tCK.AVG  
21)  
tDSH  
0.2  
tCK.AVG  
tWPST  
tWPRE  
tIS.BASE  
tIH.BASE  
tRPRE  
tRPST  
tCCD  
0.4  
tCK.AVG ––  
Write preamble  
0.35  
200  
275  
0.9  
tCK.AVG ––  
22)23)  
Address and control input setup time  
Address and control input hold time  
Read preamble  
ps  
23)24)  
25)26)  
25)27)  
ps  
tCK.AVG  
tCK.AVG  
nCK  
ns  
Read postamble  
0.4  
CAS to CAS command delay  
Write recovery time  
2
––  
1)  
tWR  
15  
28)29)  
1)30)  
1)  
Auto-Precharge write recovery + precharge time tDAL  
WR + tnRP  
7.5  
nCK  
ns  
Internal write to read command delay  
Internal Read to Precharge command delay  
Exit self-refresh to a non-read command  
Exit self-refresh to read command  
tWTR  
tRTP  
tXSNR  
tXSRD  
7.5  
ns  
1)  
t
RFC +10  
ns  
200  
nCK  
––  
Rev. 1.1, 2007-01  
20  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Parameter  
Symbol  
DDR2–667  
Unit  
Note1)2)3)4)5)6)7)  
8)  
Min.  
Max.  
Exit precharge power-down to any valid  
command (other than NOP or Deselect)  
tXP  
2
nCK  
––  
Exit power down to read command  
tXARD  
2
nCK  
nCK  
––  
––  
Exit active power-down mode to read command tXARDS  
7 – AL  
(slow exit, lower power)  
31)  
CKE minimum pulse width ( high and low pulse tCKE  
3
nCK  
width)  
Mode register set command cycle time  
MRS command to ODT update delay  
OCD drive mode output delay  
tMRD  
tMOD  
tOIT  
2
0
0
12  
12  
––  
nCK  
ns  
––  
1)  
1)  
ns  
Minimum time clocks remain ON after CKE  
asynchronously drops LOW  
tDELAY  
tIS + tCK .AVG  
tIH  
+
ns  
––  
1) For details and notes see the relevant Qimonda component data sheet  
2)  
DDQ = 1.8 V ± 0.1V; VDD = 1.8 V ± 0.1 V. See notes 5)6)7)8)  
V
3) Timing that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down  
and then restarted through the specified initialization sequence before normal operation can continue.  
4) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew  
Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode.  
5) The CK / CK input reference level (for timing reference to CK / CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS,  
input reference level is the crosspoint when in differential strobe mode.  
6) Inputs are not recognized as valid until VREF stabilizes. During the period before VREF stabilizes, CKE = 0.2 x VDDQ is recognized as low.  
7) The output timing reference voltage level is VTT  
.
8) New units, ‘tCK.AVG‘ and ‘nCK‘, are introduced in DDR2–667 and DDR2–800. Unit ‘tCK.AVG‘ represents the actual tCK.AVG of the input clock  
under operation. Unit ‘nCK‘ represents one clock cycle of the input clock, counting the actual clock edges. Note that in DDR2–400 and  
DDR2–533, ‘tCK‘ is used for both concepts. Example: tXP = 2 [nCK] means; if Power Down exit is registered at Tm, an Active command  
may be registered at Tm + 2, even if (Tm + 2 - Tm) is 2 x tCK.AVG + tERR.2PER(Min)  
.
9) When the device is operated with input clock jitter, this parameter needs to be derated by the actual tERR(6-10per) of the input clock. (output  
deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2–667 SDRAM has tERR(6-10PER).MIN = – 272  
ps and tERR(6- 10PER).MAX = + 293 ps, then tDQSCK.MIN(DERATED) = tDQSCK.MIN tERR(6-10PER).MAX = – 400 ps – 293 ps = – 693 ps and  
tDQSCK.MAX(DERATED) = tDQSCK.MAX tERR(6-10PER).MIN = 400 ps + 272 ps = + 672 ps. Similarly, tLZ.DQ for DDR2–667 derates to tLZ.DQ.MIN(DERATED)  
= - 900 ps – 293 ps = – 1193 ps and tLZ.DQ.MAX(DERATED) = 450 ps + 272 ps = + 722 ps. (Caution on the MIN/MAX usage!)  
10) Input clock jitter spec parameter. These parameters are referred to as 'input clock jitter spec parameters' and these parameters apply to  
DDR2–667 and DDR2–800 only. The jitter specified is a random jitter meeting a Gaussian distribution.  
11) These parameters are specified per their average values, however it is understood that the relationship between the average timing and  
the absolute instantaneous timing holds all the times (min. and max of SPEC values are to be used for calculations).  
12) Input waveform timing tDS with differential data strobe enabled MR[bit10] = 0, is referenced from the input signal crossing at the VIH.AC level  
to the differential data strobe crosspoint for a rising signal, and from the input signal crossing at the VIL.AC level to the differential data strobe  
crosspoint for a falling signal applied to the device under test. DQS, DQS signals must be monotonic between Vil(DC)MAX and Vih(DC)MIN. See  
Figure 3.  
13) If tDS or tDH is violated, data corruption may occur and the data must be re-written with valid data before a valid READ can be executed.  
14) These parameters are measured from a data signal ((L/U)DM, (L/U)DQ0, (L/U)DQ1, etc.) transition edge to its respective data strobe signal  
((L/U/R)DQS / DQS) crossing.  
15) Input waveform timing tDH with differential data strobe enabled MR[bit10] = 0, is referenced from the differential data strobe crosspoint to  
the input signal crossing at the VIH.DC level for a falling signal and from the differential data strobe crosspoint to the input signal crossing  
at the VIL.DC level for a rising signal applied to the device under test. DQS, DQS signals must be monotonic between VIL.DC.MAX and  
VIH.DC.MIN. See Figure 3.  
16) tHZ and tLZ transitions occur in the same access time as valid data transitions. These parameters are referenced to a specific voltage level  
which specifies when the device output is no longer driving (tHZ), or begins driving (tLZ) .  
17) tDQSQ: Consists of data pin skew and output pattern effects, and p-channel to n-channel variation of the output drivers as well as output  
slew rate mismatch between DQS / DQS and associated DQ in any given cycle.  
Rev. 1.1, 2007-01  
21  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
18) tHP is the minimum of the absolute half period of the actual input clock. tHP is an input parameter but not an input specification parameter.  
It is used in conjunction with tQHS to derive the DRAM output timing tQH. The value to be used for tQH calculation is determined by the  
following equation; tHP = MIN (tCH.ABS, tCL.ABS), where, tCH.ABS is the minimum of the actual instantaneous clock high time; tCL.ABS is the  
minimum of the actual instantaneous clock low time.  
19) tQHS accounts for: 1) The pulse duration distortion of on-chip clock circuits, which represents how well the actual tHP at the input is  
transferred to the output; and 2) The worst case push-out of DQS on one transition followed by the worst case pull-in of DQ on the next  
transition, both of which are independent of each other, due to data pin skew, output pattern effects, and pchannel to n-channel variation  
of the output drivers.  
20) tQH = tHP tQHS, where: tHP is the minimum of the absolute half period of the actual input clock; and tQHS is the specification value under  
the max column. {The less half-pulse width distortion present, the larger the tQH value is; and the larger the valid data eye will be.}  
Examples: 1) If the system provides tHP of 1315 ps into a DDR2–667 SDRAM, the DRAM provides tQH of 975 ps minimum. 2) If the system  
provides tHP of 1420 ps into a DDR2–667 SDRAM, the DRAM provides tQH of 1080 ps minimum.  
21) These parameters are measured from a data strobe signal ((L/U/R)DQS / DQS) crossing to its respective clock signal (CK / CK) crossing.  
The spec values are not affected by the amount of clock jitter applied (i.e. tJIT.PER, tJIT.CC, etc.), as these are relative to the clock signal  
crossing. That is, these parameters should be met whether clock jitter is present or not.  
22) Input waveform timing is referenced from the input signal crossing at the VIH.AC level for a rising signal and VIL.AC for a falling signal applied  
to the device under test. See Figure 4.  
23) These parameters are measured from a command/address signal (CKE, CS, RAS, CAS, WE, ODT, BA0, A0, A1, etc.) transition edge to  
its respective clock signal (CK / CK) crossing. The spec values are not affected by the amount of clock jitter applied (i.e. tJIT.PER, tJIT.CC  
,
etc.), as the setup and hold are relative to the clock signal crossing that latches the command/address. That is, these parameters should  
be met whether clock jitter is present or not.  
24) Input waveform timing is referenced from the input signal crossing at the VIL.DC level for a rising signal and VIH.DC for a falling signal applied  
to the device under test. See Figure 4.  
25) tRPST end point and tRPRE begin point are not referenced to a specific voltage level but specify when the device output is no longer driving  
(tRPST), or begins driving (tRPRE). Figure 2 shows a method to calculate these points when the device is no longer driving (tRPST), or begins  
driving (tRPRE) by measuring the signal at two different voltages. The actual voltage measurement points are not critical as long as the  
calculation is consistent.  
26) When the device is operated with input clock jitter, this parameter needs to be derated by the actual tJIT.PER of the input clock. (output  
deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2–667 SDRAM has tJIT.PER.MIN = – 72 ps  
and tJIT.PER.MAX = + 93 ps, then tRPRE.MIN(DERATED) = tRPRE.MIN + tJIT.PER.MIN = 0.9 x tCK.AVG – 72 ps = + 2178 ps and tRPRE.MAX(DERATED) = tRPRE.MAX  
+ tJIT.PER.MAX = 1.1 x tCK.AVG + 93 ps = + 2843 ps. (Caution on the MIN/MAX usage!).  
27) When the device is operated with input clock jitter, this parameter needs to be derated by the actual tJIT.DUTY of the input clock. (output  
deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2–667 SDRAM has tJIT.DUTY.MIN = – 72 ps  
and tJIT.DUTY.MAX = + 93 ps, then tRPST.MIN(DERATED) = tRPST.MIN + tJIT.DUTY.MIN = 0.4 x tCK.AVG – 72 ps = + 928 ps and tRPST.MAX(DERATED) = tRPST.MAX  
+ tJIT.DUTY.MAX = 0.6 x tCK.AVG + 93 ps = + 1592 ps. (Caution on the MIN/MAX usage!).  
28) DAL = WR + RU{tRP(ns) / tCK(ns)}, where RU stands for round up. WR refers to the tWR parameter stored in the MRS. For tRP, if the result  
of the division is not already an integer, round up to the next highest integer. tCK refers to the application clock period. Example: For  
DDR2–533 at tCK = 3.75 ns with tWR programmed to 4 clocks. tDAL = 4 + (15 ns / 3.75 ns) clocks = 4 + (4) clocks = 8 clocks.  
29) tDAL.nCK = WR [nCK] + tnRP.nCK = WR + RU{tRP [ps] / tCK.AVG[ps] }, where WR is the value programmed in the EMR.  
30) tWTR is at lease two clocks (2 x tCK) independent of operation frequency.  
31) tCKE.MIN of 3 clocks means CKE must be registered on three consecutive positive clock edges. CKE must remain at the valid input level the  
entire time it takes to achieve the 3 clocks of registration. Thus, after any CKE transition, CKE may not transition from its valid level during  
the time period of tIS + 2 x tCK + tIH.  
Rev. 1.1, 2007-01  
22  
08212006-PKYN-2H1B  
                                                         
                                                                
                                                                                                  
5(ꢀEHJLꢀQꢀSRLQWꢀ  
                                                                                                                    
                                 
7
                                  
H  
                                         
ꢀSRLꢀQW  
                                             
                                              
92/  
                                                         
ꢀꢍꢀꢄ[ꢀP9  
ꢀꢍꢀ[ꢀP9  
                                                                
977ꢀꢈꢀ[ꢀP  
                                                                             
9ꢀ  
92/  
                                                         
                                                               
977ꢀꢈꢀꢄ[ꢀP9ꢀ  
7ꢂꢀ 7ꢄꢀ  
                                              
W+=ꢎW536  
                                 
7ꢀHQG  
                                  
                                             
ꢀSRLQ  
                                                
W  
 ꢀꢄꢏ  
                                             
7ꢂꢈ7ꢄꢀ  
                                                
                                                
W/=ꢎW  
                                                                  
535(ꢀE  
                                                                     
                                                                      
                                                                                          
                                                                                             
W  
 ꢀꢄꢏ7  
                                                                                  
ꢂꢈ7ꢄꢀ  
                                                                                     
                                                                                      
'46ꢀ  
                                    
W'+ꢀ  
W'6ꢀ  
                                                                    
                                                                                                                 
9,+ꢐDFꢑPLQ  
9,+ꢐGFꢑPLQ  
95 ()ꢐGFꢑꢀ  
                                                                                              
                                                                                                                 
                                                                                              
                                                                                                                 
9,/ꢐGFꢑPD[  
9,/ꢐDFꢑPD[  
96 6ꢀ  
                                                                                              
                                                                                                                
                                                                                                                 
                                                                                              
                                                                                                                
                                                                                                                 
W,+ꢀ  
                                                                        
W,+  
                                                      
W,6ꢀ  
W,6ꢀ  
                                                
                                                                                                               
                                                                                                                
ꢑꢀ  
                                                                                                                
ꢑꢀ  
9,/ꢐGF ꢀPD[  
                                                                                             
                                                                                                                
ꢑꢀ  
9,/ꢐDF ꢀPD[  
                                                                                             
                                                                                                                
ꢑꢀ  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
FIGURE 2  
Method for calculating transitions and endpoint  
92+  
                                                         
ꢀꢈꢀ[ꢀP9  
                                                               
977ꢀꢍꢀꢄ[ꢀP9ꢀ  
977ꢀꢍꢀ[ꢀP9ꢀ  
92+  
ꢀꢈꢀꢄ[ꢀP9ꢀ  
W/=ꢀ  
W53  
W+=ꢀ  
W536 QG  
7ꢂꢀ 7ꢄꢀ  
HJLQꢀSRLQ  
FIGURE 3  
Differential input waveform timing - tDS and tDS  
'46ꢀ  
W'+ꢀ  
W'6ꢀ  
9' '4  
FIGURE 4  
Differential input waveform timing - tlS and tlH  
&.ꢀ  
&.ꢀ  
9' '4  
9,+ꢐDF ꢀPLQꢀ  
9,+ꢐGF ꢀPLQꢀ  
95 ()ꢐGFꢑꢀ  
96 6ꢀ  
Rev. 1.1, 2007-01  
23  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
TABLE 17  
DRAM Component Timing Parameter by Speed Grade - DDR2–533  
Parameter  
Symbol  
DDR2–533  
Unit  
Note1)2)3)4)5)  
6)7)  
Min.  
Max.  
DQ output access time from CK / CK  
CAS A to CAS B command period  
CK, CK high-level width  
tAC  
–500  
2
+500  
ps  
tCCD  
tCH  
tCKE  
tCL  
tCK  
tCK  
tCK  
tCK  
tCK  
0.45  
3
0.55  
CKE minimum high and low pulse width  
CK, CK low-level width  
0.45  
WR + tRP  
0.55  
8)18)  
Auto-Precharge write recovery + precharge  
time  
tDAL  
9)  
Minimum time clocks remain ON after CKE  
asynchronously drops LOW  
tDELAY  
tIS + tCK + tIH  
225  
––  
––  
ns  
ps  
ps  
10)  
11)  
DQ and DM input hold time (differential data  
strobe)  
t
t
DH (base)  
DQ and DM input hold time (single ended data  
strobe)  
DH1 (base)  
–25  
DQ and DM input pulse width (each input)  
DQS output access time from CK / CK  
tDIPW  
0.35  
–450  
0.35  
tCK  
ps  
tCK  
ps  
tDQSCK  
+450  
DQS input low (high) pulse width (write cycle) tDQSL,H  
11)  
DQS-DQ skew (for DQS & associated DQ  
signals)  
tDQSQ  
300  
Write command to 1st DQS latching transition tDQSS  
– 0.25  
100  
+ 0.25  
tCK  
11)  
DQ and DM input setup time (differential data  
strobe)  
t
DS (base)  
ps  
11)  
DQ and DM input setup time (single ended data tDS1 (base)  
strobe)  
–25  
0.2  
ps  
DQS falling edge hold time from CK (write  
cycle)  
tDSH  
tCK  
tCK  
DQS falling edge to CK setup time (write cycle) tDSS  
0.2  
12)  
Clock half period  
tHP  
MIN. (tCL, tCH)  
13)  
11)  
Data-out high-impedance time from CK / CK  
Address and control input hold time  
tHZ  
tAC.MAX  
ps  
ps  
tCK  
tIH(base)  
tIPW  
375  
0.6  
Address and control input pulse width  
(each input)  
11)  
14)  
14)  
Address and control input setup time  
DQ low-impedance time from CK / CK  
DQS low-impedance from CK / CK  
Mode register set command cycle time  
OCD drive mode output delay  
tIS(base)  
tLZ(DQ)  
tLZ(DQS)  
tMRD  
250  
ps  
ps  
ps  
tCK  
ns  
2 × tAC.MIN  
tAC.MAX  
tAC.MAX  
tAC.MIN  
2
0
tOIT  
12  
Data output hold time from DQS  
Data hold skew factor  
tQH  
t
HP tQHS  
tQHS  
400  
ps  
Rev. 1.1, 2007-01  
24  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Parameter  
Symbol  
DDR2–533  
Min.  
Unit  
Note1)2)3)4)5)  
6)7)  
Max.  
14)15)  
16)18)  
17)  
Average periodic refresh Interval  
tREFI  
tRFC  
7.8  
3.9  
µs  
µs  
ns  
Auto-Refresh to Active/Auto-Refresh  
command period  
105  
Precharge-All (4 banks) command period  
Precharge-All (8 banks) command period  
Read preamble  
tRP  
t
RP + 1tCK  
ns  
ns  
tCK  
tCK  
ns  
ns  
ns  
tCK  
tCK  
ns  
tRP  
15 + 1tCK  
0.9  
14)  
tRPRE  
tRPST  
tRRD  
1.1  
0.60  
14)  
Read postamble  
0.40  
7.5  
14)18)  
16)20)  
Active bank A to Active bank B command  
period  
10  
Internal Read to Precharge command delay  
Write preamble  
tRTP  
7.5  
tWPRE  
tWPST  
tWR  
0.25 x tCK  
0.40  
15  
19)  
Write postamble  
0.60  
Write recovery time for write without Auto-  
Precharge  
20)  
Write recovery time for write with Auto-  
Precharge  
WR  
t
WR/tCK  
tCK  
21)  
22)  
Internal Write to Read command delay  
tWTR  
7.5  
2
ns  
Exit power down to any valid command  
(other than NOP or Deselect)  
tXARD  
tCK  
22)  
Exit active power-down mode to Read  
command (slow exit, lower power)  
tXARDS  
tXP  
6 – AL  
2
tCK  
tCK  
Exit precharge power-down to any valid  
command (other than NOP or Deselect)  
Exit Self-Refresh to non-Read command  
Exit Self-Refresh to Read command  
tXSNR  
tXSRD  
t
RFC +10  
ns  
200  
tCK  
1) For details and notes see the relevant Qimonda component data sheet  
2)  
DDQ = 1.8 V ± 0.1 V; VDD = 1.8 V ±0.1 V. See notes 5)6)7)8)  
V
3) Timing that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down  
and then restarted through the specified initialization sequence before normal operation can continue.  
4) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew  
Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode.  
5) The CK / CK input reference level (for timing reference to CK / CK) is the point at which CK and CK cross. The DQS / DQS, RDQS/ RDQS,  
input reference level is the crosspoint when in differential strobe mode.  
6) Inputs are not recognized as valid until VREF stabilizes. During the period before VREF stabilizes, CKE = 0.2 x VDDQ is recognized as low.  
7) The output timing reference voltage level is VTT  
.
8) For each of the terms, if not already an integer, round to the next highest integer. tCK refers to the application clock period. WR refers to  
the WR parameter stored in the MR.  
9) The clock frequency is allowed to change during self-refresh mode or precharge power-down mode.  
10) For timing definition, refer to the Component data sheet.  
11) Consists of data pin skew and output pattern effects, and p-channel to n-channel variation of the output drivers as well as output Slew Rate  
mis-match between DQS / DQS and associated DQ in any given cycle.  
12) MIN (tCL, tCH) refers to the smaller of the actual clock low time and the actual clock high time as provided to the device (i.e. this value can  
be greater than the minimum specification limits for tCL and tCH).  
Rev. 1.1, 2007-01  
25  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
13) The tHZ, tRPST and tLZ, tRPRE parameters are referenced to a specific voltage level, which specify when the device output is no longer driving  
(tHZ, tRPST), or begins driving (tLZ, tRPRE). tHZ and tLZ transitions occur in the same access time windows as valid data transitions.These  
parameters are verified by design and characterization, but not subject to production test.  
14) The Auto-Refresh command interval has be reduced to 3.9 µs when operating the DDR2 DRAM in a temperature range between 85 °C  
and 95 °C.  
15) 0 °CTCASE 85 °C  
16) 85 °C < TCASE 95 °C  
17) A maximum of eight Auto-Refresh commands can be posted to any given DDR2 SDRAM device.  
18) The tRRD timing parameter depends on the page size of the DRAM organization. See Table 2 “Ordering Information for RoHS  
Compliant Products” on Page 4.  
19) The maximum limit for the tWPST parameter is not a device limit. The device operates with a greater value for this parameter, but system  
performance (bus turnaround) degrades accordingly.  
20) WR must be programmed to fulfill the minimum requirement for the tWR timing parameter, where WRMIN[cycles] = tWR(ns)/tCK(ns) rounded  
up to the next integer value. tDAL = WR + (tRP/tCK). For each of the terms, if not already an integer, round to the next highest integer. tCK  
refers to the application clock period. WR refers to the WR parameter stored in the MRS.  
21) Minimum tWTR is two clocks when operating the DDR2-SDRAM at frequencies ≤ 200 ΜΗz.  
22) User can choose two different active power-down modes for additional power saving via MRS address bit A12. In “standard active power-  
down mode” (MR, A12 = “0”) a fast power-down exit timing tXARD can be used. In “low active power-down mode” (MR, A12 =”1”) a slow  
power-down exit timing tXARDS has to be satisfied.  
3.3.3  
ODT AC Electrical Characteristics  
ODT AC Character. and Opeating Conditions: Table 18– DDR2–667 &DDR2–800 and Table 19– DDR2–533C & DDR2–400B  
TABLE 18  
ODT AC Character. and Operating Conditions for DDR2-667 & DDR2-800  
Symbol  
Parameter / Condition  
Values  
Unit  
Note  
Min.  
Max.  
1)  
tAOND  
tAON  
ODT turn-on delay  
2
2
nCK  
ns  
1)2)  
1)  
ODT turn-on  
tAC.MIN  
tAC.MAX + 0.7 ns  
tAONPD  
tAOFD  
tAOF  
ODT turn-on (Power-Down Modes)  
ODT turn-off delay  
t
AC.MIN + 2 ns  
2 tCK +  
t
AC.MAX + 1 ns  
ns  
1)  
2.5  
2.5  
nCK  
ns  
1)3)  
1)  
ODT turn-off  
tAC.MIN  
tAC.MAX + 0.6 ns  
tAOFPD  
tANPD  
tAXPD  
ODT turn-off (Power-Down Modes)  
ODT to Power Down Mode Entry Latency  
ODT Power Down Exit Latency  
t
AC.MIN + 2 ns  
2.5 tCK +  
tAC.MAX + 1 ns  
ns  
1)  
3
8
nCK  
nCK  
1)  
1) New units, 'tCK.AVG' and 'nCK', are introduced in DDR2-667 and DDR2-800. Unit 'tCK.AVG' represents the actual tCK.AVG of the input clock  
under operation. Unit 'nCK' represents one clock cycle of the input clock, counting the actual clock edges. Note that in DDR2-400 and  
DDR2-533, 'tCK' is used for both concepts. Example: tXP = 2 [nCK] means; if Power Down exit is registered at Tm, an Active command may  
be registered at Tm + 2, even if (Tm + 2 - Tm) is 2 × tCK.AVG+ tEPR.2PER(MIN)  
.
2) ODT turn on time min is when the device leaves high impedance and ODT resistance begins to turn on. ODT turn on time max is when the  
ODT resistance is fully on. Both are measured from tAOND, which is interpreted differently per speed bin. For DDR2-667/800, tAOND is 2 clock  
cycles after the clock edge that registered a first ODT HIGH counting the actual input clock edges.  
3) ODT turn off time min. is when the device starts to turn off ODT resistance. ODT turn off time max is when the bus is in high impedance.  
Both are measured from tAOFD. Both are measured from tAOFD, which is interpreted differently per speed bin. For DDR2-667/800,if tCK.AVG  
=
3 ns is assumed, tAOFD= 1.5 ns (0.5 × 3 ns) after the second trailing clock edge counting from the clock edge that registered a first ODT  
LOW and by counting the actual input clock edge.  
Rev. 1.1, 2007-01  
26  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
TABLE 19  
ODT AC Character. and Operating Conditions for DDR2-533 & DDR2-400  
Symbol  
Parameter / Condition  
Values  
Unit  
Note  
Min.  
Max.  
tAOND  
tAON  
ODT turn-on delay  
2
2
tCK  
ns  
ns  
tCK  
ns  
ns  
tCK  
tCK  
1)  
ODT turn-on  
tAC.MIN  
tAC.MAX + 1 ns  
tAONPD  
tAOFD  
tAOF  
ODT turn-on (Power-Down Modes)  
ODT turn-off delay  
t
AC.MIN + 2 ns  
2 tCK +  
t
AC.MAX + 1 ns  
2.5  
2.5  
2)  
ODT turn-off  
tAC.MIN  
tAC.MAX + 0.6 ns  
tAOFPD  
tANPD  
tAXPD  
ODT turn-off (Power-Down Modes)  
ODT to Power Down Mode Entry Latency  
ODT Power Down Exit Latency  
t
AC.MIN + 2 ns  
2.5 tCK +  
tAC.MAX + 1 ns  
3
8
1) ODT turn on time min is when the device leaves high impedance and ODT resistance begins to turn on. ODT turn on time max is when the  
ODT resistance is fully on. Both are measured from tAOND, which is interpreted differently per speed bin. For DDR2-400/533, tAOND is 10 ns  
(= 2 x 5 ns) after the clock edge that registered a first ODT HIGH if tCK = 5 ns.  
2) ODT turn off time min. is when the device starts to turn off ODT resistance. ODT turn off time max is when the bus is in high impedance.  
Both are measured from tAOFD. Both are measured from tAOFD, which is interpreted differently per speed bin. For DDR2-400/533, tAOFD is  
12.5 ns (= 2.5 x 5 ns) after the clock edge that registered a first ODT HIGH if tCK = 5 ns.  
Rev. 1.1, 2007-01  
27  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
3.4  
IDD Specifications and Conditions  
List of tables defining IDD Specifications and Conditions.  
Table 20 “IDD Measurement Conditions” on Page 28  
Table 21 “Definitions for IDD” on Page 29  
Table 22 “IDD Specification for HYS64T[32/64/128]xxxEDL–25F–B2” on Page 30  
Table 23 “IDD Specification for HYS64T[32/64/128]xxxEDL–2.5–B2” on Page 31  
Table 24 “IDD Specification for HYS64T[32/64/128]xxxEDL–3–B2” on Page 32  
Table 25 “IDD Specification for HYS64T[32/64/128]xxxEDL–3S–B2” on Page 33  
Table 26 “IDD Specification for HYS64T[32/64/128]xxxEDL–3.7–B2” on Page 34  
TABLE 20  
DD Measurement Conditions  
I
Parameter  
Symbol Note  
1)2)3)4)5)  
Operating Current 0  
IDD0  
One bank Active - Precharge; tCK = tCK.MIN, tRC = tRC.MIN, tRAS = tRAS.MIN, CKE is HIGH, CS is HIGH between  
valid commands. Address and control inputs are SWITCHING, Databus inputs are SWITCHING.  
6)  
Operating Current 1  
IDD1  
One bank Active - Read - Precharge; IOUT = 0 mA, BL = 4, tCK = tCK.MIN, tRC = tRC.MIN, tRAS = tRAS.MIN  
,
t
RCD = tRCD.MIN, AL = 0, CL = CLMIN; CKE is HIGH, CS is HIGH between valid commands. Address and  
control inputs are SWITCHING, Databus inputs are SWITCHING.  
Precharge Standby Current  
IDD2N  
All banks idle; CS is HIGH; CKE is HIGH; tCK = tCK.MIN; Other control and address inputs are SWITCHING,  
Databus inputs are SWITCHING.  
Precharge Power-Down Current  
Other control and address inputs are STABLE, Data bus inputs are FLOATING.  
IDD2P  
IDD2Q  
Precharge Quiet Standby Current  
All banks idle; CS is HIGH; CKE is HIGH; tCK = tCK.MIN; Other control and address inputs are STABLE,  
Data bus inputs are FLOATING.  
Active Standby Current  
Burst Read: All banks open; Continuous burst reads; BL = 4; AL = 0, CL = CLMIN; tCK = tCK.MIN  
IDD3N  
;
t
RAS = tRAS.MAX, tRP = tRP.MIN; CKE is HIGH, CS is HIGH between valid commands. Address inputs are  
SWITCHING; Data Bus inputs are SWITCHING; IOUT = 0 mA.  
Active Power-Down Current  
All banks open; tCK = tCK.MIN, CKE is LOW; Other control and address inputs are STABLE, Data bus inputs  
are FLOATING. MRS A12 bit is set to LOW (Fast Power-down Exit);  
IDD3P(0)  
IDD3P(1)  
IDD4R  
Active Power-Down Current  
All banks open; tCK = tCK.MIN, CKE is LOW; Other control and address inputs are STABLE, Data bus inputs  
are FLOATING. MRS A12 bit is set to HIGH (Slow Power-down Exit);  
6)  
Operating Current - Burst Read  
All banks open; Continuous burst reads; BL = 4; AL = 0, CL = CLMIN; tCK = tCKMIN; tRAS = tRASMAX  
;
t
RP = tRPMIN; CKE is HIGH, CS is HIGH between valid commands; Address inputs are SWITCHING; Data  
bus inputs are SWITCHING; IOUT = 0mA.  
Operating Current - Burst Write  
IDD4W  
All banks open; Continuous burst writes; BL = 4; AL = 0, CL = CLMIN; tCK = tCK.MIN  
;
t
RAS = tRAS.MAX., tRP = tRP.MAX; CKE is HIGH, CS is HIGH between valid commands. Address inputs are  
SWITCHING; Data Bus inputs are SWITCHING;  
Rev. 1.1, 2007-01  
28  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Parameter  
Symbol Note  
1)2)3)4)5)  
Burst Refresh Current  
IDD5B  
IDD5D  
IDD6  
t
CK = tCK.MIN., Refresh command every tRFC = tRFC.MIN interval, CKE is HIGH, CS is HIGH between valid  
commands, Other control and address inputs are SWITCHING, Data bus inputs are SWITCHING.  
Distributed Refresh Current  
t
CK = tCK.MIN., Refresh command every tRFC = tREFI interval, CKE is LOW and CS is HIGH between valid  
commands, Other control and address inputs are SWITCHING, Data bus inputs are SWITCHING.  
Self-Refresh Current  
CKE 0.2 V; external clock off, CK and CK at 0 V; Other control and address inputs are FLOATING, Data  
bus inputs are FLOATING. IDD6 current values are guaranteed up to TCASE of 85 °C max.  
6)  
All Bank Interleave Read Current  
IDD7  
All banks are being interleaved at minimum tRC without violating tRRD using a burst length of 4. Control  
and address bus inputs are STABLE during DESELECTS. Iout = 0 mA.  
1)  
2)  
V
DDQ = 1.8 V ± 0.1 V; VDD = 1.8 V ± 0.1 V  
IDD specifications are tested after the device is properly initialized and IDD parameter are specified with ODT disabled.  
3) Definitions for IDD see Table 3  
4) For two rank modules: for all active current measurements the other rank is in Precharge Power-Down Mode IDD2P  
5) For details and notes see the relevant Qimonda component data sheet  
6)  
IDD1, IDD4R and IDD7 current measurements are defined with the outputs disabled (IOUT = 0 mA). To achieve this on module level the output  
buffers can be disabled using an EMRS(1) (Extended Mode Register Command) by setting A12 bit to HIGH.  
TABLE 21  
Definitions for IDD  
Parameter  
LOW  
Description  
VIN VIL(ac).MAX, HIGH is defined as VIN VIH(ac).MIN  
Inputs are stable at a HIGH or LOW level  
Inputs are VREF = VDDQ /2  
STABLE  
FLOATING  
SWITCHING  
Inputs are changing between HIGH and LOW every other clock (once per 2 cycles) for address and control  
signals, and inputs changing between HIGH and LOW every other data transfer (once per cycle) for DQ  
signals not including mask or strobes  
Rev. 1.1, 2007-01  
29  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
TABLE 22  
DD Specification for HYS64T[32/64/128]xxxEDL–25F–B2  
I
Product Type  
Unit  
Note1)  
Organization  
256 MB  
1 Rank  
× 64  
512 MB  
2 Ranks  
× 64  
1 GB  
2 Ranks  
× 64  
–25F  
–25F  
–25F  
Symbol  
Max.  
Max.  
Max.  
2)  
IDD0  
420  
480  
204  
36  
456  
516  
408  
72  
744  
872  
816  
144  
720  
960  
624  
208  
1312  
1312  
1232  
176  
80  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
2)  
IDD1  
3)  
IDD2N  
3)  
IDD2P  
3)  
IDD2Q  
IDD3N  
180  
240  
156  
52  
360  
480  
312  
104  
756  
836  
616  
88  
3)  
4)3)  
5)3)  
2)  
IDD3P_0 (fast)  
IDD3P_1 (slow)  
IDD4R  
720  
800  
580  
44  
2)  
IDD4W  
IDD5B  
2)  
3)6)  
3)6)  
2)  
IDD5D  
IDD6  
24  
40  
IDD7  
1060  
1096  
1432  
1) Calculated values from component data. ODT disabled. IDD1,  
I
DD4R, and IDD7, are defined with the outputs disabled.  
2) The other rank is in IDD2P Precharge Power-Down Current mode  
3) Both ranks are in the same IDD current mode  
4) Fast: MRS(12)=0  
5) Slow: MRS(12)=1  
6)  
IDD5D and IDD6 values are for 0°C TCase 85°C  
Rev. 1.1, 2007-01  
30  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
TABLE 23  
DD Specification for HYS64T[32/64/128]xxxEDL–2.5–B2  
I
Product Type  
Unit  
Note1)  
Organization  
256 MB  
1 Rank  
× 64  
512 MB  
1 GB  
2 Ranks  
× 64  
2 Ranks  
× 64  
–2.5  
–2.5  
–2.5  
Symbol  
Max.  
Max.  
Max.  
2)  
IDD0  
400  
460  
204  
36  
436  
496  
408  
72  
712  
832  
816  
144  
720  
960  
624  
208  
1312  
1312  
1232  
176  
80  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
2)  
IDD1  
3)  
IDD2N  
3)  
IDD2P  
3)  
IDD2Q  
IDD3N  
180  
240  
156  
52  
360  
480  
312  
104  
756  
836  
616  
88  
3)  
4)3)  
5)3)  
2)  
IDD3P_0 (fast)  
IDD3P_1 (slow)  
IDD4R  
720  
800  
580  
44  
2)  
IDD4W  
IDD5B  
2)  
3)6)  
3)6)  
2)  
IDD5D  
IDD6  
24  
40  
IDD7  
1020  
1056  
1352  
1) Calculated values from component data. ODT disabled. IDD1,  
I
DD4R, and IDD7, are defined with the outputs disabled.  
2) The other rank is in IDD2P Precharge Power-Down Current mode  
3) Both ranks are in the same IDD current mode  
4) Fast: MRS(12)=0  
5) Slow: MRS(12)=1  
6)  
IDD5D and IDD6 values are for 0°C TCase 85°C  
Rev. 1.1, 2007-01  
31  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
TABLE 24  
DD Specification for HYS64T[32/64/128]xxxEDL–3–B2  
I
Product Type  
Unit  
Note1)  
Organization  
256 MB  
1 Rank  
× 64  
512 MB  
2 Ranks  
× 64  
1 GB  
2 Ranks  
× 64  
–3  
–3  
–3  
Symbol  
Max.  
Max.  
Max.  
2)  
IDD0  
380  
420  
180  
36  
416  
456  
360  
72  
672  
792  
720  
144  
640  
800  
528  
208  
1112  
1112  
1192  
176  
80  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
2)  
IDD1  
3)  
IDD2N  
3)  
IDD2P  
3)  
IDD2Q  
IDD3N  
160  
200  
132  
52  
320  
400  
264  
104  
656  
716  
596  
88  
3)  
3)4)  
3)5)  
2)  
IDD3P_0 (fast)  
IDD3P_1 (slow)  
IDD4R  
620  
680  
560  
44  
2)  
IDD4W  
IDD5B  
2)  
3)6)  
3)6)  
2)  
IDD5D  
IDD6  
24  
40  
IDD7  
1008  
1044  
1352  
1) Calculated values from component data. ODT disabled. IDD1,  
I
DD4R, and IDD7, are defined with the outputs disabled.  
2) The other rank is in IDD2P Precharge Power-Down Current mode  
3) Both ranks are in the same IDD current mode  
4) Fast: MRS(12)=0  
5) Slow: MRS(12)=1  
6)  
IDD5D and IDD6 values are for 0°C TCase 85°C  
Rev. 1.1, 2007-01  
32  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
TABLE 25  
DD Specification for HYS64T[32/64/128]xxxEDL–3S–B2  
I
Product Type  
Unit  
Note1)  
Organization  
256 MB  
1 Rank  
× 64  
512 MB  
1 GB  
2 Ranks  
× 64  
2 Ranks  
× 64  
–3S  
–3S  
–3S  
Symbol  
Max.  
Max.  
Max.  
2)  
IDD0  
360  
400  
180  
36  
396  
436  
360  
72  
640  
752  
720  
144  
640  
800  
528  
208  
1112  
1112  
1192  
176  
80  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
2)  
IDD1  
3)  
IDD2N  
3)  
IDD2P  
3)  
IDD2Q  
IDD3N  
160  
200  
132  
52  
320  
400  
264  
104  
656  
716  
596  
88  
3)  
4)3)  
5)3)  
2)  
IDD3P_0 (fast)  
IDD3P_1 (slow)  
IDD4R  
620  
680  
560  
44  
2)  
IDD4W  
IDD5B  
2)  
3)6)  
3)6)  
2)  
IDD5D  
IDD6  
24  
40  
IDD7  
960  
996  
1288  
1) Calculated values from component data. ODT disabled. IDD1,  
I
DD4R, and IDD7, are defined with the outputs disabled.  
2) The other rank is in IDD2P Precharge Power-Down Current mode  
3) Both ranks are in the same IDD current mode  
4) Fast: MRS(12)=0  
5) Slow: MRS(12)=1  
6)  
IDD5D and IDD6 values are for 0°C TCase 85°C  
Rev. 1.1, 2007-01  
33  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
TABLE 26  
DD Specification for HYS64T[32/64/128]xxxEDL–3.7–B2  
I
Product Type  
Unit  
Note1)  
Organization  
256 MB  
1 Rank  
× 64  
512 MB  
2 Ranks  
× 64  
1 GB  
2 Ranks  
× 64  
–3.7  
–3.7  
–3.7  
Symbol  
Max.  
Max.  
Max.  
2)  
IDD0  
320  
360  
152  
36  
356  
396  
304  
72  
592  
672  
608  
144  
560  
688  
448  
208  
952  
952  
1112  
176  
80  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
2)  
IDD1  
3)  
IDD2N  
3)  
IDD2P  
3)  
IDD2Q  
IDD3N  
140  
172  
112  
52  
280  
344  
224  
104  
556  
616  
556  
88  
3)  
4)3)  
5)3)  
2)  
IDD3P_0 (fast)  
IDD3P_1 (slow)  
IDD4R  
520  
580  
520  
44  
2)  
IDD4W  
IDD5B  
2)  
3)6)  
3)6)  
2)  
IDD5D  
IDD6  
24  
40  
IDD7  
920  
956  
1232  
1) Calculated values from component data. ODT disabled. IDD1,  
I
DD4R, and IDD7, are defined with the outputs disabled.  
2) The other rank is in IDD2P Precharge Power-Down Current mode  
3) Both ranks are in the same IDD current mode  
4) Fast: MRS(12)=0  
5) Slow: MRS(12)=1  
6)  
IDD5D and IDD6 values are for 0°C TCase 85°C  
Rev. 1.1, 2007-01  
34  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
4
SPD Codes  
This chapter lists all hexadecimal byte values stored in the EEPROM of the products described in this data sheet. SPD stands  
for serial presence detect. All values with XX in the table are module specific bytes which are defined during production.  
List of SPD Code Tables  
Table 27 “HYS64T[32/64]xx0EDL-25F-B2” on Page 35  
Table 28 “HYS64T128x21EDL-25FB2” on Page 40  
Table 29 “HYS64T[32/64]xx0EDL-2.5-B2” on Page 44  
Table 30 “HYS64T128x21EDL-2.5B2” on Page 49  
Table 31 “HYS64T[32/64]xx0EDL-3-B2” on Page 53  
Table 32 “HYS64T128x21EDL-3-B2” on Page 58  
Table 33 “HYS64T[32/64]xx0EDL-3S-B2” on Page 62  
Table 34 “HYS64T128x21EDL-3S-B2” on Page 67  
Table 35 “HYS64T[32/64]xx0EDL-3.7-B2” on Page 71  
Table 36 “HYS64T128x21EDL-3.7B2” on Page 76  
TABLE 27  
HYS64T[32/64]xx0EDL-25F-B2  
Product Type  
Organization  
256MB  
256MB  
512MB  
512MB  
×64  
×64  
×64  
×64  
1 Rank (×16) 1 Rank (×16) 2 Ranks  
(×16)  
2 Ranks  
(×16)  
Label Code  
PC2–  
PC2–  
PC2–  
PC2–  
6400S–555 6400S–555 6400S–555 6400S–555  
JEDEC SPD Revision  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Byte#  
Description  
0
1
2
3
4
5
Programmed SPD Bytes in EEPROM  
Total number of Bytes in EEPROM  
Memory Type (DDR2)  
80  
08  
08  
0D  
0A  
60  
80  
08  
08  
0D  
0A  
60  
80  
08  
08  
0D  
0A  
61  
80  
08  
08  
0D  
0A  
61  
Number of Row Addresses  
Number of Column Addresses  
DIMM Rank and Stacking Information  
Rev. 1.1, 2007-01  
35  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
256MB  
256MB  
512MB  
512MB  
×64  
×64  
×64  
×64  
1 Rank (×16) 1 Rank (×16) 2 Ranks  
(×16)  
2 Ranks  
(×16)  
Label Code  
PC2–  
PC2–  
PC2–  
PC2–  
6400S–555 6400S–555 6400S–555 6400S–555  
JEDEC SPD Revision  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Byte#  
Description  
6
Data Width  
40  
00  
05  
25  
40  
00  
82  
10  
00  
00  
0C  
04  
70  
01  
04  
00  
07  
25  
40  
3D  
50  
32  
28  
32  
40  
00  
05  
25  
40  
00  
82  
10  
00  
00  
0C  
04  
70  
01  
04  
00  
07  
25  
40  
3D  
50  
32  
28  
32  
40  
00  
05  
25  
40  
00  
82  
10  
00  
00  
0C  
04  
70  
01  
04  
00  
07  
25  
40  
3D  
50  
32  
28  
32  
40  
00  
05  
25  
40  
00  
82  
10  
00  
00  
0C  
04  
70  
01  
04  
00  
07  
25  
40  
3D  
50  
32  
28  
32  
7
Not used  
8
Interface Voltage Level  
9
t
t
CK @ CLMAX (Byte 18) [ns]  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
25  
26  
27  
28  
29  
AC SDRAM @ CLMAX (Byte 18) [ns]  
Error Correction Support (non-ECC, ECC)  
Refresh Rate and Type  
Primary SDRAM Width  
Error Checking SDRAM Width  
Not used  
Burst Length Supported  
Number of Banks on SDRAM Device  
Supported CAS Latencies  
DIMM Mechanical Characteristics  
DIMM Type Information  
DIMM Attributes  
Component Attributes  
t
t
t
t
t
t
t
CK @ CLMAX -1 (Byte 18) [ns]  
AC SDRAM @ CLMAX -1 [ns]  
CK @ CLMAX -2 (Byte 18) [ns]  
AC SDRAM @ CLMAX -2 [ns]  
RP.MIN [ns]  
RRD.MIN [ns]  
RCD.MIN [ns]  
Rev. 1.1, 2007-01  
36  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
256MB  
256MB  
512MB  
512MB  
×64  
×64  
×64  
×64  
1 Rank (×16) 1 Rank (×16) 2 Ranks  
(×16)  
2 Ranks  
(×16)  
Label Code  
PC2–  
PC2–  
PC2–  
PC2–  
6400S–555 6400S–555 6400S–555 6400S–555  
JEDEC SPD Revision  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Byte#  
Description  
RAS.MIN [ns]  
Module Density per Rank  
30  
31  
32  
33  
34  
35  
36  
37  
38  
39  
40  
41  
42  
43  
44  
45  
46  
47  
48  
49  
50  
51  
52  
53  
t
2D  
40  
17  
25  
05  
12  
3C  
1E  
1E  
00  
30  
39  
69  
80  
14  
1E  
00  
56  
7A  
7F  
3B  
36  
2E  
5A  
2D  
40  
17  
25  
05  
12  
3C  
1E  
1E  
00  
30  
39  
69  
80  
14  
1E  
00  
56  
7A  
7F  
3B  
36  
2E  
5A  
2D  
40  
17  
25  
05  
12  
3C  
1E  
1E  
00  
30  
39  
69  
80  
14  
1E  
00  
56  
7A  
7F  
3B  
36  
2E  
5A  
2D  
40  
17  
25  
05  
12  
3C  
1E  
1E  
00  
30  
39  
69  
80  
14  
1E  
00  
56  
7A  
7F  
3B  
36  
2E  
5A  
t
t
t
t
t
t
t
AS.MIN and tCS.MIN [ns]  
AH.MIN and tCH.MIN [ns]  
DS.MIN [ns]  
DH.MIN [ns]  
WR.MIN [ns]  
WTR.MIN [ns]  
RTP.MIN [ns]  
Analysis Characteristics  
t
t
t
t
t
t
RC and tRFC Extension  
RC.MIN [ns]  
RFC.MIN [ns]  
CK.MAX [ns]  
DQSQ.MAX [ns]  
QHS.MAX [ns]  
PLL Relock Time  
CASE.MAX Delta / T4R4W Delta  
T
Psi(T-A) DRAM  
T0 (DT0)  
T2N (DT2N, UDIMM) or T2Q (DT2Q, RDIMM)  
T2P (DT2P)  
T3N (DT3N)  
T3P.fast (DT3P fast)  
Rev. 1.1, 2007-01  
37  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
256MB  
256MB  
512MB  
512MB  
×64  
×64  
×64  
×64  
1 Rank (×16) 1 Rank (×16) 2 Ranks  
(×16)  
2 Ranks  
(×16)  
Label Code  
PC2–  
PC2–  
PC2–  
PC2–  
6400S–555 6400S–555 6400S–555 6400S–555  
JEDEC SPD Revision  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Byte#  
Description  
54  
55  
56  
57  
58  
59  
60  
61  
62  
63  
64  
65  
66  
67  
68  
69  
70  
71  
72  
73  
74  
75  
76  
77  
T3P.slow (DT3P slow)  
2A  
68  
22  
3D  
00  
00  
00  
00  
12  
54  
7F  
7F  
7F  
7F  
7F  
51  
00  
00  
xx  
2A  
68  
22  
3D  
00  
00  
00  
00  
12  
54  
7F  
7F  
7F  
7F  
7F  
51  
00  
00  
xx  
2A  
68  
22  
3D  
00  
00  
00  
00  
12  
55  
7F  
7F  
7F  
7F  
7F  
51  
00  
00  
xx  
2A  
68  
22  
3D  
00  
00  
00  
00  
12  
55  
7F  
7F  
7F  
7F  
7F  
51  
00  
00  
xx  
T4R (DT4R) / T4R4W Sign (DT4R4W)  
T5B (DT5B)  
T7 (DT7)  
Psi(ca) PLL  
Psi(ca) REG  
TPLL (DTPLL)  
TREG (DTREG) / Toggle Rate  
SPD Revision  
Checksum of Bytes 0-62  
Manufacturer’s JEDEC ID Code (1)  
Manufacturer’s JEDEC ID Code (2)  
Manufacturer’s JEDEC ID Code (3)  
Manufacturer’s JEDEC ID Code (4)  
Manufacturer’s JEDEC ID Code (5)  
Manufacturer’s JEDEC ID Code (6)  
Manufacturer’s JEDEC ID Code (7)  
Manufacturer’s JEDEC ID Code (8)  
Module Manufacturer Location  
Product Type, Char 1  
36  
34  
54  
33  
32  
36  
34  
54  
33  
32  
36  
34  
54  
36  
34  
36  
34  
54  
36  
34  
Product Type, Char 2  
Product Type, Char 3  
Product Type, Char 4  
Product Type, Char 5  
Rev. 1.1, 2007-01  
38  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
256MB  
256MB  
512MB  
512MB  
×64  
×64  
×64  
×64  
1 Rank (×16) 1 Rank (×16) 2 Ranks  
(×16)  
2 Ranks  
(×16)  
Label Code  
PC2–  
PC2–  
PC2–  
PC2–  
6400S–555 6400S–555 6400S–555 6400S–555  
JEDEC SPD Revision  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Byte#  
Description  
78  
79  
80  
81  
82  
83  
84  
85  
86  
87  
88  
89  
90  
91  
92  
93  
94  
Product Type, Char 6  
30  
30  
30  
45  
44  
4C  
32  
35  
46  
42  
32  
20  
20  
3x  
xx  
xx  
39  
30  
30  
45  
44  
4C  
32  
35  
46  
42  
32  
20  
20  
0x  
xx  
xx  
30  
32  
30  
45  
44  
4C  
32  
35  
46  
42  
32  
20  
20  
3x  
xx  
39  
32  
30  
45  
44  
4C  
32  
35  
46  
42  
32  
20  
20  
0x  
xx  
Product Type, Char 7  
Product Type, Char 8  
Product Type, Char 9  
Product Type, Char 10  
Product Type, Char 11  
Product Type, Char 12  
Product Type, Char 13  
Product Type, Char 14  
Product Type, Char 15  
Product Type, Char 16  
Product Type, Char 17  
Product Type, Char 18  
Module Revision Code  
Test Program Revision Code  
Module Manufacturing Date Year  
Module Manufacturing Date Week  
xx  
xx  
xx  
xx  
xx  
xx  
95 - 98 Module Serial Number  
99 - 127 Not used  
xx  
xx  
xx  
xx  
00  
FF  
00  
FF  
00  
FF  
00  
FF  
128 -  
255  
Blank for customer use  
Rev. 1.1, 2007-01  
39  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
TABLE 28  
HYS64T128x21EDL-25FB2  
Product Type  
Organization  
HYS64T128021EDL–  
25FB2  
HYS64T128921EDL–  
25FB2  
1 GByte  
×64  
1 GByte  
×64  
2 Ranks (×8)  
PC2–6400S–555  
Rev. 1.2  
HEX  
2 Ranks (×8)  
PC2–6400S–555  
Rev. 1.2  
HEX  
Label Code  
JEDEC SPD Revision  
Byte#  
Description  
0
Programmed SPD Bytes in EEPROM  
Total number of Bytes in EEPROM  
Memory Type (DDR2)  
80  
08  
08  
0E  
0A  
61  
40  
00  
05  
25  
40  
00  
82  
08  
00  
00  
0C  
04  
70  
01  
04  
00  
07  
25  
40  
3D  
50  
32  
1E  
80  
08  
08  
0E  
0A  
61  
40  
00  
05  
25  
40  
00  
82  
08  
00  
00  
0C  
04  
70  
01  
04  
00  
07  
25  
40  
3D  
50  
32  
1E  
1
2
3
Number of Row Addresses  
Number of Column Addresses  
DIMM Rank and Stacking Information  
Data Width  
4
5
6
7
Not used  
8
Interface Voltage Level  
9
t
t
CK @ CLMAX (Byte 18) [ns]  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
25  
26  
27  
28  
AC SDRAM @ CLMAX (Byte 18) [ns]  
Error Correction Support (non-ECC, ECC)  
Refresh Rate and Type  
Primary SDRAM Width  
Error Checking SDRAM Width  
Not used  
Burst Length Supported  
Number of Banks on SDRAM Device  
Supported CAS Latencies  
DIMM Mechanical Characteristics  
DIMM Type Information  
DIMM Attributes  
Component Attributes  
t
t
t
t
t
t
CK @ CLMAX -1 (Byte 18) [ns]  
AC SDRAM @ CLMAX -1 [ns]  
CK @ CLMAX -2 (Byte 18) [ns]  
AC SDRAM @ CLMAX -2 [ns]  
RP.MIN [ns]  
RRD.MIN [ns]  
Rev. 1.1, 2007-01  
40  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
HYS64T128021EDL–  
25FB2  
HYS64T128921EDL–  
25FB2  
1 GByte  
×64  
1 GByte  
×64  
2 Ranks (×8)  
PC2–6400S–555  
Rev. 1.2  
HEX  
2 Ranks (×8)  
PC2–6400S–555  
Rev. 1.2  
HEX  
Label Code  
JEDEC SPD Revision  
Byte#  
Description  
29  
30  
31  
32  
33  
34  
35  
36  
37  
38  
39  
40  
41  
42  
43  
44  
45  
46  
47  
48  
49  
50  
51  
52  
53  
54  
55  
56  
57  
58  
59  
60  
t
t
RCD.MIN [ns]  
RAS.MIN [ns]  
32  
2D  
80  
17  
25  
05  
12  
3C  
1E  
1E  
00  
30  
39  
69  
80  
14  
1E  
00  
50  
7A  
5F  
3B  
36  
2E  
5A  
2A  
5A  
22  
27  
00  
00  
00  
32  
2D  
80  
17  
25  
05  
12  
3C  
1E  
1E  
00  
30  
39  
69  
80  
14  
1E  
00  
50  
7A  
5F  
3B  
36  
2E  
5A  
2A  
5A  
22  
27  
00  
00  
00  
Module Density per Rank  
t
t
t
t
t
t
t
AS.MIN and tCS.MIN [ns]  
AH.MIN and tCH.MIN [ns]  
DS.MIN [ns]  
DH.MIN [ns]  
WR.MIN [ns]  
WTR.MIN [ns]  
RTP.MIN [ns]  
Analysis Characteristics  
t
t
t
t
t
t
RC and tRFC Extension  
RC.MIN [ns]  
RFC.MIN [ns]  
CK.MAX [ns]  
DQSQ.MAX [ns]  
QHS.MAX [ns]  
PLL Relock Time  
CASE.MAX Delta / T4R4W Delta  
T
Psi(T-A) DRAM  
T0 (DT0)  
T2N (DT2N, UDIMM) or T2Q (DT2Q, RDIMM)  
T2P (DT2P)  
T3N (DT3N)  
T3P.fast (DT3P fast)  
T3P.slow (DT3P slow)  
T4R (DT4R) / T4R4W Sign (DT4R4W)  
T5B (DT5B)  
T7 (DT7)  
Psi(ca) PLL  
Psi(ca) REG  
TPLL (DTPLL)  
Rev. 1.1, 2007-01  
41  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
HYS64T128021EDL–  
25FB2  
HYS64T128921EDL–  
25FB2  
1 GByte  
×64  
1 GByte  
×64  
2 Ranks (×8)  
PC2–6400S–555  
Rev. 1.2  
HEX  
2 Ranks (×8)  
PC2–6400S–555  
Rev. 1.2  
HEX  
Label Code  
JEDEC SPD Revision  
Byte#  
Description  
61  
62  
63  
64  
65  
66  
67  
68  
69  
70  
71  
72  
73  
74  
75  
76  
77  
78  
79  
80  
81  
82  
83  
84  
85  
86  
87  
88  
89  
90  
91  
92  
TREG (DTREG) / Toggle Rate  
SPD Revision  
00  
12  
3A  
7F  
7F  
7F  
7F  
7F  
51  
00  
00  
xx  
00  
12  
3A  
7F  
7F  
7F  
7F  
7F  
51  
00  
00  
xx  
Checksum of Bytes 0-62  
Manufacturer’s JEDEC ID Code (1)  
Manufacturer’s JEDEC ID Code (2)  
Manufacturer’s JEDEC ID Code (3)  
Manufacturer’s JEDEC ID Code (4)  
Manufacturer’s JEDEC ID Code (5)  
Manufacturer’s JEDEC ID Code (6)  
Manufacturer’s JEDEC ID Code (7)  
Manufacturer’s JEDEC ID Code (8)  
Module Manufacturer Location  
Product Type, Char 1  
36  
34  
54  
31  
32  
38  
30  
32  
31  
45  
44  
4C  
32  
35  
46  
42  
32  
20  
3x  
xx  
36  
34  
54  
31  
32  
38  
39  
32  
31  
45  
44  
4C  
32  
35  
46  
42  
32  
20  
0x  
xx  
Product Type, Char 2  
Product Type, Char 3  
Product Type, Char 4  
Product Type, Char 5  
Product Type, Char 6  
Product Type, Char 7  
Product Type, Char 8  
Product Type, Char 9  
Product Type, Char 10  
Product Type, Char 11  
Product Type, Char 12  
Product Type, Char 13  
Product Type, Char 14  
Product Type, Char 15  
Product Type, Char 16  
Product Type, Char 17  
Product Type, Char 18  
Module Revision Code  
Test Program Revision Code  
Rev. 1.1, 2007-01  
42  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
HYS64T128021EDL–  
25FB2  
HYS64T128921EDL–  
25FB2  
1 GByte  
×64  
1 GByte  
×64  
2 Ranks (×8)  
PC2–6400S–555  
Rev. 1.2  
HEX  
2 Ranks (×8)  
PC2–6400S–555  
Rev. 1.2  
HEX  
Label Code  
JEDEC SPD Revision  
Byte#  
Description  
93  
94  
Module Manufacturing Date Year  
Module Manufacturing Date Week  
xx  
xx  
xx  
00  
FF  
xx  
xx  
xx  
00  
FF  
95 - 98 Module Serial Number  
99 - 127 Not used  
128 -  
255  
Blank for customer use  
Rev. 1.1, 2007-01  
43  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
TABLE 29  
HYS64T[32/64]xx0EDL-2.5-B2  
Product Type  
Organization  
256MB  
256MB  
512MB  
512MB  
×64  
×64  
×64  
×64  
1 Rank (×16) 1 Rank (×16) 2 Ranks  
(×16)  
2 Ranks  
(×16)  
Label Code  
PC2–  
PC2–  
PC2–  
PC2–  
6400S–666 6400S–666 6400S–666 6400S–666  
JEDEC SPD Revision  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Byte#  
Description  
0
Programmed SPD Bytes in EEPROM  
Total number of Bytes in EEPROM  
Memory Type (DDR2)  
80  
08  
08  
0D  
0A  
60  
40  
00  
05  
25  
40  
00  
82  
10  
00  
00  
0C  
04  
70  
01  
04  
00  
80  
08  
08  
0D  
0A  
60  
40  
00  
05  
25  
40  
00  
82  
10  
00  
00  
0C  
04  
70  
01  
04  
00  
80  
08  
08  
0D  
0A  
61  
40  
00  
05  
25  
40  
00  
82  
10  
00  
00  
0C  
04  
70  
01  
04  
00  
80  
08  
08  
0D  
0A  
61  
40  
00  
05  
25  
40  
00  
82  
10  
00  
00  
0C  
04  
70  
01  
04  
00  
1
2
3
Number of Row Addresses  
Number of Column Addresses  
DIMM Rank and Stacking Information  
Data Width  
4
5
6
7
Not used  
8
Interface Voltage Level  
9
t
t
CK @ CLMAX (Byte 18) [ns]  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
AC SDRAM @ CLMAX (Byte 18) [ns]  
Error Correction Support (non-ECC, ECC)  
Refresh Rate and Type  
Primary SDRAM Width  
Error Checking SDRAM Width  
Not used  
Burst Length Supported  
Number of Banks on SDRAM Device  
Supported CAS Latencies  
DIMM Mechanical Characteristics  
DIMM Type Information  
DIMM Attributes  
Rev. 1.1, 2007-01  
44  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
256MB  
256MB  
512MB  
512MB  
×64  
×64  
×64  
×64  
1 Rank (×16) 1 Rank (×16) 2 Ranks  
(×16)  
2 Ranks  
(×16)  
Label Code  
PC2–  
PC2–  
PC2–  
PC2–  
6400S–666 6400S–666 6400S–666 6400S–666  
JEDEC SPD Revision  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Byte#  
Description  
22  
23  
24  
25  
26  
27  
28  
29  
30  
31  
32  
33  
34  
35  
36  
37  
38  
39  
40  
41  
42  
43  
44  
45  
Component Attributes  
07  
30  
45  
3D  
50  
3C  
28  
3C  
2D  
40  
17  
25  
05  
12  
3C  
1E  
1E  
00  
00  
3C  
69  
80  
14  
1E  
07  
30  
45  
3D  
50  
3C  
28  
3C  
2D  
40  
17  
25  
05  
12  
3C  
1E  
1E  
00  
00  
3C  
69  
80  
14  
1E  
07  
30  
45  
3D  
50  
3C  
28  
3C  
2D  
40  
17  
25  
05  
12  
3C  
1E  
1E  
00  
00  
3C  
69  
80  
14  
1E  
07  
30  
45  
3D  
50  
3C  
28  
3C  
2D  
40  
17  
25  
05  
12  
3C  
1E  
1E  
00  
00  
3C  
69  
80  
14  
1E  
t
t
t
t
t
t
t
t
CK @ CLMAX -1 (Byte 18) [ns]  
AC SDRAM @ CLMAX -1 [ns]  
CK @ CLMAX -2 (Byte 18) [ns]  
AC SDRAM @ CLMAX -2 [ns]  
RP.MIN [ns]  
RRD.MIN [ns]  
RCD.MIN [ns]  
RAS.MIN [ns]  
Module Density per Rank  
t
t
t
t
t
t
t
AS.MIN and tCS.MIN [ns]  
AH.MIN and tCH.MIN [ns]  
DS.MIN [ns]  
DH.MIN [ns]  
WR.MIN [ns]  
WTR.MIN [ns]  
RTP.MIN [ns]  
Analysis Characteristics  
t
t
t
t
t
t
RC and tRFC Extension  
RC.MIN [ns]  
RFC.MIN [ns]  
CK.MAX [ns]  
DQSQ.MAX [ns]  
QHS.MAX [ns]  
Rev. 1.1, 2007-01  
45  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
256MB  
256MB  
512MB  
512MB  
×64  
×64  
×64  
×64  
1 Rank (×16) 1 Rank (×16) 2 Ranks  
(×16)  
2 Ranks  
(×16)  
Label Code  
PC2–  
PC2–  
PC2–  
PC2–  
6400S–666 6400S–666 6400S–666 6400S–666  
JEDEC SPD Revision  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Byte#  
Description  
46  
47  
48  
49  
50  
51  
52  
53  
54  
55  
56  
57  
58  
59  
60  
61  
62  
63  
64  
65  
66  
67  
68  
69  
PLL Relock Time  
00  
56  
7A  
77  
3B  
36  
2E  
5A  
2A  
68  
22  
3B  
00  
00  
00  
00  
12  
41  
7F  
7F  
7F  
7F  
7F  
51  
00  
56  
7A  
77  
3B  
36  
2E  
5A  
2A  
68  
22  
3B  
00  
00  
00  
00  
12  
41  
7F  
7F  
7F  
7F  
7F  
51  
00  
56  
7A  
77  
3B  
36  
2E  
5A  
2A  
68  
22  
3B  
00  
00  
00  
00  
12  
42  
7F  
7F  
7F  
7F  
7F  
51  
00  
56  
7A  
77  
3B  
36  
2E  
5A  
2A  
68  
22  
3B  
00  
00  
00  
00  
12  
42  
7F  
7F  
7F  
7F  
7F  
51  
TCASE.MAX Delta / T4R4W Delta  
Psi(T-A) DRAM  
T0 (DT0)  
T2N (DT2N, UDIMM) or T2Q (DT2Q, RDIMM)  
T2P (DT2P)  
T3N (DT3N)  
T3P.fast (DT3P fast)  
T3P.slow (DT3P slow)  
T4R (DT4R) / T4R4W Sign (DT4R4W)  
T5B (DT5B)  
T7 (DT7)  
Psi(ca) PLL  
Psi(ca) REG  
TPLL (DTPLL)  
TREG (DTREG) / Toggle Rate  
SPD Revision  
Checksum of Bytes 0-62  
Manufacturer’s JEDEC ID Code (1)  
Manufacturer’s JEDEC ID Code (2)  
Manufacturer’s JEDEC ID Code (3)  
Manufacturer’s JEDEC ID Code (4)  
Manufacturer’s JEDEC ID Code (5)  
Manufacturer’s JEDEC ID Code (6)  
Rev. 1.1, 2007-01  
46  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
256MB  
256MB  
512MB  
512MB  
×64  
×64  
×64  
×64  
1 Rank (×16) 1 Rank (×16) 2 Ranks  
(×16)  
2 Ranks  
(×16)  
Label Code  
PC2–  
PC2–  
PC2–  
PC2–  
6400S–666 6400S–666 6400S–666 6400S–666  
JEDEC SPD Revision  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Byte#  
Description  
70  
71  
72  
73  
74  
75  
76  
77  
78  
79  
80  
81  
82  
83  
84  
85  
86  
87  
88  
89  
90  
91  
92  
93  
Manufacturer’s JEDEC ID Code (7)  
Manufacturer’s JEDEC ID Code (8)  
Module Manufacturer Location  
Product Type, Char 1  
00  
00  
xx  
00  
00  
xx  
00  
00  
xx  
00  
00  
xx  
36  
34  
54  
33  
32  
30  
30  
30  
45  
44  
4C  
32  
2E  
35  
42  
32  
20  
20  
3x  
xx  
36  
34  
54  
33  
32  
39  
30  
30  
45  
44  
4C  
32  
2E  
35  
42  
32  
20  
20  
0x  
xx  
36  
34  
54  
36  
34  
30  
32  
30  
45  
44  
4C  
32  
2E  
35  
42  
32  
20  
20  
3x  
xx  
36  
34  
54  
36  
34  
39  
32  
30  
45  
44  
4C  
32  
2E  
35  
42  
32  
20  
20  
0x  
xx  
Product Type, Char 2  
Product Type, Char 3  
Product Type, Char 4  
Product Type, Char 5  
Product Type, Char 6  
Product Type, Char 7  
Product Type, Char 8  
Product Type, Char 9  
Product Type, Char 10  
Product Type, Char 11  
Product Type, Char 12  
Product Type, Char 13  
Product Type, Char 14  
Product Type, Char 15  
Product Type, Char 16  
Product Type, Char 17  
Product Type, Char 18  
Module Revision Code  
Test Program Revision Code  
Module Manufacturing Date Year  
xx  
xx  
xx  
xx  
Rev. 1.1, 2007-01  
47  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
256MB  
256MB  
512MB  
512MB  
×64  
×64  
×64  
×64  
1 Rank (×16) 1 Rank (×16) 2 Ranks  
(×16)  
2 Ranks  
(×16)  
Label Code  
PC2–  
PC2–  
PC2–  
PC2–  
6400S–666 6400S–666 6400S–666 6400S–666  
JEDEC SPD Revision  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Byte#  
Description  
94  
Module Manufacturing Date Week  
xx  
xx  
00  
FF  
xx  
xx  
00  
FF  
xx  
xx  
00  
FF  
xx  
xx  
00  
FF  
95 - 98 Module Serial Number  
99 - 127 Not used  
128 -  
255  
Blank for customer use  
Rev. 1.1, 2007-01  
48  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
TABLE 30  
HYS64T128x21EDL-2.5B2  
Product Type  
Organization  
HYS64T128021EDL–2.5B2 HYS64T128921EDL–2.5B2  
1 GByte  
×64  
1 GByte  
×64  
2 Ranks (×8)  
PC2–6400S–666  
Rev. 1.2  
HEX  
2 Ranks (×8)  
PC2–6400S–666  
Rev. 1.2  
HEX  
Label Code  
JEDEC SPD Revision  
Byte#  
Description  
0
Programmed SPD Bytes in EEPROM  
Total number of Bytes in EEPROM  
Memory Type (DDR2)  
80  
08  
08  
0E  
0A  
61  
40  
00  
05  
25  
40  
00  
82  
08  
00  
00  
0C  
04  
70  
01  
04  
00  
07  
30  
45  
3D  
50  
3C  
1E  
3C  
80  
08  
08  
0E  
0A  
61  
40  
00  
05  
25  
40  
00  
82  
08  
00  
00  
0C  
04  
70  
01  
04  
00  
07  
30  
45  
3D  
50  
3C  
1E  
3C  
1
2
3
Number of Row Addresses  
Number of Column Addresses  
DIMM Rank and Stacking Information  
Data Width  
4
5
6
7
Not used  
8
Interface Voltage Level  
9
t
t
CK @ CLMAX (Byte 18) [ns]  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
25  
26  
27  
28  
29  
AC SDRAM @ CLMAX (Byte 18) [ns]  
Error Correction Support (non-ECC, ECC)  
Refresh Rate and Type  
Primary SDRAM Width  
Error Checking SDRAM Width  
Not used  
Burst Length Supported  
Number of Banks on SDRAM Device  
Supported CAS Latencies  
DIMM Mechanical Characteristics  
DIMM Type Information  
DIMM Attributes  
Component Attributes  
t
t
t
t
t
t
t
CK @ CLMAX -1 (Byte 18) [ns]  
AC SDRAM @ CLMAX -1 [ns]  
CK @ CLMAX -2 (Byte 18) [ns]  
AC SDRAM @ CLMAX -2 [ns]  
RP.MIN [ns]  
RRD.MIN [ns]  
RCD.MIN [ns]  
Rev. 1.1, 2007-01  
49  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
HYS64T128021EDL–2.5B2 HYS64T128921EDL–2.5B2  
1 GByte  
×64  
1 GByte  
×64  
2 Ranks (×8)  
PC2–6400S–666  
Rev. 1.2  
HEX  
2 Ranks (×8)  
PC2–6400S–666  
Rev. 1.2  
HEX  
Label Code  
JEDEC SPD Revision  
Byte#  
Description  
RAS.MIN [ns]  
Module Density per Rank  
30  
31  
32  
33  
34  
35  
36  
37  
38  
39  
40  
41  
42  
43  
44  
45  
46  
47  
48  
49  
50  
51  
52  
53  
54  
55  
56  
57  
58  
59  
60  
61  
62  
t
2D  
80  
17  
25  
05  
12  
3C  
1E  
1E  
00  
00  
3C  
69  
80  
14  
1E  
00  
50  
7A  
5B  
3B  
36  
2E  
5A  
2A  
5A  
22  
25  
00  
00  
00  
00  
12  
2D  
80  
17  
25  
05  
12  
3C  
1E  
1E  
00  
00  
3C  
69  
80  
14  
1E  
00  
50  
7A  
5B  
3B  
36  
2E  
5A  
2A  
5A  
22  
25  
00  
00  
00  
00  
12  
t
t
t
t
t
t
t
AS.MIN and tCS.MIN [ns]  
AH.MIN and tCH.MIN [ns]  
DS.MIN [ns]  
DH.MIN [ns]  
WR.MIN [ns]  
WTR.MIN [ns]  
RTP.MIN [ns]  
Analysis Characteristics  
t
t
t
t
t
t
RC and tRFC Extension  
RC.MIN [ns]  
RFC.MIN [ns]  
CK.MAX [ns]  
DQSQ.MAX [ns]  
QHS.MAX [ns]  
PLL Relock Time  
CASE.MAX Delta / T4R4W Delta  
T
Psi(T-A) DRAM  
T0 (DT0)  
T2N (DT2N, UDIMM) or T2Q (DT2Q, RDIMM)  
T2P (DT2P)  
T3N (DT3N)  
T3P.fast (DT3P fast)  
T3P.slow (DT3P slow)  
T4R (DT4R) / T4R4W Sign (DT4R4W)  
T5B (DT5B)  
T7 (DT7)  
Psi(ca) PLL  
Psi(ca) REG  
TPLL (DTPLL)  
TREG (DTREG) / Toggle Rate  
SPD Revision  
Rev. 1.1, 2007-01  
50  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
HYS64T128021EDL–2.5B2 HYS64T128921EDL–2.5B2  
1 GByte  
×64  
1 GByte  
×64  
2 Ranks (×8)  
PC2–6400S–666  
Rev. 1.2  
HEX  
2 Ranks (×8)  
PC2–6400S–666  
Rev. 1.2  
HEX  
Label Code  
JEDEC SPD Revision  
Byte#  
Description  
63  
64  
65  
66  
67  
68  
69  
70  
71  
72  
73  
74  
75  
76  
77  
78  
79  
80  
81  
82  
83  
84  
85  
86  
87  
88  
89  
90  
91  
92  
93  
94  
Checksum of Bytes 0-62  
Manufacturer’s JEDEC ID Code (1)  
Manufacturer’s JEDEC ID Code (2)  
Manufacturer’s JEDEC ID Code (3)  
Manufacturer’s JEDEC ID Code (4)  
Manufacturer’s JEDEC ID Code (5)  
Manufacturer’s JEDEC ID Code (6)  
Manufacturer’s JEDEC ID Code (7)  
Manufacturer’s JEDEC ID Code (8)  
Module Manufacturer Location  
Product Type, Char 1  
2B  
7F  
7F  
7F  
7F  
7F  
51  
00  
00  
xx  
2B  
7F  
7F  
7F  
7F  
7F  
51  
00  
00  
xx  
36  
34  
54  
31  
32  
38  
30  
32  
31  
45  
44  
4C  
32  
2E  
35  
42  
32  
20  
3x  
xx  
36  
34  
54  
31  
32  
38  
39  
32  
31  
45  
44  
4C  
32  
2E  
35  
42  
32  
20  
0x  
xx  
Product Type, Char 2  
Product Type, Char 3  
Product Type, Char 4  
Product Type, Char 5  
Product Type, Char 6  
Product Type, Char 7  
Product Type, Char 8  
Product Type, Char 9  
Product Type, Char 10  
Product Type, Char 11  
Product Type, Char 12  
Product Type, Char 13  
Product Type, Char 14  
Product Type, Char 15  
Product Type, Char 16  
Product Type, Char 17  
Product Type, Char 18  
Module Revision Code  
Test Program Revision Code  
Module Manufacturing Date Year  
Module Manufacturing Date Week  
xx  
xx  
xx  
xx  
95 - 98 Module Serial Number  
xx  
xx  
Rev. 1.1, 2007-01  
51  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
HYS64T128021EDL–2.5B2 HYS64T128921EDL–2.5B2  
1 GByte  
×64  
1 GByte  
×64  
2 Ranks (×8)  
PC2–6400S–666  
Rev. 1.2  
HEX  
2 Ranks (×8)  
PC2–6400S–666  
Rev. 1.2  
HEX  
Label Code  
JEDEC SPD Revision  
Byte#  
Description  
99 - 127 Not used  
00  
00  
FF  
128 -  
255  
Blank for customer use  
FF  
Rev. 1.1, 2007-01  
52  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
TABLE 31  
HYS64T[32/64]xx0EDL-3-B2  
Product Type  
Organization  
256MB  
256MB  
512MB  
512MB  
×64  
×64  
×64  
×64  
1 Rank (×16) 1 Rank (×16) 2 Ranks  
(×16)  
2 Ranks  
(×16)  
Label Code  
PC2–  
PC2–  
PC2–  
PC2–  
5300S–444 5300S–444 5300S–444 5300S–444  
JEDEC SPD Revision  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Byte#  
Description  
0
Programmed SPD Bytes in EEPROM  
Total number of Bytes in EEPROM  
Memory Type (DDR2)  
80  
08  
08  
0D  
0A  
60  
40  
00  
05  
30  
45  
00  
82  
10  
00  
00  
0C  
04  
38  
01  
04  
00  
80  
08  
08  
0D  
0A  
60  
40  
00  
05  
30  
45  
00  
82  
10  
00  
00  
0C  
04  
38  
01  
04  
00  
80  
08  
08  
0D  
0A  
61  
40  
00  
05  
30  
45  
00  
82  
10  
00  
00  
0C  
04  
38  
01  
04  
00  
80  
08  
08  
0D  
0A  
61  
40  
00  
05  
30  
45  
00  
82  
10  
00  
00  
0C  
04  
38  
01  
04  
00  
1
2
3
Number of Row Addresses  
Number of Column Addresses  
DIMM Rank and Stacking Information  
Data Width  
4
5
6
7
Not used  
8
Interface Voltage Level  
9
t
t
CK @ CLMAX (Byte 18) [ns]  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
AC SDRAM @ CLMAX (Byte 18) [ns]  
Error Correction Support (non-ECC, ECC)  
Refresh Rate and Type  
Primary SDRAM Width  
Error Checking SDRAM Width  
Not used  
Burst Length Supported  
Number of Banks on SDRAM Device  
Supported CAS Latencies  
DIMM Mechanical Characteristics  
DIMM Type Information  
DIMM Attributes  
Rev. 1.1, 2007-01  
53  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
256MB  
256MB  
512MB  
512MB  
×64  
×64  
×64  
×64  
1 Rank (×16) 1 Rank (×16) 2 Ranks  
(×16)  
2 Ranks  
(×16)  
Label Code  
PC2–  
PC2–  
PC2–  
PC2–  
5300S–444 5300S–444 5300S–444 5300S–444  
JEDEC SPD Revision  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Byte#  
Description  
22  
23  
24  
25  
26  
27  
28  
29  
30  
31  
32  
33  
34  
35  
36  
37  
38  
39  
40  
41  
42  
43  
44  
45  
46  
Component Attributes  
07  
30  
45  
50  
60  
30  
28  
30  
2D  
40  
20  
27  
10  
17  
3C  
1E  
1E  
00  
00  
39  
69  
80  
18  
22  
00  
07  
30  
45  
50  
60  
30  
28  
30  
2D  
40  
20  
27  
10  
17  
3C  
1E  
1E  
00  
00  
39  
69  
80  
18  
22  
00  
07  
30  
45  
50  
60  
30  
28  
30  
2D  
40  
20  
27  
10  
17  
3C  
1E  
1E  
00  
00  
39  
69  
80  
18  
22  
00  
07  
30  
45  
50  
60  
30  
28  
30  
2D  
40  
20  
27  
10  
17  
3C  
1E  
1E  
00  
00  
39  
69  
80  
18  
22  
00  
t
t
t
t
t
t
t
t
CK @ CLMAX -1 (Byte 18) [ns]  
AC SDRAM @ CLMAX -1 [ns]  
CK @ CLMAX -2 (Byte 18) [ns]  
AC SDRAM @ CLMAX -2 [ns]  
RP.MIN [ns]  
RRD.MIN [ns]  
RCD.MIN [ns]  
RAS.MIN [ns]  
Module Density per Rank  
t
t
t
t
t
t
t
AS.MIN and tCS.MIN [ns]  
AH.MIN and tCH.MIN [ns]  
DS.MIN [ns]  
DH.MIN [ns]  
WR.MIN [ns]  
WTR.MIN [ns]  
RTP.MIN [ns]  
Analysis Characteristics  
t
t
t
t
t
t
RC and tRFC Extension  
RC.MIN [ns]  
RFC.MIN [ns]  
CK.MAX [ns]  
DQSQ.MAX [ns]  
QHS.MAX [ns]  
PLL Relock Time  
Rev. 1.1, 2007-01  
54  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
256MB  
256MB  
512MB  
512MB  
×64  
×64  
×64  
×64  
1 Rank (×16) 1 Rank (×16) 2 Ranks  
(×16)  
2 Ranks  
(×16)  
Label Code  
PC2–  
PC2–  
PC2–  
PC2–  
5300S–444 5300S–444 5300S–444 5300S–444  
JEDEC SPD Revision  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Byte#  
Description  
CASE.MAX Delta / T4R4W Delta  
47  
48  
49  
50  
51  
52  
53  
54  
55  
56  
57  
58  
59  
60  
61  
62  
63  
64  
65  
66  
67  
68  
69  
70  
71  
T
54  
7A  
6F  
34  
36  
27  
4C  
2A  
5A  
20  
3A  
00  
00  
00  
00  
12  
0D  
7F  
7F  
7F  
7F  
7F  
51  
00  
00  
54  
7A  
6F  
34  
36  
27  
4C  
2A  
5A  
20  
3A  
00  
00  
00  
00  
12  
0D  
7F  
7F  
7F  
7F  
7F  
51  
00  
00  
54  
7A  
6F  
34  
36  
27  
4C  
2A  
5A  
20  
3A  
00  
00  
00  
00  
12  
0E  
7F  
7F  
7F  
7F  
7F  
51  
00  
00  
54  
7A  
6F  
34  
36  
27  
4C  
2A  
5A  
20  
3A  
00  
00  
00  
00  
12  
0E  
7F  
7F  
7F  
7F  
7F  
51  
00  
00  
Psi(T-A) DRAM  
T0 (DT0)  
T2N (DT2N, UDIMM) or T2Q (DT2Q, RDIMM)  
T2P (DT2P)  
T3N (DT3N)  
T3P.fast (DT3P fast)  
T3P.slow (DT3P slow)  
T4R (DT4R) / T4R4W Sign (DT4R4W)  
T5B (DT5B)  
T7 (DT7)  
Psi(ca) PLL  
Psi(ca) REG  
TPLL (DTPLL)  
TREG (DTREG) / Toggle Rate  
SPD Revision  
Checksum of Bytes 0-62  
Manufacturer’s JEDEC ID Code (1)  
Manufacturer’s JEDEC ID Code (2)  
Manufacturer’s JEDEC ID Code (3)  
Manufacturer’s JEDEC ID Code (4)  
Manufacturer’s JEDEC ID Code (5)  
Manufacturer’s JEDEC ID Code (6)  
Manufacturer’s JEDEC ID Code (7)  
Manufacturer’s JEDEC ID Code (8)  
Rev. 1.1, 2007-01  
55  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
256MB  
256MB  
512MB  
512MB  
×64  
×64  
×64  
×64  
1 Rank (×16) 1 Rank (×16) 2 Ranks  
(×16)  
2 Ranks  
(×16)  
Label Code  
PC2–  
PC2–  
PC2–  
PC2–  
5300S–444 5300S–444 5300S–444 5300S–444  
JEDEC SPD Revision  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Byte#  
Description  
72  
73  
74  
75  
76  
77  
78  
79  
80  
81  
82  
83  
84  
85  
86  
87  
88  
89  
90  
91  
92  
93  
94  
Module Manufacturer Location  
Product Type, Char 1  
xx  
36  
34  
54  
33  
32  
30  
30  
30  
45  
44  
4C  
33  
42  
32  
20  
20  
20  
20  
2x  
xx  
xx  
xx  
xx  
xx  
36  
34  
54  
33  
32  
39  
30  
30  
45  
44  
4C  
33  
42  
32  
20  
20  
20  
20  
0x  
xx  
xx  
xx  
xx  
xx  
36  
34  
54  
36  
34  
30  
32  
30  
45  
44  
4C  
33  
42  
32  
20  
20  
20  
20  
2x  
xx  
xx  
xx  
xx  
xx  
36  
34  
54  
36  
34  
39  
32  
30  
45  
44  
4C  
33  
42  
32  
20  
20  
20  
20  
0x  
xx  
xx  
xx  
xx  
Product Type, Char 2  
Product Type, Char 3  
Product Type, Char 4  
Product Type, Char 5  
Product Type, Char 6  
Product Type, Char 7  
Product Type, Char 8  
Product Type, Char 9  
Product Type, Char 10  
Product Type, Char 11  
Product Type, Char 12  
Product Type, Char 13  
Product Type, Char 14  
Product Type, Char 15  
Product Type, Char 16  
Product Type, Char 17  
Product Type, Char 18  
Module Revision Code  
Test Program Revision Code  
Module Manufacturing Date Year  
Module Manufacturing Date Week  
95 - 98 Module Serial Number  
Rev. 1.1, 2007-01  
56  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
256MB  
256MB  
512MB  
512MB  
×64  
×64  
×64  
×64  
1 Rank (×16) 1 Rank (×16) 2 Ranks  
(×16)  
2 Ranks  
(×16)  
Label Code  
PC2–  
PC2–  
PC2–  
PC2–  
5300S–444 5300S–444 5300S–444 5300S–444  
JEDEC SPD Revision  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Byte#  
Description  
99 - 127 Not used  
00  
00  
00  
FF  
00  
FF  
128 -  
255  
Blank for customer use  
FF  
FF  
Rev. 1.1, 2007-01  
57  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
TABLE 32  
HYS64T128x21EDL-3-B2  
Product Type  
Organization  
HYS64T128021EDL–3–B2 HYS64T128921EDL–3–B2  
1 GByte  
×64  
1 GByte  
×64  
2 Ranks (×8)  
PC2–5300S–444  
Rev. 1.2  
HEX  
2 Ranks (×8)  
PC2–5300S–444  
Rev. 1.2  
HEX  
Label Code  
JEDEC SPD Revision  
Byte#  
Description  
0
Programmed SPD Bytes in EEPROM  
Total number of Bytes in EEPROM  
Memory Type (DDR2)  
80  
08  
08  
0E  
0A  
61  
40  
00  
05  
30  
45  
00  
82  
08  
00  
00  
0C  
04  
38  
01  
04  
00  
07  
30  
45  
50  
60  
30  
1E  
30  
80  
08  
08  
0E  
0A  
61  
40  
00  
05  
30  
45  
00  
82  
08  
00  
00  
0C  
04  
38  
01  
04  
00  
07  
30  
45  
50  
60  
30  
1E  
30  
1
2
3
Number of Row Addresses  
Number of Column Addresses  
DIMM Rank and Stacking Information  
Data Width  
4
5
6
7
Not used  
8
Interface Voltage Level  
9
t
t
CK @ CLMAX (Byte 18) [ns]  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
25  
26  
27  
28  
29  
AC SDRAM @ CLMAX (Byte 18) [ns]  
Error Correction Support (non-ECC, ECC)  
Refresh Rate and Type  
Primary SDRAM Width  
Error Checking SDRAM Width  
Not used  
Burst Length Supported  
Number of Banks on SDRAM Device  
Supported CAS Latencies  
DIMM Mechanical Characteristics  
DIMM Type Information  
DIMM Attributes  
Component Attributes  
t
t
t
t
t
t
t
CK @ CLMAX -1 (Byte 18) [ns]  
AC SDRAM @ CLMAX -1 [ns]  
CK @ CLMAX -2 (Byte 18) [ns]  
AC SDRAM @ CLMAX -2 [ns]  
RP.MIN [ns]  
RRD.MIN [ns]  
RCD.MIN [ns]  
Rev. 1.1, 2007-01  
58  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
HYS64T128021EDL–3–B2 HYS64T128921EDL–3–B2  
1 GByte  
×64  
1 GByte  
×64  
2 Ranks (×8)  
PC2–5300S–444  
Rev. 1.2  
HEX  
2 Ranks (×8)  
PC2–5300S–444  
Rev. 1.2  
HEX  
Label Code  
JEDEC SPD Revision  
Byte#  
Description  
RAS.MIN [ns]  
Module Density per Rank  
30  
31  
32  
33  
34  
35  
36  
37  
38  
39  
40  
41  
42  
43  
44  
45  
46  
47  
48  
49  
50  
51  
52  
53  
54  
55  
56  
57  
58  
59  
60  
61  
62  
t
2D  
80  
20  
27  
10  
17  
3C  
1E  
1E  
00  
00  
39  
69  
80  
18  
22  
00  
50  
7A  
53  
34  
36  
27  
4C  
2A  
4C  
20  
25  
00  
00  
00  
00  
12  
2D  
80  
20  
27  
10  
17  
3C  
1E  
1E  
00  
00  
39  
69  
80  
18  
22  
00  
50  
7A  
53  
34  
36  
27  
4C  
2A  
4C  
20  
25  
00  
00  
00  
00  
12  
t
t
t
t
t
t
t
AS.MIN and tCS.MIN [ns]  
AH.MIN and tCH.MIN [ns]  
DS.MIN [ns]  
DH.MIN [ns]  
WR.MIN [ns]  
WTR.MIN [ns]  
RTP.MIN [ns]  
Analysis Characteristics  
t
t
t
t
t
t
RC and tRFC Extension  
RC.MIN [ns]  
RFC.MIN [ns]  
CK.MAX [ns]  
DQSQ.MAX [ns]  
QHS.MAX [ns]  
PLL Relock Time  
CASE.MAX Delta / T4R4W Delta  
T
Psi(T-A) DRAM  
T0 (DT0)  
T2N (DT2N, UDIMM) or T2Q (DT2Q, RDIMM)  
T2P (DT2P)  
T3N (DT3N)  
T3P.fast (DT3P fast)  
T3P.slow (DT3P slow)  
T4R (DT4R) / T4R4W Sign (DT4R4W)  
T5B (DT5B)  
T7 (DT7)  
Psi(ca) PLL  
Psi(ca) REG  
TPLL (DTPLL)  
TREG (DTREG) / Toggle Rate  
SPD Revision  
Rev. 1.1, 2007-01  
59  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
HYS64T128021EDL–3–B2 HYS64T128921EDL–3–B2  
1 GByte  
×64  
1 GByte  
×64  
2 Ranks (×8)  
PC2–5300S–444  
Rev. 1.2  
HEX  
2 Ranks (×8)  
PC2–5300S–444  
Rev. 1.2  
HEX  
Label Code  
JEDEC SPD Revision  
Byte#  
Description  
63  
64  
65  
66  
67  
68  
69  
70  
71  
72  
73  
74  
75  
76  
77  
78  
79  
80  
81  
82  
83  
84  
85  
86  
87  
88  
89  
90  
91  
92  
93  
94  
Checksum of Bytes 0-62  
Manufacturer’s JEDEC ID Code (1)  
Manufacturer’s JEDEC ID Code (2)  
Manufacturer’s JEDEC ID Code (3)  
Manufacturer’s JEDEC ID Code (4)  
Manufacturer’s JEDEC ID Code (5)  
Manufacturer’s JEDEC ID Code (6)  
Manufacturer’s JEDEC ID Code (7)  
Manufacturer’s JEDEC ID Code (8)  
Module Manufacturer Location  
Product Type, Char 1  
FA  
7F  
7F  
7F  
7F  
7F  
51  
00  
00  
xx  
FA  
7F  
7F  
7F  
7F  
7F  
51  
00  
00  
xx  
36  
34  
54  
31  
32  
38  
30  
32  
31  
45  
44  
4C  
33  
42  
32  
20  
20  
20  
2x  
xx  
36  
34  
54  
31  
32  
38  
39  
32  
31  
45  
44  
4C  
33  
42  
32  
20  
20  
20  
0x  
xx  
Product Type, Char 2  
Product Type, Char 3  
Product Type, Char 4  
Product Type, Char 5  
Product Type, Char 6  
Product Type, Char 7  
Product Type, Char 8  
Product Type, Char 9  
Product Type, Char 10  
Product Type, Char 11  
Product Type, Char 12  
Product Type, Char 13  
Product Type, Char 14  
Product Type, Char 15  
Product Type, Char 16  
Product Type, Char 17  
Product Type, Char 18  
Module Revision Code  
Test Program Revision Code  
Module Manufacturing Date Year  
Module Manufacturing Date Week  
xx  
xx  
xx  
xx  
95 - 98 Module Serial Number  
xx  
xx  
Rev. 1.1, 2007-01  
60  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
HYS64T128021EDL–3–B2 HYS64T128921EDL–3–B2  
1 GByte  
×64  
1 GByte  
×64  
2 Ranks (×8)  
PC2–5300S–444  
Rev. 1.2  
HEX  
2 Ranks (×8)  
PC2–5300S–444  
Rev. 1.2  
HEX  
Label Code  
JEDEC SPD Revision  
Byte#  
Description  
99 - 127 Not used  
00  
00  
FF  
128 -  
255  
Blank for customer use  
FF  
Rev. 1.1, 2007-01  
61  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
TABLE 33  
HYS64T[32/64]xx0EDL-3S-B2  
Product Type  
Organization  
256MB  
256MB  
512MB  
512MB  
×64  
×64  
×64  
×64  
1 Rank (×16) 1 Rank (×16) 2 Ranks  
(×16)  
2 Ranks  
(×16)  
Label Code  
PC2–  
PC2–  
PC2–  
PC2–  
5300S–555 5300S–555 5300S–555 5300S–555  
JEDEC SPD Revision  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Byte#  
Description  
0
Programmed SPD Bytes in EEPROM  
Total number of Bytes in EEPROM  
Memory Type (DDR2)  
80  
08  
08  
0D  
0A  
60  
40  
00  
05  
30  
45  
00  
82  
10  
00  
00  
0C  
04  
38  
01  
04  
00  
80  
08  
08  
0D  
0A  
60  
40  
00  
05  
30  
45  
00  
82  
10  
00  
00  
0C  
04  
38  
01  
04  
00  
80  
08  
08  
0D  
0A  
61  
40  
00  
05  
30  
45  
00  
82  
10  
00  
00  
0C  
04  
38  
01  
04  
00  
80  
08  
08  
0D  
0A  
61  
40  
00  
05  
30  
45  
00  
82  
10  
00  
00  
0C  
04  
38  
01  
04  
00  
1
2
3
Number of Row Addresses  
Number of Column Addresses  
DIMM Rank and Stacking Information  
Data Width  
4
5
6
7
Not used  
8
Interface Voltage Level  
9
t
t
CK @ CLMAX (Byte 18) [ns]  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
AC SDRAM @ CLMAX (Byte 18) [ns]  
Error Correction Support (non-ECC, ECC)  
Refresh Rate and Type  
Primary SDRAM Width  
Error Checking SDRAM Width  
Not used  
Burst Length Supported  
Number of Banks on SDRAM Device  
Supported CAS Latencies  
DIMM Mechanical Characteristics  
DIMM Type Information  
DIMM Attributes  
Rev. 1.1, 2007-01  
62  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
256MB  
256MB  
512MB  
512MB  
×64  
×64  
×64  
×64  
1 Rank (×16) 1 Rank (×16) 2 Ranks  
(×16)  
2 Ranks  
(×16)  
Label Code  
PC2–  
PC2–  
PC2–  
PC2–  
5300S–555 5300S–555 5300S–555 5300S–555  
JEDEC SPD Revision  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Byte#  
Description  
22  
23  
24  
25  
26  
27  
28  
29  
30  
31  
32  
33  
34  
35  
36  
37  
38  
39  
40  
41  
42  
43  
44  
45  
Component Attributes  
07  
3D  
50  
50  
60  
3C  
28  
3C  
2D  
40  
20  
27  
10  
17  
3C  
1E  
1E  
00  
00  
3C  
69  
80  
18  
22  
07  
3D  
50  
50  
60  
3C  
28  
3C  
2D  
40  
20  
27  
10  
17  
3C  
1E  
1E  
00  
00  
3C  
69  
80  
18  
22  
07  
3D  
50  
50  
60  
3C  
28  
3C  
2D  
40  
20  
27  
10  
17  
3C  
1E  
1E  
00  
00  
3C  
69  
80  
18  
22  
07  
3D  
50  
50  
60  
3C  
28  
3C  
2D  
40  
20  
27  
10  
17  
3C  
1E  
1E  
00  
00  
3C  
69  
80  
18  
22  
t
t
t
t
t
t
t
t
CK @ CLMAX -1 (Byte 18) [ns]  
AC SDRAM @ CLMAX -1 [ns]  
CK @ CLMAX -2 (Byte 18) [ns]  
AC SDRAM @ CLMAX -2 [ns]  
RP.MIN [ns]  
RRD.MIN [ns]  
RCD.MIN [ns]  
RAS.MIN [ns]  
Module Density per Rank  
t
t
t
t
t
t
t
AS.MIN and tCS.MIN [ns]  
AH.MIN and tCH.MIN [ns]  
DS.MIN [ns]  
DH.MIN [ns]  
WR.MIN [ns]  
WTR.MIN [ns]  
RTP.MIN [ns]  
Analysis Characteristics  
t
t
t
t
t
t
RC and tRFC Extension  
RC.MIN [ns]  
RFC.MIN [ns]  
CK.MAX [ns]  
DQSQ.MAX [ns]  
QHS.MAX [ns]  
Rev. 1.1, 2007-01  
63  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
256MB  
256MB  
512MB  
512MB  
×64  
×64  
×64  
×64  
1 Rank (×16) 1 Rank (×16) 2 Ranks  
(×16)  
2 Ranks  
(×16)  
Label Code  
PC2–  
PC2–  
PC2–  
PC2–  
5300S–555 5300S–555 5300S–555 5300S–555  
JEDEC SPD Revision  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Byte#  
Description  
46  
47  
48  
49  
50  
51  
52  
53  
54  
55  
56  
57  
58  
59  
60  
61  
62  
63  
64  
65  
66  
67  
68  
69  
PLL Relock Time  
00  
54  
7A  
67  
34  
36  
27  
4C  
2A  
5A  
20  
38  
00  
00  
00  
00  
12  
36  
7F  
7F  
7F  
7F  
7F  
51  
00  
54  
7A  
67  
34  
36  
27  
4C  
2A  
5A  
20  
38  
00  
00  
00  
00  
12  
36  
7F  
7F  
7F  
7F  
7F  
51  
00  
54  
7A  
67  
34  
36  
27  
4C  
2A  
5A  
20  
38  
00  
00  
00  
00  
12  
37  
7F  
7F  
7F  
7F  
7F  
51  
00  
54  
7A  
67  
34  
36  
27  
4C  
2A  
5A  
20  
38  
00  
00  
00  
00  
12  
37  
7F  
7F  
7F  
7F  
7F  
51  
TCASE.MAX Delta / T4R4W Delta  
Psi(T-A) DRAM  
T0 (DT0)  
T2N (DT2N, UDIMM) or T2Q (DT2Q, RDIMM)  
T2P (DT2P)  
T3N (DT3N)  
T3P.fast (DT3P fast)  
T3P.slow (DT3P slow)  
T4R (DT4R) / T4R4W Sign (DT4R4W)  
T5B (DT5B)  
T7 (DT7)  
Psi(ca) PLL  
Psi(ca) REG  
TPLL (DTPLL)  
TREG (DTREG) / Toggle Rate  
SPD Revision  
Checksum of Bytes 0-62  
Manufacturer’s JEDEC ID Code (1)  
Manufacturer’s JEDEC ID Code (2)  
Manufacturer’s JEDEC ID Code (3)  
Manufacturer’s JEDEC ID Code (4)  
Manufacturer’s JEDEC ID Code (5)  
Manufacturer’s JEDEC ID Code (6)  
Rev. 1.1, 2007-01  
64  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
256MB  
256MB  
512MB  
512MB  
×64  
×64  
×64  
×64  
1 Rank (×16) 1 Rank (×16) 2 Ranks  
(×16)  
2 Ranks  
(×16)  
Label Code  
PC2–  
PC2–  
PC2–  
PC2–  
5300S–555 5300S–555 5300S–555 5300S–555  
JEDEC SPD Revision  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Byte#  
Description  
70  
71  
72  
73  
74  
75  
76  
77  
78  
79  
80  
81  
82  
83  
84  
85  
86  
87  
88  
89  
90  
91  
92  
93  
Manufacturer’s JEDEC ID Code (7)  
Manufacturer’s JEDEC ID Code (8)  
Module Manufacturer Location  
Product Type, Char 1  
00  
00  
xx  
00  
00  
xx  
00  
00  
xx  
00  
00  
xx  
36  
34  
54  
33  
32  
30  
30  
30  
45  
44  
4C  
33  
53  
42  
32  
20  
20  
20  
2x  
xx  
36  
34  
54  
33  
32  
39  
30  
30  
45  
44  
4C  
33  
53  
42  
32  
20  
20  
20  
0x  
xx  
36  
34  
54  
36  
34  
30  
32  
30  
45  
44  
4C  
33  
53  
42  
32  
20  
20  
20  
2x  
xx  
36  
34  
54  
36  
34  
39  
32  
30  
45  
44  
4C  
33  
53  
42  
32  
20  
20  
20  
0x  
xx  
Product Type, Char 2  
Product Type, Char 3  
Product Type, Char 4  
Product Type, Char 5  
Product Type, Char 6  
Product Type, Char 7  
Product Type, Char 8  
Product Type, Char 9  
Product Type, Char 10  
Product Type, Char 11  
Product Type, Char 12  
Product Type, Char 13  
Product Type, Char 14  
Product Type, Char 15  
Product Type, Char 16  
Product Type, Char 17  
Product Type, Char 18  
Module Revision Code  
Test Program Revision Code  
Module Manufacturing Date Year  
xx  
xx  
xx  
xx  
Rev. 1.1, 2007-01  
65  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
256MB  
256MB  
512MB  
512MB  
×64  
×64  
×64  
×64  
1 Rank (×16) 1 Rank (×16) 2 Ranks  
(×16)  
2 Ranks  
(×16)  
Label Code  
PC2–  
PC2–  
PC2–  
PC2–  
5300S–555 5300S–555 5300S–555 5300S–555  
JEDEC SPD Revision  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Byte#  
Description  
94  
Module Manufacturing Date Week  
xx  
xx  
00  
FF  
xx  
xx  
00  
FF  
xx  
xx  
00  
FF  
xx  
xx  
00  
FF  
95 - 98 Module Serial Number  
99 - 127 Not used  
128 -  
255  
Blank for customer use  
Rev. 1.1, 2007-01  
66  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
TABLE 34  
HYS64T128x21EDL-3S-B2  
Product Type  
Organization  
HYS64T128021EDL–3S–  
B2  
HYS64T128921EDL–3S–  
B2  
1 GByte  
×64  
1 GByte  
×64  
2 Ranks (×8)  
PC2–5300S–555  
Rev. 1.2  
HEX  
2 Ranks (×8)  
PC2–5300S–555  
Rev. 1.2  
HEX  
Label Code  
JEDEC SPD Revision  
Byte#  
Description  
0
Programmed SPD Bytes in EEPROM  
Total number of Bytes in EEPROM  
Memory Type (DDR2)  
80  
08  
08  
0E  
0A  
61  
40  
00  
05  
30  
45  
00  
82  
08  
00  
00  
0C  
04  
38  
01  
04  
00  
07  
3D  
50  
50  
60  
3C  
1E  
80  
08  
08  
0E  
0A  
61  
40  
00  
05  
30  
45  
00  
82  
08  
00  
00  
0C  
04  
38  
01  
04  
00  
07  
3D  
50  
50  
60  
3C  
1E  
1
2
3
Number of Row Addresses  
Number of Column Addresses  
DIMM Rank and Stacking Information  
Data Width  
4
5
6
7
Not used  
8
Interface Voltage Level  
9
t
t
CK @ CLMAX (Byte 18) [ns]  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
25  
26  
27  
28  
AC SDRAM @ CLMAX (Byte 18) [ns]  
Error Correction Support (non-ECC, ECC)  
Refresh Rate and Type  
Primary SDRAM Width  
Error Checking SDRAM Width  
Not used  
Burst Length Supported  
Number of Banks on SDRAM Device  
Supported CAS Latencies  
DIMM Mechanical Characteristics  
DIMM Type Information  
DIMM Attributes  
Component Attributes  
t
t
t
t
t
t
CK @ CLMAX -1 (Byte 18) [ns]  
AC SDRAM @ CLMAX -1 [ns]  
CK @ CLMAX -2 (Byte 18) [ns]  
AC SDRAM @ CLMAX -2 [ns]  
RP.MIN [ns]  
RRD.MIN [ns]  
Rev. 1.1, 2007-01  
67  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
HYS64T128021EDL–3S–  
B2  
HYS64T128921EDL–3S–  
B2  
1 GByte  
×64  
1 GByte  
×64  
2 Ranks (×8)  
PC2–5300S–555  
Rev. 1.2  
HEX  
2 Ranks (×8)  
PC2–5300S–555  
Rev. 1.2  
HEX  
Label Code  
JEDEC SPD Revision  
Byte#  
Description  
29  
30  
31  
32  
33  
34  
35  
36  
37  
38  
39  
40  
41  
42  
43  
44  
45  
46  
47  
48  
49  
50  
51  
52  
53  
54  
55  
56  
57  
58  
59  
60  
t
t
RCD.MIN [ns]  
RAS.MIN [ns]  
3C  
2D  
80  
20  
27  
10  
17  
3C  
1E  
1E  
00  
00  
3C  
69  
80  
18  
22  
00  
50  
7A  
4B  
34  
36  
27  
4C  
2A  
4C  
20  
23  
00  
00  
00  
3C  
2D  
80  
20  
27  
10  
17  
3C  
1E  
1E  
00  
00  
3C  
69  
80  
18  
22  
00  
50  
7A  
4B  
34  
36  
27  
4C  
2A  
4C  
20  
23  
00  
00  
00  
Module Density per Rank  
t
t
t
t
t
t
t
AS.MIN and tCS.MIN [ns]  
AH.MIN and tCH.MIN [ns]  
DS.MIN [ns]  
DH.MIN [ns]  
WR.MIN [ns]  
WTR.MIN [ns]  
RTP.MIN [ns]  
Analysis Characteristics  
t
t
t
t
t
t
RC and tRFC Extension  
RC.MIN [ns]  
RFC.MIN [ns]  
CK.MAX [ns]  
DQSQ.MAX [ns]  
QHS.MAX [ns]  
PLL Relock Time  
CASE.MAX Delta / T4R4W Delta  
T
Psi(T-A) DRAM  
T0 (DT0)  
T2N (DT2N, UDIMM) or T2Q (DT2Q, RDIMM)  
T2P (DT2P)  
T3N (DT3N)  
T3P.fast (DT3P fast)  
T3P.slow (DT3P slow)  
T4R (DT4R) / T4R4W Sign (DT4R4W)  
T5B (DT5B)  
T7 (DT7)  
Psi(ca) PLL  
Psi(ca) REG  
TPLL (DTPLL)  
Rev. 1.1, 2007-01  
68  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
HYS64T128021EDL–3S–  
B2  
HYS64T128921EDL–3S–  
B2  
1 GByte  
×64  
1 GByte  
×64  
2 Ranks (×8)  
PC2–5300S–555  
Rev. 1.2  
HEX  
2 Ranks (×8)  
PC2–5300S–555  
Rev. 1.2  
HEX  
Label Code  
JEDEC SPD Revision  
Byte#  
Description  
61  
62  
63  
64  
65  
66  
67  
68  
69  
70  
71  
72  
73  
74  
75  
76  
77  
78  
79  
80  
81  
82  
83  
84  
85  
86  
87  
88  
89  
90  
91  
92  
TREG (DTREG) / Toggle Rate  
SPD Revision  
00  
12  
23  
7F  
7F  
7F  
7F  
7F  
51  
00  
00  
xx  
00  
12  
23  
7F  
7F  
7F  
7F  
7F  
51  
00  
00  
xx  
Checksum of Bytes 0-62  
Manufacturer’s JEDEC ID Code (1)  
Manufacturer’s JEDEC ID Code (2)  
Manufacturer’s JEDEC ID Code (3)  
Manufacturer’s JEDEC ID Code (4)  
Manufacturer’s JEDEC ID Code (5)  
Manufacturer’s JEDEC ID Code (6)  
Manufacturer’s JEDEC ID Code (7)  
Manufacturer’s JEDEC ID Code (8)  
Module Manufacturer Location  
Product Type, Char 1  
36  
34  
54  
31  
32  
38  
30  
32  
31  
45  
44  
4C  
33  
53  
42  
32  
20  
20  
2x  
xx  
36  
34  
54  
31  
32  
38  
39  
32  
31  
45  
44  
4C  
33  
53  
42  
32  
20  
20  
0x  
xx  
Product Type, Char 2  
Product Type, Char 3  
Product Type, Char 4  
Product Type, Char 5  
Product Type, Char 6  
Product Type, Char 7  
Product Type, Char 8  
Product Type, Char 9  
Product Type, Char 10  
Product Type, Char 11  
Product Type, Char 12  
Product Type, Char 13  
Product Type, Char 14  
Product Type, Char 15  
Product Type, Char 16  
Product Type, Char 17  
Product Type, Char 18  
Module Revision Code  
Test Program Revision Code  
Rev. 1.1, 2007-01  
69  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
HYS64T128021EDL–3S–  
B2  
HYS64T128921EDL–3S–  
B2  
1 GByte  
×64  
1 GByte  
×64  
2 Ranks (×8)  
PC2–5300S–555  
Rev. 1.2  
HEX  
2 Ranks (×8)  
PC2–5300S–555  
Rev. 1.2  
HEX  
Label Code  
JEDEC SPD Revision  
Byte#  
Description  
93  
94  
Module Manufacturing Date Year  
Module Manufacturing Date Week  
xx  
xx  
xx  
00  
FF  
xx  
xx  
xx  
00  
FF  
95 - 98 Module Serial Number  
99 - 127 Not used  
128 -  
255  
Blank for customer use  
Rev. 1.1, 2007-01  
70  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
TABLE 35  
HYS64T[32/64]xx0EDL-3.7-B2  
Product Type  
Organization  
256MB  
256MB  
512MB  
512MB  
×64  
×64  
×64  
×64  
1 Rank (×16) 1 Rank (×16) 2 Ranks  
(×16)  
2 Ranks  
(×16)  
Label Code  
PC2–  
PC2–  
PC2–  
PC2–  
4200S–444 4200S–444 4200S–444 4200S–444  
JEDEC SPD Revision  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Byte#  
Description  
0
Programmed SPD Bytes in EEPROM  
Total number of Bytes in EEPROM  
Memory Type (DDR2)  
80  
08  
08  
0D  
0A  
60  
40  
00  
05  
3D  
50  
00  
82  
10  
00  
00  
0C  
04  
38  
01  
04  
00  
80  
08  
08  
0D  
0A  
60  
40  
00  
05  
3D  
50  
00  
82  
10  
00  
00  
0C  
04  
38  
01  
04  
00  
80  
08  
08  
0D  
0A  
61  
40  
00  
05  
3D  
50  
00  
82  
10  
00  
00  
0C  
04  
38  
01  
04  
00  
80  
08  
08  
0D  
0A  
61  
40  
00  
05  
3D  
50  
00  
82  
10  
00  
00  
0C  
04  
38  
01  
04  
00  
1
2
3
Number of Row Addresses  
Number of Column Addresses  
DIMM Rank and Stacking Information  
Data Width  
4
5
6
7
Not used  
8
Interface Voltage Level  
9
t
t
CK @ CLMAX (Byte 18) [ns]  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
AC SDRAM @ CLMAX (Byte 18) [ns]  
Error Correction Support (non-ECC, ECC)  
Refresh Rate and Type  
Primary SDRAM Width  
Error Checking SDRAM Width  
Not used  
Burst Length Supported  
Number of Banks on SDRAM Device  
Supported CAS Latencies  
DIMM Mechanical Characteristics  
DIMM Type Information  
DIMM Attributes  
Rev. 1.1, 2007-01  
71  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
256MB  
256MB  
512MB  
512MB  
×64  
×64  
×64  
×64  
1 Rank (×16) 1 Rank (×16) 2 Ranks  
(×16)  
2 Ranks  
(×16)  
Label Code  
PC2–  
PC2–  
PC2–  
PC2–  
4200S–444 4200S–444 4200S–444 4200S–444  
JEDEC SPD Revision  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Byte#  
Description  
22  
23  
24  
25  
26  
27  
28  
29  
30  
31  
32  
33  
34  
35  
36  
37  
38  
39  
40  
41  
42  
43  
44  
45  
Component Attributes  
07  
3D  
50  
50  
60  
3C  
28  
3C  
2D  
40  
25  
37  
10  
22  
3C  
1E  
1E  
00  
00  
3C  
69  
80  
1E  
28  
07  
3D  
50  
50  
60  
3C  
28  
3C  
2D  
40  
25  
37  
10  
22  
3C  
1E  
1E  
00  
00  
3C  
69  
80  
1E  
28  
07  
3D  
50  
50  
60  
3C  
28  
3C  
2D  
40  
25  
37  
10  
22  
3C  
1E  
1E  
00  
00  
3C  
69  
80  
1E  
28  
07  
3D  
50  
50  
60  
3C  
28  
3C  
2D  
40  
25  
37  
10  
22  
3C  
1E  
1E  
00  
00  
3C  
69  
80  
1E  
28  
t
t
t
t
t
t
t
t
CK @ CLMAX -1 (Byte 18) [ns]  
AC SDRAM @ CLMAX -1 [ns]  
CK @ CLMAX -2 (Byte 18) [ns]  
AC SDRAM @ CLMAX -2 [ns]  
RP.MIN [ns]  
RRD.MIN [ns]  
RCD.MIN [ns]  
RAS.MIN [ns]  
Module Density per Rank  
t
t
t
t
t
t
t
AS.MIN and tCS.MIN [ns]  
AH.MIN and tCH.MIN [ns]  
DS.MIN [ns]  
DH.MIN [ns]  
WR.MIN [ns]  
WTR.MIN [ns]  
RTP.MIN [ns]  
Analysis Characteristics  
t
t
t
t
t
t
RC and tRFC Extension  
RC.MIN [ns]  
RFC.MIN [ns]  
CK.MAX [ns]  
DQSQ.MAX [ns]  
QHS.MAX [ns]  
Rev. 1.1, 2007-01  
72  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
256MB  
256MB  
512MB  
512MB  
×64  
×64  
×64  
×64  
1 Rank (×16) 1 Rank (×16) 2 Ranks  
(×16)  
2 Ranks  
(×16)  
Label Code  
PC2–  
PC2–  
PC2–  
PC2–  
4200S–444 4200S–444 4200S–444 4200S–444  
JEDEC SPD Revision  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Byte#  
Description  
46  
47  
48  
49  
50  
51  
52  
53  
54  
55  
56  
57  
58  
59  
60  
61  
62  
63  
64  
65  
66  
67  
68  
69  
PLL Relock Time  
00  
54  
7A  
5B  
2C  
36  
21  
41  
2A  
4C  
1E  
35  
00  
00  
00  
00  
12  
42  
7F  
7F  
7F  
7F  
7F  
51  
00  
54  
7A  
5B  
2C  
36  
21  
41  
2A  
4C  
1E  
35  
00  
00  
00  
00  
12  
42  
7F  
7F  
7F  
7F  
7F  
51  
00  
54  
7A  
5B  
2C  
36  
21  
41  
2A  
4C  
1E  
35  
00  
00  
00  
00  
12  
43  
7F  
7F  
7F  
7F  
7F  
51  
00  
54  
7A  
5B  
2C  
36  
21  
41  
2A  
4C  
1E  
35  
00  
00  
00  
00  
12  
43  
7F  
7F  
7F  
7F  
7F  
51  
TCASE.MAX Delta / T4R4W Delta  
Psi(T-A) DRAM  
T0 (DT0)  
T2N (DT2N, UDIMM) or T2Q (DT2Q, RDIMM)  
T2P (DT2P)  
T3N (DT3N)  
T3P.fast (DT3P fast)  
T3P.slow (DT3P slow)  
T4R (DT4R) / T4R4W Sign (DT4R4W)  
T5B (DT5B)  
T7 (DT7)  
Psi(ca) PLL  
Psi(ca) REG  
TPLL (DTPLL)  
TREG (DTREG) / Toggle Rate  
SPD Revision  
Checksum of Bytes 0-62  
Manufacturer’s JEDEC ID Code (1)  
Manufacturer’s JEDEC ID Code (2)  
Manufacturer’s JEDEC ID Code (3)  
Manufacturer’s JEDEC ID Code (4)  
Manufacturer’s JEDEC ID Code (5)  
Manufacturer’s JEDEC ID Code (6)  
Rev. 1.1, 2007-01  
73  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
256MB  
256MB  
512MB  
512MB  
×64  
×64  
×64  
×64  
1 Rank (×16) 1 Rank (×16) 2 Ranks  
(×16)  
2 Ranks  
(×16)  
Label Code  
PC2–  
PC2–  
PC2–  
PC2–  
4200S–444 4200S–444 4200S–444 4200S–444  
JEDEC SPD Revision  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Byte#  
Description  
70  
71  
72  
73  
74  
75  
76  
77  
78  
79  
80  
81  
82  
83  
84  
85  
86  
87  
88  
89  
90  
91  
92  
93  
Manufacturer’s JEDEC ID Code (7)  
Manufacturer’s JEDEC ID Code (8)  
Module Manufacturer Location  
Product Type, Char 1  
00  
00  
xx  
00  
00  
xx  
00  
00  
xx  
00  
00  
xx  
36  
34  
54  
33  
32  
30  
30  
30  
45  
44  
4C  
33  
2E  
37  
42  
32  
20  
20  
2x  
xx  
36  
34  
54  
33  
32  
39  
30  
30  
45  
44  
4C  
33  
2E  
37  
42  
32  
20  
20  
0x  
xx  
36  
34  
54  
36  
34  
30  
32  
30  
45  
44  
4C  
33  
2E  
37  
42  
32  
20  
20  
2x  
xx  
36  
34  
54  
36  
34  
39  
32  
30  
45  
44  
4C  
33  
2E  
37  
42  
32  
20  
20  
0x  
xx  
Product Type, Char 2  
Product Type, Char 3  
Product Type, Char 4  
Product Type, Char 5  
Product Type, Char 6  
Product Type, Char 7  
Product Type, Char 8  
Product Type, Char 9  
Product Type, Char 10  
Product Type, Char 11  
Product Type, Char 12  
Product Type, Char 13  
Product Type, Char 14  
Product Type, Char 15  
Product Type, Char 16  
Product Type, Char 17  
Product Type, Char 18  
Module Revision Code  
Test Program Revision Code  
Module Manufacturing Date Year  
xx  
xx  
xx  
xx  
Rev. 1.1, 2007-01  
74  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
256MB  
256MB  
512MB  
512MB  
×64  
×64  
×64  
×64  
1 Rank (×16) 1 Rank (×16) 2 Ranks  
(×16)  
2 Ranks  
(×16)  
Label Code  
PC2–  
PC2–  
PC2–  
PC2–  
4200S–444 4200S–444 4200S–444 4200S–444  
JEDEC SPD Revision  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Rev. 1.2  
HEX  
Byte#  
Description  
94  
Module Manufacturing Date Week  
xx  
xx  
00  
FF  
xx  
xx  
00  
FF  
xx  
xx  
00  
FF  
xx  
xx  
00  
FF  
95 - 98 Module Serial Number  
99 - 127 Not used  
128 -  
255  
Blank for customer use  
Rev. 1.1, 2007-01  
75  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
TABLE 36  
HYS64T128x21EDL-3.7B2  
Product Type  
Organization  
HYS64T128021EDL–3.7B2 HYS64T128921EDL–3.7B2  
1 GByte  
×64  
1 GByte  
×64  
2 Ranks (×8)  
PC2–4200S–444  
Rev. 1.2  
HEX  
2 Ranks (×8)  
PC2–4200S–444  
Rev. 1.2  
HEX  
Label Code  
JEDEC SPD Revision  
Byte#  
Description  
0
Programmed SPD Bytes in EEPROM  
Total number of Bytes in EEPROM  
Memory Type (DDR2)  
80  
08  
08  
0E  
0A  
61  
40  
00  
05  
3D  
50  
00  
82  
08  
00  
00  
0C  
04  
38  
01  
04  
00  
07  
3D  
50  
50  
60  
3C  
1E  
3C  
80  
08  
08  
0E  
0A  
61  
40  
00  
05  
3D  
50  
00  
82  
08  
00  
00  
0C  
04  
38  
01  
04  
00  
07  
3D  
50  
50  
60  
3C  
1E  
3C  
1
2
3
Number of Row Addresses  
Number of Column Addresses  
DIMM Rank and Stacking Information  
Data Width  
4
5
6
7
Not used  
8
Interface Voltage Level  
9
t
t
CK @ CLMAX (Byte 18) [ns]  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
25  
26  
27  
28  
29  
AC SDRAM @ CLMAX (Byte 18) [ns]  
Error Correction Support (non-ECC, ECC)  
Refresh Rate and Type  
Primary SDRAM Width  
Error Checking SDRAM Width  
Not used  
Burst Length Supported  
Number of Banks on SDRAM Device  
Supported CAS Latencies  
DIMM Mechanical Characteristics  
DIMM Type Information  
DIMM Attributes  
Component Attributes  
t
t
t
t
t
t
t
CK @ CLMAX -1 (Byte 18) [ns]  
AC SDRAM @ CLMAX -1 [ns]  
CK @ CLMAX -2 (Byte 18) [ns]  
AC SDRAM @ CLMAX -2 [ns]  
RP.MIN [ns]  
RRD.MIN [ns]  
RCD.MIN [ns]  
Rev. 1.1, 2007-01  
76  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
HYS64T128021EDL–3.7B2 HYS64T128921EDL–3.7B2  
1 GByte  
×64  
1 GByte  
×64  
2 Ranks (×8)  
PC2–4200S–444  
Rev. 1.2  
HEX  
2 Ranks (×8)  
PC2–4200S–444  
Rev. 1.2  
HEX  
Label Code  
JEDEC SPD Revision  
Byte#  
Description  
RAS.MIN [ns]  
Module Density per Rank  
30  
31  
32  
33  
34  
35  
36  
37  
38  
39  
40  
41  
42  
43  
44  
45  
46  
47  
48  
49  
50  
51  
52  
53  
54  
55  
56  
57  
58  
59  
60  
61  
62  
t
2D  
80  
25  
37  
10  
22  
3C  
1E  
1E  
00  
00  
3C  
69  
80  
1E  
28  
00  
50  
7A  
43  
2C  
36  
21  
41  
2A  
40  
1E  
22  
00  
00  
00  
00  
12  
2D  
80  
25  
37  
10  
22  
3C  
1E  
1E  
00  
00  
3C  
69  
80  
1E  
28  
00  
50  
7A  
43  
2C  
36  
21  
41  
2A  
40  
1E  
22  
00  
00  
00  
00  
12  
t
t
t
t
t
t
t
AS.MIN and tCS.MIN [ns]  
AH.MIN and tCH.MIN [ns]  
DS.MIN [ns]  
DH.MIN [ns]  
WR.MIN [ns]  
WTR.MIN [ns]  
RTP.MIN [ns]  
Analysis Characteristics  
t
t
t
t
t
t
RC and tRFC Extension  
RC.MIN [ns]  
RFC.MIN [ns]  
CK.MAX [ns]  
DQSQ.MAX [ns]  
QHS.MAX [ns]  
PLL Relock Time  
CASE.MAX Delta / T4R4W Delta  
T
Psi(T-A) DRAM  
T0 (DT0)  
T2N (DT2N, UDIMM) or T2Q (DT2Q, RDIMM)  
T2P (DT2P)  
T3N (DT3N)  
T3P.fast (DT3P fast)  
T3P.slow (DT3P slow)  
T4R (DT4R) / T4R4W Sign (DT4R4W)  
T5B (DT5B)  
T7 (DT7)  
Psi(ca) PLL  
Psi(ca) REG  
TPLL (DTPLL)  
TREG (DTREG) / Toggle Rate  
SPD Revision  
Rev. 1.1, 2007-01  
77  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
HYS64T128021EDL–3.7B2 HYS64T128921EDL–3.7B2  
1 GByte  
×64  
1 GByte  
×64  
2 Ranks (×8)  
PC2–4200S–444  
Rev. 1.2  
HEX  
2 Ranks (×8)  
PC2–4200S–444  
Rev. 1.2  
HEX  
Label Code  
JEDEC SPD Revision  
Byte#  
Description  
63  
64  
65  
66  
67  
68  
69  
70  
71  
72  
73  
74  
75  
76  
77  
78  
79  
80  
81  
82  
83  
84  
85  
86  
87  
88  
89  
90  
91  
92  
93  
94  
Checksum of Bytes 0-62  
Manufacturer’s JEDEC ID Code (1)  
Manufacturer’s JEDEC ID Code (2)  
Manufacturer’s JEDEC ID Code (3)  
Manufacturer’s JEDEC ID Code (4)  
Manufacturer’s JEDEC ID Code (5)  
Manufacturer’s JEDEC ID Code (6)  
Manufacturer’s JEDEC ID Code (7)  
Manufacturer’s JEDEC ID Code (8)  
Module Manufacturer Location  
Product Type, Char 1  
37  
7F  
7F  
7F  
7F  
7F  
51  
00  
00  
xx  
37  
7F  
7F  
7F  
7F  
7F  
51  
00  
00  
xx  
36  
34  
54  
31  
32  
38  
30  
32  
31  
45  
44  
4C  
33  
2E  
37  
42  
32  
20  
2x  
xx  
36  
34  
54  
31  
32  
38  
39  
32  
31  
45  
44  
4C  
33  
2E  
37  
42  
32  
20  
0x  
xx  
Product Type, Char 2  
Product Type, Char 3  
Product Type, Char 4  
Product Type, Char 5  
Product Type, Char 6  
Product Type, Char 7  
Product Type, Char 8  
Product Type, Char 9  
Product Type, Char 10  
Product Type, Char 11  
Product Type, Char 12  
Product Type, Char 13  
Product Type, Char 14  
Product Type, Char 15  
Product Type, Char 16  
Product Type, Char 17  
Product Type, Char 18  
Module Revision Code  
Test Program Revision Code  
Module Manufacturing Date Year  
Module Manufacturing Date Week  
xx  
xx  
xx  
xx  
95 - 98 Module Serial Number  
xx  
xx  
Rev. 1.1, 2007-01  
78  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Product Type  
Organization  
HYS64T128021EDL–3.7B2 HYS64T128921EDL–3.7B2  
1 GByte  
×64  
1 GByte  
×64  
2 Ranks (×8)  
PC2–4200S–444  
Rev. 1.2  
HEX  
2 Ranks (×8)  
PC2–4200S–444  
Rev. 1.2  
HEX  
Label Code  
JEDEC SPD Revision  
Byte#  
Description  
99 - 127 Not used  
00  
00  
FF  
128 -  
255  
Blank for customer use  
FF  
Rev. 1.1, 2007-01  
79  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
5
Package Outlines  
FIGURE 5  
Package Outline Raw Card A L-DIM-200-31  
ꢂꢇꢄꢂ  
ꢆꢄꢉ -!8ꢄ  
›ꢀꢄꢅ  
ꢂꢆꢄꢂ  
ꢅꢌ  
ꢅꢀꢀ  
ꢊꢋꢄꢅꢈꢌ  
›ꢀꢄꢅ  
ꢊꢋꢄꢃꢈꢌ  
›ꢀꢄꢅ  
ꢅꢇꢄꢈꢈ  
›ꢀꢄꢅ  
ꢋꢄꢇ  
ꢊꢅꢄꢈꢌ  
›ꢀꢄꢅ  
ꢅꢅꢄꢃ  
›ꢀꢄꢅ  
ꢃꢇꢄꢃ  
ꢊꢅꢄꢉꢌ  
ꢊꢋꢄꢃꢈꢌ  
›ꢀꢄꢅ  
ꢊꢋꢄꢅꢈꢌ  
ꢋꢀꢀ  
ꢋꢄꢃ  
›ꢀꢄꢅ  
$ETAIL OF CONTACTS  
ꢅꢀꢅ  
ꢋꢌ  
›ꢀꢄꢀꢆ  
ꢀꢄꢃꢈ  
›ꢀꢄꢅ  
ꢀꢄꢂ  
ꢋ -).ꢄ  
$RAWING ACCORDING TO )3/ ꢉꢀꢅꢈ  
'ENERAL TOLERANCES ›ꢀꢄꢅꢈ  
$IMENSIONS IN MM  
',$ꢀꢁꢂꢃꢁ  
Notes  
1. Thermal Sensor (Optional)  
2. SPD or Combidevice (if used then no Thermal Sensor needed)  
Rev. 1.1, 2007-01  
80  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
FIGURE 6  
Package Outline Raw Card C L-DIM-200-30  
ꢂꢇꢄꢂ  
ꢆꢄꢉ -!8ꢄ  
›ꢀꢄꢅ  
ꢂꢆꢄꢂ  
ꢅꢌ  
ꢅꢀꢀ  
ꢊꢋꢄꢅꢈꢌ  
›ꢀꢄꢅ  
ꢊꢋꢄꢃꢈꢌ  
›ꢀꢄꢅ  
ꢅꢇꢄꢈꢈ  
›ꢀꢄꢅ  
ꢋꢄꢇ  
ꢊꢅꢄꢈꢌ  
›ꢀꢄꢅ  
›ꢀꢄꢅ  
ꢅꢅꢄꢃ  
›ꢀꢄꢅ  
ꢃꢇꢄꢃ  
ꢊꢅꢄꢉꢌ  
ꢊꢋꢄꢃꢈꢌ  
›ꢀꢄꢅ  
ꢊꢋꢄꢅꢈꢌ  
ꢋꢀꢀ  
ꢋꢄꢃ  
$ETAIL OF CONTACTS  
ꢅꢀꢅ  
ꢋꢌ  
›ꢀꢄꢀꢆ  
ꢀꢄꢃꢈ  
›ꢀꢄꢅ  
ꢀꢄꢂ  
ꢋ -).ꢄ  
$RAWING ACCORDING TO )3/ ꢉꢀꢅꢈ  
'ENERAL TOLERANCES ›ꢀꢄꢅꢈ  
$IMENSIONS IN MM  
',$ꢀꢁꢂꢃꢉ  
Notes  
1. Drawing according to ISO 8015  
2. Dimensions in mm  
3. General tolerances +/- 0.15  
Rev. 1.1, 2007-01  
81  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
FIGURE 7  
Package Outline L-DIM-200-36  
ꢂꢇꢄꢂ  
ꢆꢄꢉ -!8ꢄ  
›ꢀꢄꢅ  
ꢂꢆꢄꢂ  
ꢅꢌ  
ꢅꢀꢀ  
ꢊꢋꢄꢅꢈꢌ  
›ꢀꢄꢅ  
ꢊꢋꢄꢃꢈꢌ  
›ꢀꢄꢅ  
ꢅꢇꢄꢈꢈ  
›ꢀꢄꢅ  
ꢋꢄꢇ  
ꢊꢅꢄꢈꢌ  
›ꢀꢄꢅ  
›ꢀꢄꢅ  
ꢅꢅꢄꢃ  
›ꢀꢄꢅ  
ꢃꢇꢄꢃ  
ꢊꢅꢄꢉꢌ  
ꢊꢋꢄꢃꢈꢌ  
›ꢀꢄꢅ  
ꢊꢋꢄꢅꢈꢌ  
ꢋꢀꢀ  
ꢋꢄꢃ  
$ETAIL OF CONTACTS  
ꢅꢀꢅ  
›ꢀꢄꢀꢆ  
ꢀꢄꢃꢈ  
›ꢀꢄꢅ  
ꢀꢄꢂ  
ꢋꢌ  
ꢋ -).ꢄ  
$RAWING ACCORDING TO )3/ ꢉꢀꢅꢈ  
'ENERAL TOLERANCES ›ꢀꢄꢅꢆ  
$IMENSION IN MM  
',$ꢀꢅꢀꢂꢉ  
Notes  
1. Drawing according to ISO 8015  
2. Dimensions in mm  
3. General tolerances +/- 0.15  
Rev. 1.1, 2007-01  
82  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
6
Product Type Nomenclature  
Qimonda’s nomenclature uses simple coding combined with some propriatory coding. Table 37 provides examples for module  
and component product type number as well as the field number. The detailed field description together with possible values  
and coding explanation is listed for modules in Table 38 and for components in Table 39.  
TABLE 37  
Nomenclature Fields and Examples  
Example for  
Field Number  
1
2
3
4
5
6
7
8
9
10  
11  
Micro-DIMM  
DDR2 DRAM  
HYS  
HYB  
64  
18  
T
T
64/128  
0
2
0
0
K
A
M
C
–5  
–5  
–A  
512/1G 16  
TABLE 38  
DDR2 DIMM Nomenclature  
Field  
Description  
Values  
Coding  
1
2
Qimonda Module Prefix  
Module Data Width [bit]  
HYS  
64  
Constant  
Non-ECC  
ECC  
72  
3
4
DRAM Technology  
T
DDR2  
Memory Density per I/O [Mbit];  
Module Density1)  
32  
256 MByte  
512 MByte  
1 GByte  
2 GByte  
4 GByte  
64  
128  
256  
512  
0 .. 9  
0, 2, 4  
0 .. 9  
A .. Z  
D
5
6
7
8
9
Raw Card Generation  
Number of Module Ranks  
Product Variations  
Look up table  
1, 2, 4  
Look up table  
Look up table  
SO-DIMM  
Package, Lead-Free Status  
Module Type  
M
Micro-DIMM  
Registered  
Unbuffered  
Fully Buffered  
R
U
F
Rev. 1.1, 2007-01  
83  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Field  
Description  
Values  
Coding  
10  
Speed Grade  
–2.5F  
–2.5  
–3  
PC2–6400 5–5–5  
PC2–6400 6–6–6  
PC2–5300 4–4–4  
PC2–5300 5–5–5  
PC2–4200 4–4–4  
PC2–3200 3–3–3  
First  
–3S  
–3.7  
–5  
11  
Die Revision  
–A  
–B  
Second  
1) Multiplying “Memory Density per I/O” with “Module Data Width” and dividing by 8 for Non-ECC and 9 for ECC modules gives the overall  
module memory density in MBytes as listed in column “Coding”.  
TABLE 39  
DDR2 DRAM Nomenclature  
Field  
Description  
Values  
Coding  
1
2
3
4
Qimonda Component Prefix  
Interface Voltage [V]  
HYB  
18  
Constant  
SSTL_18  
DRAM Technology  
T
DDR2  
Component Density [Mbit]  
256  
512  
1G  
2G  
40  
256 Mbit  
512 Mbit  
1 Gbit  
2 Gbit  
5+6  
Number of I/Os  
×4  
80  
×8  
16  
×16  
7
8
Product Variations  
Die Revision  
0 .. 9  
A
Look up table  
First  
B
Second  
9
Package, Lead-Free Status  
Speed Grade  
C
FBGA, lead-containing  
FBGA, lead-free  
DDR2-800 5-5-5  
DDR2-800 6-6-6  
DDR2-667 4-4-4  
DDR2-667 5-5-5  
DDR2-533 4-4-4  
DDR2-400 3-3-3  
F
10  
–25F  
–2.5  
–3  
–3S  
–3.7  
–5  
Rev. 1.1, 2007-01  
84  
08212006-PKYN-2H1B  
Internet Data Sheet  
HYS64T[32/64/128]xxxEDL–[25F/…/3.7](–)B2  
Small Outlined DDR2 SDRAM Modules  
Table of Contents  
1
1.1  
1.2  
Overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3  
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3  
Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4  
2
Pin Configurations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6  
2.1  
Chip Configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6  
3
3.1  
3.2  
3.3  
3.3.1  
3.3.2  
3.3.3  
3.4  
Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13  
Absolute Maximum Ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13  
DC Operating Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14  
Timing Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15  
Speed Grade Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15  
Timing Parameters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17  
ODT AC Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26  
I
DD Specifications and Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28  
4
5
6
SPD Codes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35  
Package Outlines . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 80  
Product Type Nomenclature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 83  
Table of Contents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 85  
Rev. 1.1, 2007-01  
85  
08212006-PKYN-2H1B  
Internet Data Sheet  
Edition 2007-01  
Published by Qimonda AG  
Gustav-Heinemann-Ring 212  
D-81739 München, Germany  
© Qimonda AG 2007.  
All Rights Reserved.  
Legal Disclaimer  
The information given in this Internet Data Sheet shall in no event be regarded as a guarantee of conditions or characteristics  
(“Beschaffenheitsgarantie”). With respect to any examples or hints given herein, any typical values stated herein and/or any  
information regarding the application of the device, Qimonda hereby disclaims any and all warranties and liabilities of any kind,  
including without limitation warranties of non-infringement of intellectual property rights of any third party.  
Information  
For further information on technology, delivery terms and conditions and prices please contact your nearest Qimonda Office.  
Warnings  
Due to technical requirements components may contain dangerous substances. For information on the types in question please  
contact your nearest Qimonda Office.  
Qimonda Components may only be used in life-support devices or systems with the express written approval of Qimonda, if a  
failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect  
the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human  
body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health  
of the user or other persons may be endangered.  
www.qimonda.com  

相关型号:

HYS64T32900EDL-3S-B2

200-Pin SO-DIMM DDR2 SDRAM Modules
QIMONDA

HYS64T32900EU-2.5-B2

240-Pin unbuffered DDR2 SDRAM Modules
QIMONDA

HYS64T32900EU-25F-B2

240-Pin unbuffered DDR2 SDRAM Modules
QIMONDA

HYS64T32900EU-3-B2

240-Pin unbuffered DDR2 SDRAM Modules
QIMONDA

HYS64T32900EU-3.7-B2

240-Pin unbuffered DDR2 SDRAM Modules
QIMONDA

HYS64T32900EU-3S-B2

240-Pin unbuffered DDR2 SDRAM Modules
QIMONDA

HYS64T32900HDL

200 Pin Small-Outlined DDR2 SDRAMs Modules
QIMONDA

HYS64T32900HDL-3.7-B

200 Pin Small-Outlined DDR2 SDRAMs Modules
QIMONDA

HYS64T32900HDL-3S-B

200 Pin Small-Outlined DDR2 SDRAMs Modules
QIMONDA

HYS64T32900HU

240-Pin Unbuffered DDR2 SDRAM Modules
QIMONDA

HYS64T32900HU-3.7-A

240-Pin Unbuffered DDR2 SDRAM Modules
QIMONDA

HYS64T32900HU-3.7-B

240-Pin unbuffered DDR2 SDRAM Modules
QIMONDA