V437216S04VCTG-10PC [MOSEL]
3.3 VOLT 16M x 72 HIGH PERFORMANCE PC100 UNBUFFERED ECC SDRAM MODULE; 3.3伏16M X 72高性能PC100非缓冲ECC SDRAM模块型号: | V437216S04VCTG-10PC |
厂家: | MOSEL VITELIC, CORP |
描述: | 3.3 VOLT 16M x 72 HIGH PERFORMANCE PC100 UNBUFFERED ECC SDRAM MODULE |
文件: | 总11页 (文件大小:71K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
PRELIMINARY
V437216S04V(C)TG-10PC
3.3 VOLT 16M x 72 HIGH PERFORMANCE
PC100 UNBUFFERED ECC SDRAM
MODULE
MOSEL VITELIC
iFeatures
■ 168 Pin Unbuffered 16,777,216 x 72 bit
Oganization ECC DIMMs
■ Utilizes High Performance 8M x 8 SDRAM in
TSOPII-54 Packages
Description
The V437216S04V(C)TG-10PC memory module
is organized 16,777,216 x 72 bits in a 168 pin dual
in line memory module (DIMM). The 16M x 72 mem-
ory module uses 18 Mosel-Vitelic 8M x 8 SDRAM.
The x64 modules are ideal for use in high perfor-
mance computer systems where increased memory
density and fast access times are required.
■ Fully PC Board Layout Compatible to INTEL’S
Rev 1.0 Module Specification
■ Single +3.3V (± 0.3V) Power Supply
■ Programmable CAS Latency, Burst Length, and
Wrap Sequence (Sequential & Interleave)
■ Auto Refresh (CBR) and Self Refresh
■ All Inputs, Outputs are LVTTL Compatible
■ 4096 Refresh Cycles every 64 ms
■ Serial Present Detect (SPD)
■ SDRAM Performance
Key Component Timing Parameters
-8PC
125
6
Units
MHz
ns
t
t
Clock Frequency (max.)
CK
Clock Access Time CAS
Latency = 3
AC
t
Latency = 2
6
ns
AC
■ Module Frequency vs AC Parameter
CL
Frequency
(CAS Latency)
t
t
t
Unit
CLK
CLK
RCD
RP
RC
V437216S04V(C)TG-10PC
100 MHz (PC)
3
2
2
2
7
2
2
7
V437216S04V(C)TG-10PC-01
V437216S04V(C)TG-10PC Rev. 1.1 June 2000
1
MOSEL VITELIC
V437216S04V(C)TG-10PC
Pin Configurations (Front Side/Back Side)
Pin
Front
Pin
Front
Pin
Front
Pin
Back
Pin
Back
Pin
Back
1
VSS
I/O1
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
DQM1
CS0
DU
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
I/O19
I/O20
VCC
I/O21
NC
85
86
VSS
I/O33
I/O34
I/O35
I/O36
VCC
I/O37
I/O38
I/O39
I/O40
I/O41
VSS
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
DQM5
CS1
RAS
VSS
A1
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
I/O51
I/O52
VCC
I/O53
NC
2
3
I/O2
87
4
I/O3
VSS
A0
88
5
I/O4
89
6
VCC
I/O5
A2
DU
90
A3
DU
7
A4
CKE1
VSS
91
A5
NC
8
I/O6
A6
92
A7
VSS
I/O54
I/O55
I/O56
VSS
I/O57
I/O58
I/O59
I/O60
VCC
I/O61
I/O62
I/O63
I/O64
VSS
CLK3
NC
9
I/O7
A8
I/O22
I/O23
I/O24
VSS
93
A9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
I/O8
A10(AP)
BA1
VCC
VCC
CLK0
VSS
DU
94
BA0
A11
I/O9
95
VSS
I/O10
I/O11
I/O12
I/O13
I/O14
VCC
I/O15
I/O16
CBO*
CB1*
VSS
NC
96
VCC
CLK1
NC
I/O25
I/O26
I/O27
I/O28
VCC
I/O29
I/O30
I/O31
I/O32
VSS
97
I/O42
I/O43
I/O44
I/O45
I/O46
VCC
I/O47
I/O48
CB4*
CB5*
VSS
98
99
VSS
CKE0
CS3
DQM6
DQM7
DU
100
101
102
103
104
105
106
107
108
109
110
111
112
CS2
DQM2
DQM3
DU
VCC
NC
VCC
NC
NC
CLK2
NC
NC
CB2*
CB3*
VSS
I/O17
I/O18
NC
CB6*
CB7*
VSS
I/O49
I/O50
NC
WP
NC
SA0
VCC
WE
SDA
SCL
VCC
CAS
SA1
SA2
DQM0
VCC
DQM4
VCC
Notes:
*
These pins are not used in this module.
Pin Names
A0–A11
I/O1–I/O64
RAS
Address Inputs
SDA
Serial Data OUT for Presence
Detect
Data Inputs/Outputs
Row Address Strobe
Column Address Strobe
Read/Write Input
Bank Selects
SA0–A2
Serial Data IN for Presence
Detect
CAS
CB0–CB7
NC
Check Bits (x72 Organization)
No Connection
WE
BA0, BA1
CKE0, CKE1
CS0–CS3
CLK0–CLK3
DQM0–DQM7
VCC
DU
Don’t Use
Clock Enable
Chip Select
Clock Input
Data Mask
Power (+3.3 Volts)
Ground
VSS
SCL
Clock for Presence Detect
V437216S04V(C)TG-10PC Rev. 1.1 June 2000
2
MOSEL VITELIC
V437216S04V(C)TG-10PC
Part Number Information
V
4
3
72
16
S
0
4
V
C
T
G
-
10PC
MOSEL-VITELIC
MANUFACTURED
-10PC PC100 2-2-2
GOLD
SDRAM
TSOP
COMPONENT REVISION LEVEL
BLANK = B REV.
3.3V
C = C REV.
WIDTH
LVTTL
DEPTH
4 BANKS
168 PIN UNBUFFERED
DIMM X 8 COMPONENT
REFRESH
RATE 4K
V437216S04V(C)TG-10PC-02
Block Diagram
CS1
CS0
CS
CS
CS
CS
DQM0
I/O1–I/O8
DQM4
I/O33–I/O40
DQM
DQM
DQM
DQM
I/O1–I/O8
I/O1–I/O8
I/O1–I/O8
I/O1–I/O8
D0
D1
D8
D9
D4
D5
D12
D13
10Ω
10Ω
10Ω
10Ω
CS
CS
CS
CS
DQM1
I/O9–I/O16
DQM5
I/O41–I/O48
DQM
DQM
DQM
DQM
I/O1–I/O8
I/O1–I/O8
I/O1–I/O8
I/O1–I/O8
CS
CS
DQM5
I/O41–I/O48
DQM
DQM
(BC7:0)
I/O1–I/O8
I/O1–I/O8
D16
D17
CS3
CS2
CS
CS
CS
CS
DQM2
I/O17–I/O24
DQM6
I/O49–I/O56
DQM
DQM
DQM
DQM
I/O1–I/O8
I/O1–I/O8
I/O1–I/O8
I/O1–I/O8
D2
D3
D10
D11
D6
D7
D14
D15
10Ω
10Ω
10Ω
10Ω
CS
CS
CS
CS
DQM3
I/O25–I/O32
DQM7
I/O57–I/O64
DQM
DQM
DQM
DQM
I/O1–I/O8
I/O1–I/O8
I/O1–I/O8
I/O1–I/O8
E2PROM SPD (256 WORD X 8 BIT)
A11-A0, BA0, BA1
VDD
D0-D15 (D16, D17)
D0-D15 (D16, D17)
SA0
SA1
SA2
SCL
SA0 SDA
SA1
SA2
C0-C31, (C32...C35)
D0-D15 (D16, D17)
SCL
WP
VSS
RAS, CAS, WE
CKE0
D0-D15 (D16, D17)
D0-D7 (D16)
47K
VCC
10K
CLOCK WIRING
16M X 72
D9-D15 (D17)
CKE1
CLK0
5 SDRAM
5 SDRAM
4 SDRAM +3.3pF
4 SDRAM +3.3pF
CLK1
CLK2
CLK3
V437216S04V(C)TG-10PC-03
V437216S04V(C)TG-10PC Rev. 1.1 June 2000
3
MOSEL VITELIC
V437216S04V(C)TG-10PC
Serial Presence Detect Information
2
A serial presence detect storage device -
written into the E PROM device during module pro-
2
2
E PROM - is assembled onto the module. Informa-
duction using a serial presence detect protocol (I C
tion about the module configuration, speed, etc. is
synchronous 2-wire bus)
SPD-Table:
Hex Value
100 MHz
Byte
Number Function Described
SPD Entry Value
-10PC
0
1
Number of SPD bytes
128
80
Total bytes in Serial PD
256
08
2
Memory Type
SDRAM
04
3
Number of Row Addresses (without BS bits)
Number of Column Addresses (for x8 SDRAM)
Number of DIMM Banks
12
0C
09
4
9
5
2
02
6
Module Data Width
72
48
7
Module Data Width (continued)
Module Interface Levels
0
LVTTL
00
8
01
9
SDRAM Cycle Time at CL=3
SDRAM Access Time from Clock at CL=3
Dimm Config (Error Det/Corr.)
Refresh Rate/Type
10.0 ns
A0
60
10
11
12
13
14
15
6.0 ns
ECC
02
Self-Refresh, 15.6µs
x8
80
SDRAM width, Primary
08
Error Checking SDRAM Data Width
n/a / x8
00
Minimum Clock Delay from Back to Back
Random Column Address
t
= 1 CLK
01
ccd
16
17
18
19
20
21
22
23
24
25
26
27
28
29
Burst Length Supported
1, 2, 4, 8 & full Page
4
8F
04
06
01
01
00
0E
A0
60
00
00
14
10
14
Number of SDRAM Banks
Supported CAS Latencies
CL = 2 & 3
CS Latency = 0
WL = 0
CS Latencies
WE Latencies
SDRAM DIMM Module Attributes
SDRAM Device Attributes: General
Minimum Clock Cycle Time at CAS Latency = 2
Maximum Data Access Time from Clock for CL = 2
Minimum Clock Cycle Time at CL = 1
Maximum Data Access Time from Clock at CL = 1
Non Buffered/Non Reg.
Vcc tol ± 10%
10.0 ns
6.0 ns
Not Supported
Not Supported
20 ns
Minimum Row Precharge Time t
RP
Minimum Row Active to Row Active Delay t
16 ns
RRD
Minimum RAS to CAS Delay t
20 ns
RCD
V437216S04V(C)TG-10PC Rev. 1.1 June 2000
4
MOSEL VITELIC
V437216S04V(C)TG-10PC
SPD-Table: (Continued)
Hex Value
100 MHz
-10PC
2D
10
Byte
Number Function Described
SPD Entry Value
30
31
Minimum RAS Pulse Width t
45 ns
64 MByte
2 ns
RAS
Module Bank Density (Per Bank)
SDRAM Input Setup Time
32
20
33
SDRAM Input Hold Time
1 ns
10
34
SDRAM Data Input Setup Time
SDRAM Data Input Hold Time
Superset Information (May be used in Future)
SPD Revision
2 ns
20
35
1 ns
10
36-61
62
00
Revision 1.2
100 MHz
12
63
Checksum for Bytes 0 - 62
FD
XX
64-125
Manufacturers’s Information (Optional)
(FFh if not used)
126
127
Max. Frequency Specification
100 MHz Support Details
Unused Storage Location
64
AF
00
128+
DC Characteristics
T = 0°C to 70°C; V = 0 V; V , V = 3.3V ± 0.3V
A
SS
DD
DDQ
Limit Values
Symbol Parameter
Min.
2.0
Max.
Unit
V
V
V
V
V
Input High Voltage
Input Low Voltage
Output High Voltage (I
V
+0.3
IH
CC
–0.5
2.4
0.8
V
IL
= –2.0 mA)
= 2.0 mA)
—
0.4
40
V
OH
OL
OUT
OUT
Output Low Voltage (I
—
V
I
Input Leakage Current, any input
–40
µA
I(L)
(0 V < V < 3.6 V, all other inputs = 0V)
IN
I
Output leakage current
–40
40
µA
O(L)
(DQ is disabled, 0V < V
< V
)
OUT
CC
V437216S04V(C)TG-10PC Rev. 1.1 June 2000
5
MOSEL VITELIC
V437216S04V(C)TG-10PC
Capacitance
T = 0°C to 70°C; V = 3.3V ± 0.3V, f = 1 MHz
A
DD
Symbol
Parameter
Limit Values
Unit
pF
pF
pF
pF
pF
pF
pF
pF
C
Input Capacitance (A0 to A11, RAS, CAS, WE)
Input Capacitance (CS0-CS3)
Input Capacitance (CLK0-CLK3)
Input Capacitance (CKE0, CKE1)
Input Capacitance (DQM0-DQM7)
Input/Output Capacitance (I/O1-I/064)
Input Capacitance (SCL, SA0-2)
Input/Output Capacitance
90
35
38
55
20
20
8
I1
I2
C
C
ICL
C
I3
I4
C
C
IO
SC
SD
C
C
10
Standby and Refresh Currents1
T = 0°C to 70°C, V = 3.3V ± 0.3V
A
CC
Symbol Parameter
Test Conditions
16M x 72
Unit
Note
I
1
Operating Current
Burst length = 4, CL = 3
900
mA
1,2
CC
t
t
> = t (min),
RC
RC
> = t (min), IO = 0 mA
CK
CK
2 Bank Interleave Operation
I
I
I
2P
Precharged Standby Current in Power CKE< = V (max), t > = t (min)
54
36
mA
mA
mA
CC
CC
CC
IL
CK
CK
Down Mode
2PS
2N
CKE< = V (max), t = Infinite
IL CK
Precharged Standby Current in
Non-Power Down Mode
CKE> = V (min), t > = t (min), Input
180
CS =
High
IH
CK
CK
changed once in 3 cycles
I
2NS
CKE> = V (min), t = Infinite,
90
mA
CC
IH
CK
No Input change
I
I
I
3P
Active Standby Current in Power
Down Mode
CKE< = V (max), t > = t (min)
54
36
mA
mA
mA
CC
CC
CC
IL
CK
CK
3PS
3N
CKE< = V (max), t = Infinite
IL CK
Active Standby Current in Non-Power
Down Mode
CKE> = V (min), t > = t (min), Input
225
CS =
High
IH
CK
CK
changed one time
I
I
3NS
4
CKE> = V (min), t = Infinite,
135
855
mA
mA
CC
IH
CK
No Input change
Burst Operating Current
Burst length = Full Page,
1, 2
CC
t
t
= Infinite, CL = 3,
RC
> = t (min), IO = 0 mA
CK
CK
2 Banks Activated
I
I
5
6
Auto Refresh Current
Self Refresh Current
t
>= t (min)
810
9
mA
mA
1,2
1,2
CC
RC
RC
CKE = <0,2 V
CC
V437216S04V(C)TG-10PC Rev. 1.1 June 2000
6
MOSEL VITELIC
V437216S04V(C)TG-10PC
AC Characteristics 3,4
T = 0° to 70°C; V = 0V; V = 3.3V ± 0.3V, t = 1 ns
A
SS
CC
T
Limit Values
-10PC
#
Symbol Parameter
Min.
Max.
Unit
Note
Clock and Clock Enable
1
2
3
t
f
t
Clock Cycle Time
CAS Latency = 3
CAS Latency = 2
CK
CK
AC
CH
10
10
ns
ns
System frequency
CAS Latency = 3
CAS Latency = 2
–
–
100
100
MHz
MHz
Clock Access Time
CAS Latency = 3
CAS Latency = 2
4,5
–
–
6
6
ns
ns
4
5
t
Clock High Pulse Width
Clock Low Pulse Width
3
3
–
–
–
–
–
–
–
ns
ns
ns
ns
ns
ns
ns
6
6
7
7
8
9
t
CL
CS
CH
6
t
Input Setup time
2
7
t
Input Hold Time
1
8
t
CKE Setup Time (Power down mode)
CKE Setup Time (Self Refresh Exit)
Transition time (rise and fall)
2.5
8
CKSP
CKSR
9
t
10
t
1
T
Common Parameters
11
12
13
14
15
16
t
RAS to CAS delay
20
70
45
20
16
1
–
120k
–
ns
ns
RCD
t
Cycle Time
RC
t
Active Command Period
Precharge Time
ns
RAS
t
–
ns
RP
t
t
Bank to Bank Delay Time
CAS to CAS delay time (same bank)
–
ns
RRD
CCD
–
CLK
Refresh Cycle
10
64
17
18
t
Self Refresh Exit Time
–
–
ns
9
8
SREX
t
Refresh Period (4096 cycles)
ms
REF
Read Cycle
19
20
21
22
t
Data Out Hold Time
3
0
3
2
–
–
9
–
ns
ns
4
OH
t
Data Out to Low Impedance Time
Data Out to High Impedance Time
DQM Data Out Disable Latency
LZ
t
ns
10
HZ
t
CLK
DQZ
Write Cycle
23
24
25
t
Data input to Precharge (write recovery)
Data In to Active/refresh
2
5
0
–
–
–
CLK
CLK
CLK
DPL
DAL
t
11
t
DQM Write Mask Latency
DQW
V437216S04V(C)TG-10PC Rev. 1.1 June 2000
7
MOSEL VITELIC
V437216S04V(C)TG-10PC
Notes:
1. The specified values are valid when addresses are changed no more than once during t (min.) and when No
CK
Operation commands are registered on every rising clock edge during t (min). Values are shown per module bank.
RC
2. The specified values are valid when data inputs (DQ’s) are stable during t (min.).
RC
3. All AC characteristics are shown for device level.
An initial pause of 100 µs is required after power-up, then a Precharge All Banks command must be given followed
by 8 Auto Refresh (CBR) cycles before the Mode Register Set Operation can begin.
4. AC timing tests have V = 0.4V and V = 2.4V with the timing referenced to the 1.4V crossover point. The transition
IL
IH
time is measured between V and V . All AC measurements assume t = 1 ns with the AC output load circuit
IH
IL
T
shown. Specific tac and toh parameters are measured with a 50 pF only, without any resistive termination and with
a input signal of 1V / ns edge rate between 0.8V and 2.0V.
+ 1.4 V
tCH
2.4V
0.4V
50 Ohm
CLOCK
INPUT
tCL
Z=50 Ohm
t
T
I/O
tSETUP tHOLD
50 pF
1.4V
tAC
tAC
I/O
tLZ
tOH
50 pF
Measurement conditions for
tac and toh
1.4V
OUTPUT
tHZ
5. If clock rising time is longer than 1 ns, a time (t /2 -0.5) ns has to be added to this parameter.
T
6. Rated at 1.5V
7. If t is longer than 1 ns, a time (t -1) ns has to be added to this parameter.
T
T
8. Any time that the refresh Period has been exceeded, a minimum of two Auto (CBR) Refresh commands must be
given to “wake-up” the device.
9. Self Refresh Exit is a synchronous operation and begins on the 2nd positive clock edge after CKE returns high. Self
Refresh Exit is not complete until a time period equal to t is satisfied once the Self Refresh Exit command is reg-
RC
istered.
10. Referenced to the time which the output achieves the open circuit condition, not to output voltage levels.
11.
t
is equivalent to t
+ t
.
DAL
DPL
RP
Package Diagram
V437216S04V(C)TG-10PC Rev. 1.1 June 2000
8
MOSEL VITELIC
V437216S04V(C)TG-10PC
L-DIM-168-30
SDRAM DIMM Module Package
All measurements in mm
133.37
127.35
(4.0 max)
1
10
11
40
41
84
42.18
1.27 ± 0.100
63.68
A
B
85
94
95
124
125
168
D
6.35
6.35
1.27
1.0 ± 0.05
0.2 ± 0.15
2.0
2.0
3.175
Detail A
Detail C
Detail B
2.26
V437216S04V(C)TG-10PC-04
RADIUS
1.27 + 0.10
Tolerances: ± (0.13) unless otherwise specified.
V437216S04V(C)TG-10PC Rev. 1.1 June 2000
9
MOSEL VITELIC
V437216S04V(C)TG-10PC
Label Information
MOSEL VITELIC
Part Number
V437216S04VCTG-10PC
PC100U-222-612-A
Taiwan XXXX-XXXXXXX
Criteria of PC100 or PC133
(refer to MVI datasheet)
DIMM manufacture date code
Trace Code
PC100U - 222 - 6 12 - A
UNBUFFERED DIMM
Gerber file Intel® PC100 x 8 Based
Intel SPD Revision 1.2
C
= 2 (CLK)
L
t
= 2 (CLK)
= 2 (CLK)
RCD
t
RP
t
= 6 ns
AC
V437216S04V(C)TG-10PC-05
V437216S04V(C)TG-10PC Rev. 1.1 June 2000
10
MOSEL VITELIC WORLDWIDE OFFICES
V437216S04V(C)TG-10PC
U.S.A.
TAIWAN
SINGAPORE
UK & IRELAND
SUITE 50, GROVEWOOD
BUSINESS CENTRE
STRATHCLYDE BUSINESS
PARK
BELLSHILL, LANARKSHIRE,
SCOTLAND, ML4 3NQ
PHONE: 01698-748515
FAX: 01698-748516
3910 NORTH FIRST STREET
SAN JOSE, CA 95134
PHONE: 408-433-6000
FAX: 408-433-0952
7F, NO. 102
10 ANSON ROAD #23-13
INTERNATIONAL PLAZA
SINGAPORE 079903
PHONE: 65-3231801
FAX: 65-3237013
MIN-CHUAN E. ROAD, SEC. 3
TAIPEI
PHONE: 886-2-2545-1213
FAX: 886-2-2545-1209
HONG KONG
19 DAI FU STREET
TAIPO INDUSTRIAL ESTATE
TAIPO, NT, HONG KONG
PHONE: 852-2666-3307
FAX: 852-2770-8011
NO 19 LI HSIN ROAD
JAPAN
SCIENCE BASED IND. PARK
HSIN CHU, TAIWAN, R.O.C.
PHONE: 886-3-579-5888
FAX: 886-3-566-5888
WBG MARIVE WEST 25F
6, NAKASE 2-CHOME
MIHAMA-KU, CHIBA-SHI
CHIBA 261-7125
GERMANY
(CONTINENTAL
EUROPE & ISRAEL)
71083 HERRENBERG
BENZSTR. 32
PHONE: 81-43-299-6000
FAX: 81-43-299-6555
GERMANY
PHONE: +49 7032 2796-0
FAX: +49 7032 2796 22
U.S. SALES OFFICES
NORTHWESTERN
3910 NORTH FIRST STREET
SAN JOSE, CA 95134
PHONE: 408-433-6000
FAX: 408-433-0952
SOUTHWESTERN
302 N. EL CAMINO REAL #200
SAN CLEMENTE, CA 92672
PHONE: 949-361-7873
FAX: 949-361-7807
CENTRAL,
NORTHEASTERN &
SOUTHEASTERN
604 FIELDWOOD CIRCLE
RICHARDSON, TX 75081
PHONE: 972-690-1402
FAX: 972-690-0341
6/00
Printed in U.S.A.
© Copyright 2000, MOSEL VITELIC Inc.
The information in this document is subject to change without
notice.
MOSEL VITELIC subjects its products to normal quality control
sampling techniques which are intended to provide an assurance
of high quality products suitable for usual commercial applica-
tions. MOSEL VITELIC does not do testing appropriate to provide
100% product quality assurance and does not assume any liabil-
ity for consequential or incidental arising from any use of its prod-
ucts. If such products are to be used in applications in which
personal injury might occur from failure, purchaser must do its
own quality assurance testing appropriate to such applications.
MOSEL VITELIC makes no commitment to update or keep cur-
rent the information contained in this document. No part of this
document may be copied or reproduced in any form or by any
means without the prior written consent of MOSEL-VITELIC.
MOSEL VITELIC 3910 N. First Street, San Jose, CA 95134-1501 Ph: (408) 433-6000 Fax: (408) 433-0952 Tlx: 371-9461
相关型号:
©2020 ICPDF网 联系我们和版权申明