ISL59833IAZ [INTERSIL]
200MHz Single Supply Video Driver With Charge Pump; 200MHz的单电源视频驱动电荷泵型号: | ISL59833IAZ |
厂家: | Intersil |
描述: | 200MHz Single Supply Video Driver With Charge Pump |
文件: | 总15页 (文件大小:339K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
ISL59833
®
Data Sheet
March 5, 2007
FN6334.1
200MHz Single Supply Video Driver With
Charge Pump
Features
• Triple single-supply buffer
The ISL59833 is a revolutionary device that allows true single-
supply operation of video amplifiers. Designed for systems
requiring output swing below ground but lacking a negative
power supply, the ISL59833 generates the required negative
rail internally from a +3.3V power supply. This allows for
DC-accurate coupling of video onto a 75Ω double-terminated
line. The buffers have an integrated 6dB, eliminating the need
for external gain-setting resistors. An external reference
voltage can be applied to the REF pin to shift the analog video
level down by the desired amount.
• Generates negative rail from from single +3.3V supply
• No output DC blocking capacitor needed
• 200MHz -3dB bandwidth
• 50MHz 0.1dB bandwidth
• Fixed gain of 2 output buffer
• Amplifier enable/disable function control
• Outputs are high impedance in power-down mode
• Pb-free plus anneal available (RoHS compliant)
Ordering Information
Applications
PART NUMBER
(Note)
PART
MARKING REEL
TAPE & PACKAGE
(Pb-free)
PKG.
DWG. #
• Driving video
ISL59833IAZ
59833 IAZ
-
16 Ld QSOP MDP0040
16 Ld QSOP MDP0040
Pinout
ISL59833IAZ-T7 59833 IAZ
7”
ISL59833
(16 LD QSOP)
TOP VIEW
NOTE: Intersil Pb-free plus anneal products employ special Pb-free
material sets; molding compounds/die attach materials and 100%
matte tin plate termination finish, which are RoHS compliant and
compatible with both SnPb and Pb-free soldering operations. Intersil
Pb-free products are MSL classified at Pb-free peak reflow
temperatures that meet or exceed the Pb-free requirements of
IPC/JEDEC J STD-020.
RIN
GIN
1
2
3
4
5
6
7
8
16 ROUT
15 GOUT
14 BOUT
13 VCC
12 EN
BIN
REF
VEE
GND
11 VCC
10 NC
VEEOUT
DGND
9
DVCC
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1
1-888-INTERSIL or 1-888-468-3774 | Intersil (and design) is a registered trademark of Intersil Americas Inc.
Copyright © Intersil Americas Inc. 2005, 2006. All Rights Reserved.
All other trademarks mentioned are the property of their respective owners.
ISL59833
Absolute Maximum Ratings
Thermal Information
V
V
, Supply Voltage between V and GND . . . . . . . . . . . . . . . . .5V
Operating Temperature . . . . . . . . . . . . . . . . . . . . . . .-40°C to +85°C
Maximum Die Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . +150°C
Storage Temperature . . . . . . . . . . . . . . . . . . . . . . . .-65°C to +150°C
Lead Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +260°C
Power Dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . See Curves
Pb-free reflow profile . . . . . . . . . . . . . . . . . . . . . . . . . .see link below
http://www.intersil.com/pbfree/Pb-FreeReflow.asp
CC
, V
S
. . . . . . . . . . . . . . . . . . . . . . . . . .VCC + 0.3V, VEE - 0.3V
IN REF
Voltage between V and V
Maximum Continuous Output Current . . . . . . . . . . . . . . . . . . . 30mA
ESD Classification
. . . . . . . . . . . . . . . . . . . . . . . . . .±2V
IN
REF
Human Body Model . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2000V
Machine Model . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 200V
CAUTION: Stresses above those listed in “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress only rating and operation of the
device at these or any other conditions above those indicated in the operational sections of this specification is not implied.
IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typical values are for information purposes only. Unless otherwise noted, all tests
are at the specified temperature and are pulsed tests, therefore: T = T = T
A
J
C
AC Electrical Specifications
V
= DV
= +3.3V, REF = GND, T = +25°C, R = 150Ω, unless otherwise specified.
CC A L
CC
DESCRIPTION
3dB Bandwidth
PARAMETER
CONDITIONS
= 200mV
MIN
TYP
200
100
50
MAX
UNIT
MHz
MHz
MHz
V/µs
%
BW - 3dB
V
V
V
V
OUT
OUT
OUT
PP
= 2V
= 2V
PP
PP
BW 0.1dB
0.1dB Bandwidth
Slew Rate
S
= 2V
PP
500
R
G
P
IN
d
d
Differential Gain
Differential Phase
Hostile Crosstalk
Input to Output Isolation
Input Noise Voltage
0.07
0.06
-90
-70
20
°
X
I
6MHz
6MHz
dB
T
dB
V
nV/√Hz
MHz
mV
N
f
Charge Pump Switching Frequency
Load Regulation
168
9
CP
Load Reg
V
I
= 0mA to 10mA
EE
30
EE
V
Output Amp Ripple Voltage
30
mV
RIPPLE
With Bead Core to DV
10
mV
CC
DC Electrical Specifications
V
= D = +3.3V, REF = GND, T = +25°C, R = 150Ω, unless otherwise specified.
VCC A L
CC
PARAMETER
V+
DESCRIPTION
CONDITIONS
MIN
TYP
MAX
3.6
UNIT
V
Supply Range
Gain Error
3.0
V %
G
R
R
= 150Ω, V
= 150Ω
= -1V to +2.5V
OUT
1.5
%
L
ΔG
Gain Matching
0.5
±0.1
7
%
L
I
Analog Input Leakage Current
Output Offset Voltage
Maximum Output Voltage
V
V
= 0V to 1.5V
±1
µA
mV
V
IN
IN
V
V
= 0
-25
2.4
2.7
+25
OS
REF
R
R
R
R
R
R
= 75Ω
= 150Ω
= 75Ω
= 150Ω
2.5
2.9
-1.3
-1.5
80
OUT +
L
L
L
L
L
L
V
V
Minimum Output Voltage
-1
V
OUT -
-1.2
V
I
I
Output Current
= 10Ω, V = 1.2V
IN
50
mA
mA
kΩ
µA
dB
OUT +
OUT -
Output Current
= 10Ω, V = -0.3V
IN
-40
500
2.3
62
-18
3.5
Z
Disabled Output Impedance
EN = 3.3V (Amp Disabled)
OUT
REF
I
Reference Input Leakage Current
Power Supply Rejection Ratio
1
PSRR
50
FN6334.1
March 5, 2007
2
ISL59833
DC Electrical Specifications
V
= D
VCC
= +3.3V, REF = GND, T = +25°C, R = 150Ω, unless otherwise specified. (Continued)
CC
A
L
PARAMETER
DESCRIPTION
CONDITIONS
EN = GND (Amp Enabled)
EN = 3.3V (Amp Disabled)
MIN
TYP
97
MAX
130
90
UNIT
mA
I
Supply Current
S
60
mA
Pin Descriptions
PIN NUMBER
PIN NAME
PIN FUNCTION
EQUIVALENT CIRCUIT
1
RIN
Analog input
V
CC
V
EE
CIRCUIT 1
2
3
4
GIN
BIN
Analog input
Analog input
Reference Circuit 1
Reference Circuit 1
REF
Reference input
High impedance input controlling
offset of amplifiers
R
G
B
IN
IN
IN
V
CC
R
G
B
OUT
OUT
OUT
+
-
3
REF
x1
V
EE
CIRCUIT 2
5
VEE
Chip substrate (negative power supply
for amplifiers)
V
CC
V
EE OUT
-
+
D
VCC
V
EE
CHARGE
PUMP
D
GND
CIRCUIT 3
6
GND
VEE OUT
DGND
DVCC
NC
Analog ground
7
8
Charge pump output
Charge pump ground
Charge pump supply voltage
Not connected
Reference Circuit 3
Reference Circuit 3
Reference Circuit 3
9
10
11, 13
VCC
Positive power supply
FN6334.1
March 5, 2007
3
ISL59833
Pin Descriptions (Continued)
PIN NUMBER
PIN NAME
PIN FUNCTION
EQUIVALENT CIRCUIT
12
EN
Power-down Input
V
CC
Low: Normal Operation
High: Power-down Charge Pump and
Amplifiers
V
EE
CIRCUIT 4
14
BOUT
Analog output
V
CC
V
EE
CIRCUIT 5
15
16
GOUT
ROUT
Analog output
Analog output
Reference Circuit 5
Reference Circuit 5
Typical Performance Curves
3
5
A
R
= +2
= 500Ω
L
A
C
= +2
= 0pF
V
L
V
9pF
2
1
4.7pF
2.2pF
3
1
1kΩ
0
500Ω
0pF
-1
-3
-5
-1
-2
-3
150Ω
75Ω
100k
1M
10M
100M
1G
1M
10M
100M
1G
FREQUENCY (Hz)
FREQUENCY (Hz)
FIGURE 1. GAIN vs FREQUENCY FOR VARIOUS R
FIGURE 2. GAIN vs FREQUENCY FOR VARIOUS C
LOAD
LOAD
5
300
A
C
R
= +2
= 0pF
= 500Ω
A
R
= +2
= 500Ω
L
V
L
L
V
0
-5
-3dB ROLL-OFF
240
180
120
60
-10
-15
-20
-25
-30
-35
-0.1dB ROLL-OFF
0
2.25
1
100
200
300
400
500
2.80
3.35
3.90
4.45
5.00
FREQUENCY (MHz)
TOTAL SUPPLY VOLTAGE, V
CC
- V (V)
EE
FIGURE 3. V
PIN OUTPUT FREQUENCY RESPONSE
FIGURE 4. GAIN ROLL-OFF
REF
FN6334.1
March 5, 2007
4
ISL59833
Typical Performance Curves (Continued)
-30
-40
1.6
A
R
= +2
= 500Ω
A
R
C
= +2
= 500Ω
= 3.9pF
V
L
V
L
L
-50
1.2
0.8
0.4
0
-60
ENABLED
-70
-80
DISABLED
-90
-100
-110
-120
100k
1M
10M
FREQUENCY (Hz)
100M
1G
2.2 2.4 2.6 2.8 3.0 3.2 3.4 3.6 3.8 4.0
SUPPLY VOLTAGE (V)
FIGURE 5. PEAKING vs SUPPLY VOLTAGE
FIGURE 6. CROSS TALK CHANNEL TO CHANNEL (TYPICAL)
-20
120
A
R
= +2
= 500Ω
A
R
= +2
= 500Ω
L
V
L
V
-30
-40
-50
-60
-70
-80
-90
-100
100
80
60
40
20
0
100k
1M
10M
100M
1G
1.0
1.5
2.0
2.5
3.0
3.5
FREQUENCY (Hz)
SUPPLY VOLTAGE (V)
FIGURE 7. INPUT TO OUTPUT ISOLATION vs FREQUENCY
FIGURE 8. SUPPLY CURRENT vs SUPPLY VOLTAGE
200
95
A
R
= +2
= 500Ω
= 3.3V
V
L
-3dB
V
CL
160
A
R
= +2
= 500Ω
90
85
80
75
V
L
120
80
40
0
-0.1dB
25
55
85
TEMPERATURE (°C)
115
145
25
55
85
115
145
TEMPERATURE (°C)
FIGURE 9. BANDWIDTH vs TEMPERATURE
FIGURE 10. SUPPLY CURRENT vs TEMPERATURE
FN6334.1
March 5, 2007
5
ISL59833
Typical Performance Curves (Continued)
0
-10
-20
-30
-40
-50
-60
-70
-80
100
VCC = DVCC = 3.3V
V
= 100mV
AC
P-P
R
= 150Ω
L
10
1
0.1
0.01
10k
100k
1M
10M
100M
10k
100k
1M
10M
FREQUENCY (Hz)
FREQUENCY (Hz)
FIGURE 11. OUTPUT IMPEDANCE vs FREQUENCY
FIGURE 12. POWER SUPPLY REJECTION RATIO vs
FREQUENCY
1k
-30
-40
100
THD
-50
-60
e
N
10
1
-70
2ND HD
I +
3RD HD
-80
N
I -
N
-90
0.1
10
-100
100
1k
10k
100k
1M
10M
0
10
20
30
40
FREQUENCY (Hz)
FUNDAMENTAL FREQUENCY (MHz)
FIGURE 13. VOLTAGE AND CURRENT NOISE vs FREQUENCY
FIGURE 14. HARMONIC DISTORTION vs FREQUENCY
-30
-40
0
-50
-0.02
-0.04
-0.06
-0.08
THD
= 10MHz
F
-60
-70
-80
-90
IN
THD
= 1MHz
F
IN
0.5
1.0
1.5
2.0
2.5
P-P
3.0
3.5
IRE
OUTPUT VOLTAGE (V
)
FIGURE 15. THD vs OUTPUT VOLTAGE
FIGURE 16. DIFFERENTIAL GAIN
FN6334.1
March 5, 2007
6
ISL59833
Typical Performance Curves (Continued)
0
-0.02
-0.04
-0.06
-0.08
TIME (2µs/DIV)
IRE
FIGURE 17. DIFFERENTIAL PHASE
FIGURE 18. DISABLE TIME
TIME (200ns/DIV)
TIME (10ns/DIV)
FIGURE 19. ENABLE TIME
FIGURE 20. SMALL SIGNAL RISE AND FALL TIMES
0
-10
-20
-30
-40
-50
-60
-70
-80
-90
0
100 200 300 400 500 600 700 800 900 1000
FREQUENCY (Hz)
TIME (10ns/DIV)
FIGURE 21. LARGE SIGNAL RISE AND FALL TIMES
FIGURE 22. NOISE FLOOR WITH CHARGE PUMP HARMONICS
FN6334.1
March 5, 2007
7
ISL59833
Typical Performance Curves (Continued)
3.25
1.6
1.2
0.8
0.4
0
BACKDRIVE ACROSS 5Ω RESISTOR
TYPICAL CHANNEL
3.00
2.75
VCC = 3.3V
A
C
= +2
= 3.9pF
V
L
2.50
50
250
450
650
850
1050
0
1
2
3
4
5
LOAD RESISTANCE (Ω)
BACKDRIVE VOLTAGE (V)
FIGURE 23. MAXIMUM OUTPUT MAGNITUDE vs LOAD
RESISTANCE
FIGURE 24. BACKDRIVE VOLTAGE vs CURRENT
AMP DISABLED OUTPUT LOADING
JEDEC JESD51-3 LOW EFFECTIVE THERMAL
JEDEC JESD51-7 HIGH EFFECTIVE THERMAL
CONDUCTIVITY TEST BOARD
1.4
CONDUCTIVITY TEST BOARD
1.8
1.6
1.4
1.2
1.0
1.116W
1.2
791mW
0.8
1.0
0.8
0.6
0.4
0.2
0
0.6
0.4
0.2
0
0
25
50
75 85 100
125
150
0
25
50
75 85 100
125
150
AMBIENT TEMPERATURE (°C)
AMBIENT TEMPERATURE (°C)
FIGURE 25. PACKAGE POWER DISSIPATION vs AMBIENT
TEMPERATURE
FIGURE 26. PACKAGE POWER DISSIPATION vs AMBIENT
TEMPERATURE
FN6334.1
March 5, 2007
8
ISL59833
Block Diagram
V
CC
R
+
IN
R
6dB
-
OUT
REF
G
+
IN
G
6dB
-
OUT
B
+
IN
B
6dB
-
OUT
DV
CC
CHARGE
PUMP
V
EE-OUT
V
EE
V
= 2V - V
IN
OUT
REFERENCE
FN6334.1
March 5, 2007
9
ISL59833 + DC-Restore Solution
1
2
3
4
5
6
7
8
IN1
IN2 16
COM1 COM2 15
NC1
V-
NC2 14
V+ 13
R
7
2kΩ
GND
NC 12
NC3 11
(No Connect)
NC4
COM4 COM3 10
YO
Pb
Pr
R
1
IN4
IN3 9
CN = Option for lower
charge pump noise
75Ω
R
R
10
2kΩ
ISL43140
9
2kΩ
YO
C
12
20pF
C
C
C
0.1µF
0.1µF
0.1µF
R
R
R
75Ω
75Ω
75Ω
4
5
6
4
5
6
1
2
3
4
5
6
7
8
RIN
ROUT 16
GOUT 15
BOUT 14
VCC 13
EN 12
R
2
75Ω
GIN
Pb
Pr
C
13
20pF
BIN
V
CC
REF
C
C
C
R
3
75Ω
1
14
7
V
(-1.6V)
EE
1kΩ
0.1µF
20pF
0.1µF
VEE
R
12
GND
VEEOUT
VCC 11
NC 10
ENABLE
V
CC
V
V
CC
CC
2
1
V
+ C
CC
16
1µF
C
OFFSET
CONTROL
11
C
0.1µF
15
3
0.1µF
DGND DVCC
ISL59833
9
GND
COMP
SYNC OUT
Option: Panasonic 120Ω Bead
VDD
1
2
3
4
8
7
6
5
C
8
0.1µF
C
EXC3BP121H
Lower Amp output noise from charge pump
4
COMP
VIDEO IN
OUT
0.1µF
VSYNC
OUT
RESET
R
13
681kΩ
C
BACK
PORCH
OUT
9
0.1µF
GND
C
10
EL1881
0.1µF
ISL59833
Demo Board Schematic
RED_IN
R
1
75Ω
RED_OUT
R
R
R
75Ω
75Ω
75Ω
4
5
6
GREEN_IN
1
2
3
4
5
6
7
8
RIN
ROUT 16
GOUT 15
BOUT 14
VCC 13
EN 12
R
2
75Ω
GIN
GREEN_OUT
BLUE_OUT
BIN
V
CC
REF
C
C
4
3
R
3
0.1µF
0.1µF
75Ω
VEE
GND
VEEOUT
VCC 11
NC 10
ENABLE
2
1
V
CC
C
2
R
R
4
C
0.1µF
8
5
0.1µF
3
V
DGND DVCC
9
CC
499Ω 1kΩ
OFFSET
CONTROL
Option: Panasonic 120Ω Bead
EXC3BP121H
Lower Amp output noise from charge pump
realized differential gain stage and finally through a
proprietary common emitter output stage for improved
rail-to-rail output performance. The result is a highly-stable,
low distortion, low power, and high frequency amplifier
capable of driving moderately capacitive loads with near
rail-to-rail performance.
Description of Operation and Application
Information
Theory Of Operation
The ISL59833 is a highly practical and robust marriage of
three high bandwidth, high speed, low power, rail-to-rail
voltage feedback amplifiers with a charge pump to provide a
negative rail without an additional power supply. Designed to
operate with a single supply voltage range from 0V to 3.3V,
the ISL59833 eliminates the need for a split supply with the
incorporation of a charge pump capable of generating a
bottom rail as much as 1.6V below ground for a 4.9V range
on a single 3.3V supply. This performance is ideal for NTSC
video with its negative-going sync pulses.
INPUT OUTPUT RANGE
The three amplifier channels have an input common mode
voltage range from 0.15V below the bottom rail to within
100mV of the positive supply, V + pin (Note: bottom rail is
S
established by the charge pump at negative one half the
positive supply). As the input signal moves outside the
specified range, the output signal will exhibit increasingly
higher levels of harmonic distortion. And of course, as load
resistance becomes lower, the current drive capability of the
device will be challenged and its ability to drive close to each
rail is reduced. For instance, with a load resistance of 1kΩ
the output swing is within a 100mV of the rails, while a load
resistance of 150Ω limits the output swing to within around
300mV of the rails.
THE AMPLIFIER
The ISL59833 fabricated on a di-electrically isolated high
speed 5V Bi-CMOS process with 4GHz PNPs and NPN
transistor exceeding 20GHz - perfect for low distortion, low
power demand and high frequency circuits. While the
ISL59833 utilizes somewhat standard voltage mode
feedback topologies, there are many non-standard analog
features providing its outstanding bandwidth, rail-to-rail
operation, and output drive capabilities. The input signal
initially passes through a folded cascode, a topology
providing enhanced frequency response by essentially fixing
the base collector voltage at the junction of the input and
gain stage. The collector of each input device looks directly
into an emitter that is tied closely to ground through a
resistor and biased with a very stable DC source. Since the
voltage of this collector is "locked stable" the effective
bandwidth limiting of the Miller capacitance is greatly
reduced. The signal is then passed through a second fully-
AMPLIFIER OUTPUT IMPEDANCE
To achieve near rail-to-rail performance, the output stage of
the ISL59833 uses transistors in the common emitter
configuration, typically producing higher output impedance
than the standard emitter follower output stage. The
exceptionally high open loop gain of the ISL59833 and local
feedback reduces output impedance to less than a 2Ω at low
frequency. However, since output impedance of the device is
exponentially modulated by the magnitude of the open loop
gain, output impedance increases with frequency as the
open loop gain decreases with frequency. This inductive-like
effect of the output impedance is countered in the ISL59833
FN6334.1
March 5, 2007
11
ISL59833
with proprietary output stage topology, keeping the output
impedance low over a wide frequency range and making it
possible to easily and effectively drive relatively heavy
capacitive loads (see Figure 11).
The ripple on the outputs is typically well below the noise
floor of the signal.
There are two ways to further reduce the output supply
noise:
THE CHARGE PUMP
• Add a 120Ω bead in series between V
and DV . This
CC
CC
The ISL59833 charge pump provides a bottom rail up to
1.65V below ground while operating on a 0V to 3.3V power
supply. The charge pump is internally regulated to one-half
the potential of the positive supply. This internal multi-phase
charge pump is driven by a 110MHz differential ring
reduces the coupling between the charge pump and the
analog amplifier supplies.
• Add a 20pF capacitor between the back load 75Ω resistor
and ground (see “ISL59833 + DC-Restore Solution” on
page 10). This will attenuate frequencies above 100MHz.
oscillator driving a series of inverters and charge storage
circuitry. Each series inverter charges and places parallel
adjoining charge circuitry slightly out of phase with the
immediately preceding block. This generates a negative rail
of about -1.6V with a low amplitude ripple voltage from the
charge pump action. Some of this ripple is coupled into the
output signals at a very low amplitude, as seen in Figure 22.
The system operates at sufficiently high frequencies that any
related charge pump noise is far beyond standard video
bandwidth requirements. Still, appropriate bypassing
discipline must be observed, and all pins related to either the
power supply or the charge pump must be properly
bypassed. See “Power Supply Bypassing and Printed Circuit
Board Layout” on page 14.
I +
N
I -
N
OUT
BIAS
FIGURE 27. SIMPLIFIED SCHEMATIC
FN6334.1
March 5, 2007
12
ISL59833
THE VREF PIN
YPbPr
YPbPr signals originating from a DVD player requiring three
channels of very tightly-controlled amplifier gain accuracy
present no difficulty for the ISL59833. Specifically, this
standard encodes sync on the Y channel and it is a negative-
going signal, which is easily handled by the ISL59833
without the need for an additional supply as the ISL59833
generates a negative rail placed at negative 1/2 the positive
supply. Additionally, the Pb and Pr are bipolar analog signals
and the video signals are negative-going, and again, easily
handled by the ISL59833.
Applying a voltage to the VREF pin simply places that
voltage on what would usually be the ground side of the gain
resistor of the amplifier, resulting in a DC-level shift of the
output signal. Applying 100mV to the VREF pin would apply
a -100mV DC level shift to the outgoing signal. The charge
pump provides sufficient bottom room to accommodate the
shifted signal. VREF may be connected to ground for back
porch at ground.
The ISL59833 buffers the VREF voltage before applying it to
the triple amplifiers, isolating the input from the amplifiers
and allowing it to be driven by moderate-impedance voltage
sources.
DRIVING CAPACITIVE LOADS AND CABLES
The ISL59833 (internally-compensated to drive 75Ω cables)
will drive 10pF loads in parallel with 1kΩ with less than 5dB
of peaking. If less peaking is required, a small series resistor,
usually between 5Ω to 50Ω, can be placed in series with the
output. This will reduce peaking at the expense of a slight
closed loop gain reduction. When used as a cable driver,
double termination is always recommended for reflection-
free performance. For those applications, a back-termination
series resistor at the amplifier's output will isolate the
amplifier from the cable and allow extensive capacitive drive.
However, other applications may have high capacitive loads
without a back-termination resistor. Again, a small series
resistor at the output can help to reduce peaking. The
ISL59833 is a triple amplifier designed to drive three
channels; simply deal with each channel separately as
described in this section.
THE VEE PIN
The VEE pin is the output pin for the charge pump. A
voltmeter applied to this pin will display the output of the
charge pump. This pin does not affect the functionality of the
part. One may use this pin as an additional voltage source.
Keep in mind that the output of this pin is generated by the
internal charge pump and a fully regulated supply that must
be properly bypassed. We recommend a 0.1µF ceramic
capacitor placed as close to the pin and connected to the
ground plane of the board.
INPUT, OUTPUT AND SUPPLY VOLTAGE RANGE
The ISL59833 is designed to operate with a single supply
voltage range of from 0V to 3.3V. The need for a split supply
has been eliminated with the incorporation of a charge pump
capable of generating a bottom rail as much as 1.6V below
ground, for a 4.9V range on a single 3.3V supply. This
performance is ideal for NTSC video with its negative-going
sync pulses.
DC-RESTORE
When the ISL59833 is AC-coupled it becomes necessary to
restore the DC reference for the signal. This is accomplished
with a DC-restore system applied between the capacitive
"AC" coupling and the input of the device. Refer to
“ISL59833 + DC-Restore Solution” on page 10.
VIDEO PERFORMANCE
For good video performance, an amplifier is required to
maintain the same output impedance and the same
frequency and phase response as DC levels are changed at
the output. This is especially difficult when driving a standard
video load of 150Ω because of the change in output current
with changing DC levels. Special circuitry has been
incorporated into the ISL59833 for the reduction of output
impedance variation with the current output. This results in
outstanding differential gain and differential phase
specifications of 0.06% and 0.1°, while driving 150Ω at a
gain of +2. Driving higher impedance loads would result in
similar or better differential gain and differential phase
performance.
AMPLIFIER DISABLE
The ISL59833 can be disabled and its output placed in a
high impedance state. The turn-off time is around 25ns and
the turn-on time is around 200ns. When disabled, the
amplifier's supply current is reduced to 80mA typically,
reducing power consumption. The amplifier's power-down
can be controlled by standard TTL or CMOS signal levels at
the EN pin. The applied logic signal is relative to the GND
pin. Letting the EN pin float or applying a signal that is less
than 0.8V above GND will enable the amplifier. The amplifier
will be disabled when the signal at EN pin is 2V above GND.
The V charge pump remains active.
EE
NTSC
OUTPUT DRIVE CAPABILITY
The ISL59833 (generating a negative rail internally) is ideally
suited for NTSC video with its accompanying negative-going
sync signals, which is easily handled by the ISL59833
without the need for an additional supply as the ISL59833
generates a negative rail with an internal charge pump
referenced at negative 1/2 the positive supply.
The ISL59833 does not have internal short-circuit protection
circuitry. A short-circuit current of 80mA sourcing and 150mA
sinking for the output is connected half way between the rails
with a 10Ω resistor. If the output is shorted indefinitely, the
power dissipation could easily increase such that the part will
be destroyed. Maximum reliability is maintained if the output
FN6334.1
March 5, 2007
13
ISL59833
current never exceeds ±40mA, after which the electro-
migration limit of the process will be exceeded and the part
will be damaged. This limit is set by the design of the internal
metal interconnections.
Where:
V = Supply voltage
S
I
= Maximum quiescent supply current
SMAX
POWER DISSIPATION
V
= Maximum output voltage of the application
OUT
With the high output drive capability of the ISL59837, it is
possible to exceed the +150°C absolute maximum junction
temperature under certain load current conditions.
Therefore, it is important to calculate the maximum junction
temperature for an application to determine if load conditions
or package types need to be modified to assure operation of
the amplifier in a safe operating area.
R
= Load resistance tied to ground
LOAD
I
= Load current
LOAD
i = Number of output channels
By setting the two P equations equal to each other, we
DMAX
can solve the output current and R
overheat.
to avoid the device
LOAD
The maximum power dissipation allowed in a package is
determined according to:
Power Supply Bypassing and Printed Circuit
Board Layout
T
– T
AMAX
JMAX
--------------------------------------------
PD
=
Strip line design techniques are recommended for the input
and output signal traces. As with any high frequency device,
a good printed circuit board layout is necessary for optimum
performance. Lead lengths should be as short as possible.
The power supply pin must be well bypassed to reduce the
risk of oscillation. For normal single supply operation, where
MAX
Θ
JA
(EQ. 1)
Where:
T
= Maximum junction temperature
= Maximum ambient temperature
JMAX
T
AMAX
the V - pin is connected to the ground plane, a single 4.7µF
S
tantalum capacitor in parallel with a 0.1µF ceramic capacitor
Θ
= Thermal resistance of the package
JA
from V + to GND will suffice. This same capacitor
combination should be placed at each supply pin to ground if
split-internal supplies are to be used. In this case, the V -
pin becomes the negative supply rail.
S
The maximum power dissipation actually produced by an IC
is the total quiescent supply current times the total power
supply voltage, plus the power in the IC due to the load, or:
S
for sourcing:
For good AC performance, parasitic capacitance should be
kept to a minimum. Use of wire-wound resistors should be
avoided because of their additional series inductance. Use
of sockets should also be avoided if possible. Sockets add
parasitic inductance and capacitance can result in
V
i
OUT
R i
L
-----------------
i) ×
OUT
PD
= V × I
+ (V – V
MAX
S
SMAX
SMAX
S
(EQ. 2)
(EQ. 3)
for sinking:
compromised performance. Minimizing parasitic capacitance
at the amplifier's inverting input pin is also very important.
PD
= V × I
+ (V
i – V ) × I
i
LOAD
MAX
S
OUT
S
FN6334.1
March 5, 2007
14
ISL59833
Quarter Size Outline Plastic Packages Family (QSOP)
A
MDP0040
QUARTER SIZE OUTLINE PLASTIC PACKAGES FAMILY
D
(N/2)+1
N
INCHES
SYMBOL QSOP16 QSOP24 QSOP28 TOLERANCE NOTES
A
A1
A2
b
0.068
0.006
0.056
0.010
0.008
0.193
0.236
0.154
0.025
0.025
0.041
16
0.068
0.006
0.056
0.010
0.008
0.341
0.236
0.154
0.025
0.025
0.041
24
0.068
0.006
0.056
0.010
0.008
0.390
0.236
0.154
0.025
0.025
0.041
28
Max.
±0.002
±0.004
±0.002
±0.001
±0.004
±0.008
±0.004
Basic
-
PIN #1
I.D. MARK
E
E1
-
-
-
1
(N/2)
c
-
B
D
1, 3
0.010 C A B
E
-
e
E1
e
2, 3
H
-
C
SEATING
L
±0.009
Basic
-
PLANE
L1
N
-
0.007 C A B
b
0.004 C
Reference
-
Rev. F 2/07
L1
NOTES:
1. Plastic or metal protrusions of 0.006” maximum per side are not
included.
A
2. Plastic interlead protrusions of 0.010” maximum per side are not
included.
c
SEE DETAIL "X"
3. Dimensions “D” and “E1” are measured at Datum Plane “H”.
4. Dimensioning and tolerancing per ASME Y14.5M-1994.
0.010
A2
GAUGE
PLANE
L
A1
4°±4°
DETAIL X
All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems.
Intersil Corporation’s quality certifications can be viewed at www.intersil.com/design/quality
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without
notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and
reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result
from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.
For information regarding Intersil Corporation and its products, see www.intersil.com
FN6334.1
March 5, 2007
15
相关型号:
ISL59834
Quad Channel, Single Supply, Video Reconstruction Filter with On-Board Charge Pump
INTERSIL
ISL59834IRZ
Quad Channel, Single Supply, Video Reconstruction Filter with On-Board Charge Pump
INTERSIL
©2020 ICPDF网 联系我们和版权申明