AD8232ACPZ-R7 [ADI]

Single-Lead, Heart Rate Monitor Front End; 单导联,心率监测仪前端
AD8232ACPZ-R7
型号: AD8232ACPZ-R7
厂家: ADI    ADI
描述:

Single-Lead, Heart Rate Monitor Front End
单导联,心率监测仪前端

模拟IC 信号电路
文件: 总28页 (文件大小:652K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
Single-Lead, Heart Rate Monitor Front End  
Data Sheet  
AD8232  
FEATURES  
FUNCTIONAL BLOCK DIAGRAM  
20  
19  
18  
17  
16  
Fully integrated single-lead ECG front end  
Low supply current: 170 µA (typical)  
Common-mode rejection ratio: 80 dB (dc to 60 Hz)  
Two or three electrode configurations  
High signal gain (G = 100) with dc blocking capabilities  
2-pole adjustable high-pass filter  
Accepts up to 300 mV of half cell potential  
Fast restore feature improves filter settling  
Uncommitted op amp  
3-pole adjustable low-pass filter with adjustable gain  
Leads off detection: ac or dc options  
Integrated right leg drive (RLD) amplifier  
Single-supply operation: 2.0 V to 3.5 V  
Integrated reference buffer generates virtual ground  
Rail-to-rail output  
HPSENSE  
IAOUT  
REFIN  
+V  
GND  
S
HPDRIVE  
+IN  
1
FR  
AC/DC  
SDN  
15  
14  
13  
12  
S1 10kΩ  
A3  
2
3
IA  
–IN  
150kΩ  
AD8232  
4
5
LOD+  
RLDFB  
A2  
C1  
C2  
LEADS-OFF  
DETECTION  
LOD–  
RLD  
11  
S2  
10kΩ  
A1  
OUT  
SW  
OPAMP+ REFOUT OPAMP–  
6
7
8
9
10  
Internal RFI filter  
8 kV HBM ESD rating  
Figure 1.  
Shutdown pin  
20-lead 4 mm × 4 mm LFCSP package  
APPLICATIONS  
Fitness and activity heart rate monitors  
Portable ECG  
Remote health monitors  
Gaming peripherals  
Biopotential signal acquisition  
GENERAL DESCRIPTION  
To improve common-mode rejection of the line frequencies  
in the system and other undesired interferences, the AD8232  
includes an amplifier for driven lead applications, such as right  
leg drive (RLD).  
The AD8232 is an integrated signal conditioning block for ECG  
and other biopotential measurement applications. It is designed  
to extract, amplify, and filter small biopotential signals in the  
presence of noisy conditions, such as those created by motion or  
remote electrode placement. This design allows for an ultralow  
power analog-to-digital converter (ADC) or an embedded  
microcontroller to acquire the output signal easily.  
The AD8232 includes a fast restore function that reduces the  
duration of otherwise long settling tails of the high-pass filters.  
After an abrupt signal change that rails the amplifier (such as a  
leads off condition), the AD8232 automatically adjusts to a  
higher filter cutoff. This feature allows the AD8232 to recover  
quickly, and therefore, to take valid measurements soon after  
connecting the electrodes to the subject.  
The AD8232 can implement a two-pole high-pass filter for  
eliminating motion artifacts and the electrode half-cell potential.  
This filter is tightly coupled with the instrumentation architec-  
ture of the amplifier to allow both large gain and high-pass  
filtering in a single stage, thereby saving space and cost.  
The AD8232 is available in a 4 mm × 4 mm, 20-lead LFCSP  
package. Performance is specified from 0°C to 70°C and is  
operational from −40°C to +85°C.  
An uncommitted operational amplifier enables the AD8232 to  
create a three-pole low-pass filter to remove additional noise.  
The user can select the frequency cutoff of all filters to suit  
different types of applications.  
Rev. A  
Document Feedback  
Information furnished by Analog Devices is believed to be accurate and reliable. However, no  
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other  
rightsof third parties that may result fromits use. Specifications subject to change without notice. No  
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.  
Trademarks andregisteredtrademarks are the property of their respective owners.  
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.  
Tel: 781.329.4700 ©2012–2013 Analog Devices, Inc. All rights reserved.  
Technical Support  
www.analog.com  
 
 
 
 
AD8232  
Data Sheet  
TABLE OF CONTENTS  
Features .............................................................................................. 1  
Standby Operation ..................................................................... 19  
Input Protection ......................................................................... 19  
Radio Frequency Interference (RFI)........................................ 20  
Power Supply Regulation and Bypassing ................................ 20  
Input Referred Offsets ............................................................... 20  
Layout Recommendations ........................................................ 20  
Applications Information.............................................................. 21  
Eliminating Electrode Offsets .................................................. 21  
High-Pass Filtering .................................................................... 21  
Low-Pass Filtering and Gain..................................................... 23  
Driving Analog-to-Digital Converters.................................... 23  
Driven Electrode ........................................................................ 23  
Application Circuits ....................................................................... 24  
Heart Rate Measurement Next to the Heart........................... 24  
Exercise Application: Heart Rate Measured at the Hands.... 24  
Cardiac Monitor Configuration............................................... 25  
Applications....................................................................................... 1  
Functional Block Diagram .............................................................. 1  
General Description......................................................................... 1  
Revision History ............................................................................... 2  
Specifications..................................................................................... 3  
Absolute Maximum Ratings............................................................ 5  
ESD Caution.................................................................................. 5  
Pin Configuration and Function Descriptions............................. 6  
Typical Performance Characteristics ............................................. 7  
Instrumentation Amplifier Performance Curves..................... 7  
Operational Amplifier Performance Curves .......................... 10  
Right Leg Drive (RLD) Amplifier Performance Curves ....... 13  
Reference Buffer Performance Curves .................................... 14  
System Performance Curves ..................................................... 15  
Theory of Operation ...................................................................... 16  
Architecture Overview .............................................................. 16  
Instrumentation Amplifier........................................................ 16  
Operational Amplifier ............................................................... 16  
Right Leg Drive Amplifier......................................................... 17  
Reference Buffer ......................................................................... 17  
Fast Restore Circuit.................................................................... 17  
Leads Off Detection ................................................................... 18  
Portable Cardiac Monitor with Elimination of Motion  
Artifacts ....................................................................................... 25  
Packaging and Ordering Information ......................................... 27  
Outline Dimensions................................................................... 27  
Ordering Guide .......................................................................... 27  
REVISION HISTORY  
2/13—Rev. 0 to Rev. A  
Changes to Input Referred Offsets Section................................. 21  
Changes to Figure 53 and High-Pass Filtering Section............. 22  
Changes to Additional High-Pass Filtering Options Section;  
Added Table 4 ................................................................................. 23  
Changes to Low-Pass Filtering and Gain Section; Added Driving  
Analog-to-Digital Converters Section and Figure 61................ 24  
Changes to Figure 62, Figure 64, and Heart Rate Measurement  
Next to the Heart Section.............................................................. 25  
Changes to Exercise Application: Heart Rate Measured at the  
Hands and Figure 66...................................................................... 26  
Changes to Figure 68...................................................................... 27  
Changes to Table 1............................................................................ 4  
Changes to Table 2............................................................................ 6  
Change to Figure 17 ......................................................................... 9  
Changes to Figure 22 and Figure 25............................................. 11  
Changes to Figure 34 and Figure 36............................................. 14  
Changes to Figure 45, Architecture Overview Section, and  
Instrumentation Amplifier Section.............................................. 17  
Changes to Right Leg Drive Amplifier Section, Reference Buffer  
Section, Fast Restore Circuit Section, and Figure 48; Added  
Figure 46, Renumbered Sequentially........................................... 18  
Changes to Figure 49...................................................................... 19  
Changes to AC Leads Off Detection Section and Standby  
Operation Section........................................................................... 20  
8/12—Revision 0: Initial Version  
Rev. A | Page 2 of 28  
 
Data Sheet  
AD8232  
SPECIFICATIONS  
VS = 3 V, V REF = 1.5 V, VCM = 1.5 V, TA = 25°C, FR=low, SDN=high, AC/  
DC  
= low, unless otherwise noted.  
Table 1.  
Parameter  
Symbol  
Test Conditions/Comments  
Min  
Typ  
Max  
Unit  
INSTRUMENTATION AMPLIFIER  
Common-Mode Rejection Ratio,  
DC to 60 Hz  
CMRR  
VCM = 0.35 V to 2.85 V, VDIFF = 0 V  
80  
86  
dB  
VCM = 0.35 V to 2.85 V, VDIFF  
VS = 2.0 V to 3.5 V  
=
0.3 V  
80  
90  
dB  
dB  
Power Supply Rejection Ratio  
Offset Voltage (RTI)  
PSRR  
VOS  
76  
Instrumentation Amplifier Inputs  
DC Blocking Input1  
3
5
8
50  
mV  
µV  
Average Offset Drift  
Instrumentation Amplifier Inputs  
DC Blocking Input1  
Input Bias Current  
10  
0.05  
50  
1
25  
1
µV/°C  
µV/°C  
pA  
nA  
pA  
IB  
200  
100  
TA = 0°C to 70°C  
TA = 0°C to 70°C  
Input Offset Current  
IOS  
nA  
Input Impedance  
Differential  
Common Mode  
10||7.5  
5||15  
GΩ||pF  
GΩ||pF  
Input Voltage Noise (RTI)  
Spectral Noise Density  
Peak-to-Peak Voltage Noise  
f = 1 kHz  
100  
12  
14  
nV/√Hz  
µV p-p  
µV p-p  
V
f = 0.1 Hz to 10 Hz  
f = 0.5 Hz to 40 Hz  
TA = 0°C to 70°C  
Input Voltage Range  
DC Differential Input Range  
Output  
0.2  
−300  
+VS  
+300  
VDIFF  
mV  
Output Swing  
Short-Circuit Current  
Gain  
RL = 50 kΩ  
0.1  
+VS − 0.1  
V
IOUT  
AV  
6.3  
100  
0.4  
1
12  
2
mA  
V/V  
%
Gain Error  
VDIFF = 0 V  
VDIFF = −300 mV to +300 mV  
TA = 0°C to 70°C  
3.5  
%
Average Gain Drift  
Bandwidth  
RFI Filter Cutoff (Each Input)  
OPERATIONAL AMPLIFIER (A1)  
Offset Voltage  
ppm/°C  
kHz  
MHz  
BW  
1
VOS  
IB  
1
5
100  
1
100  
1
5
mV  
µV/°C  
pA  
nA  
pA  
nA  
V
dB  
dB  
Average TC  
Input Bias Current  
TA = 0°C to 70°C  
TA = 0°C to 70°C  
TA = 0°C to 70°C  
VCM = 0.5 V to 2.5 V  
Input Offset Current  
IOS  
Input Voltage Range  
0.1  
0.1  
+VS − 0.1  
+VS − 0.1  
Common-Mode Rejection Ratio  
Power Supply Rejection Ratio  
Large Signal Voltage Gain  
Output Voltage Range  
CMRR  
PSRR  
AVO  
100  
100  
110  
dB  
V
RL = 50 kΩ  
Short-Circuit Current Limit  
Gain Bandwidth Product  
Slew Rate  
Voltage Noise Density (RTI)  
Peak-to-Peak Voltage Noise (RTI)  
IOUT  
GBP  
SR  
en  
en p-p  
12  
100  
0.02  
60  
6
mA  
kHz  
V/µs  
nV/√Hz  
µV p-p  
µV p-p  
f = 1 kHz  
f = 0.1 Hz to 10 Hz  
f = 0.5 Hz to 40 Hz  
8
Rev. A | Page 3 of 28  
 
AD8232  
Data Sheet  
Parameter  
Symbol  
Test Conditions/Comments  
Min  
0.1  
Typ  
Max  
Unit  
RIGHT LEG DRIVE AMPLIFIER (A2)  
Output Swing  
RL = 50 kΩ  
+VS − 0.1  
180  
V
Short-Circuit Current  
Integrator Input Resistor  
Gain Bandwidth Product  
REFERENCE BUFFER (A3)  
Offset Error  
Input Bias Current  
Short-Circuit Current Limit  
Voltage Range  
IOUT  
11  
150  
100  
mA  
kΩ  
kHz  
120  
GDP  
VOS  
IB  
IOUT  
RL > 50 kΩ  
RL = 50 kΩ  
1
100  
12  
mV  
pA  
mA  
V
0.1  
+VS − 0.7  
DC LEADS OFF COMPARATORS  
Threshold Voltage  
Hysteresis  
Propagation Delay  
AC LEADS OFF DETECTOR  
Square Wave Frequency  
Square Wave Amplitude  
Impedance Threshold  
Detection Delay  
+VS − 0.5  
60  
0.5  
V
mV  
µs  
FAC  
IAC  
50  
10  
100  
200  
20  
175  
kHz  
nA p-p  
MΩ  
Between +IN and −IN  
S1 and S2  
110  
μs  
FAST RESTORE CIRCUIT  
Switches  
On Resistance  
Off Leakage  
RON  
8
10  
100  
12  
kΩ  
pA  
Window Comparator  
Threshold Voltage  
Propagation Delay  
Switch Timing Characteristics  
Feedback Recovery Switch On Time  
Filter Recovery Switch On Time  
Fast Restore Reset  
LOGIC INTERFACE  
Input Characteristics  
Input Voltage (AC/DC and FR)  
Low  
From either rail  
50  
2
mV  
µs  
tSW1  
tSW2  
tRST  
110  
55  
2
ms  
ms  
µs  
VIL  
VIH  
1.24  
1.35  
V
V
High  
Input Voltage (SDN)  
Low  
High  
VIL  
VIH  
2.1  
0.5  
V
V
Output Characteristics  
Output Voltage  
LOD+ and LOD− terminals  
Low  
High  
VOL  
VOH  
0.05  
2.95  
V
V
SYSTEM SPECIFICATIONS  
Quiescent Supply Current  
170  
210  
40  
230  
500  
µA  
µA  
nA  
nA  
V
TA = 0°C to 70°C  
TA = 0°C to 70°C  
Shutdown Current  
100  
Supply Range  
Specified Temperature Range  
Operational Temperature Range  
2.0  
0
−40  
3.5  
70  
+85  
°C  
°C  
1 Offset referred to the input of the instrumentation amplifier inputs. See the Input Referred Offsets section for additional information.  
Rev. A | Page 4 of 28  
 
Data Sheet  
AD8232  
ABSOLUTE MAXIMUM RATINGS  
Stresses above those listed under Absolute Maximum Ratings  
Table 2.  
may cause permanent damage to the device. This is a stress  
rating only; functional operation of the device at these or any  
other conditions above those indicated in the operational  
section of this specification is not implied. Exposure to absolute  
maximum rating conditions for extended periods may affect  
device reliability.  
Parameter  
Rating  
Supply Voltage  
3.6 V  
Output Short-Circuit Current Duration  
Maximum Voltage, Any Terminal1  
Minimum Voltage, Any Terminal1  
Storage Temperature Range  
Operating Temperature Range  
Maximum Junction Temperature  
θJA Thermal Impedance2  
θJC Thermal Impedance  
Indefinite  
+VS + 0.3 V  
−0.3 V  
−65°C to +125°C  
−40°C to +85°C  
140°C  
ESD CAUTION  
48°C/W  
4.4°C/W  
ESD Rating  
Human Body Model (HBM)  
Charged Device Model (FICDM)  
Machine Model (MM)  
8 kV  
1.25 kV  
200 V  
1 This level or the maximum specified supply voltage, whichever is the lesser,  
indicates the superior voltage limit for any terminal. If input voltages beyond  
the specified minimum or maximum voltages are expected, place resistors in  
series with the inputs to limit the current to less than 5 mA.  
2 θJA is specified for a device in free air on a 4-layer JEDEC board.  
Rev. A | Page 5 of 28  
 
 
 
AD8232  
Data Sheet  
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS  
15 FR  
HPDRIVE  
+IN  
1
2
3
4
5
14 AC/DC  
13 SDN  
12 LOD+  
11 LOD–  
AD8232  
–IN  
TOP VIEW  
RLDFB  
RLD  
NOTES  
1. CONNECT THE EXPOSED PAD TO GND OR  
LEAVE UNCONNECTED.  
Figure 2. Pin Configuration  
Table 3. Pin Function Descriptions  
Pin No. Mnemonic Description  
1
HPDRIVE  
High-Pass Driver Output. Connect HPDRIVE to the capacitor in the first high-pass filter. The AD8232 drives this pin  
to keep HPSENSE at the same level as the reference voltage.  
2
3
4
5
6
7
8
+IN  
−IN  
RLDFB  
RLD  
SW  
Instrumentation Amplifier Positive Input. +IN is typically connected to the left arm (LA) electrode.  
Instrumentation Amplifier Negative Input. −IN is typically connected to the right arm (RA) electrode.  
Right Leg Drive Feedback Input. RLDFB is the feedback terminal for the right leg drive circuit.  
Right Leg Drive Output. Connect the driven electrode (typically, right leg) to the RLD pin.  
Fast Restore Switch Terminal. Connect this terminal to the output of the second high-pass filter.  
Operational Amplifier Noninverting Input.  
OPAMP+  
REFOUT  
Reference Buffer Output. The instrumentation amplifier output is referenced to this potential. Use REFOUT as a  
virtual ground for any point in the circuit that needs a signal reference.  
9
10  
OPAMP−  
OUT  
Operational Amplifier Inverting Input.  
Operational Amplifier Output. The fully conditioned heart rate signal is present at this output. OUT can be  
connected to the input of an ADC.  
11  
12  
LOD−  
LOD+  
Leads Off Comparator Output. In dc leads off detection mode, LOD− is high when the electrode to −IN is  
disconnected, and it is low when connected. In ac leads off detection mode, LOD− is always low.  
Leads Off Comparator Output. In dc leads off detection mode, LOD+ is high when the +IN electrode is  
disconnected, and it is low when connected. In ac leads off detection mode, LOD+ is high when either the −IN  
or +IN electrode is disconnected, and it is low when both electrodes are connected.  
13  
14  
SDN  
Shutdown Control Input. Drive SDN low to enter the low power shutdown mode.  
AC/DC  
Leads Off Mode Control Input. Drive the AC/DC pin low for dc leads off mode. Drive the AC/DC pin high for ac leads  
off mode.  
15  
16  
17  
18  
19  
20  
FR  
GND  
+VS  
REFIN  
IAOUT  
HPSENSE  
Fast Restore Control Input. Drive FR high to enable fast recovery mode; otherwise, drive it low.  
Power Supply Ground.  
Power Supply Terminal.  
Reference Buffer Input. Use REFIN, a high impedance input terminal, to set the level of the reference buffer.  
Instrumentation Amplifier Output Terminal.  
High-Pass Sense Input for Instrumentation Amplifier. Connect HPSENSE to the junction of R and C that sets the  
corner frequency of the dc blocking circuit.  
EP  
Exposed Pad. Connect the exposed pad to GND or leave it unconnected.  
Rev. A | Page 6 of 28  
 
Data Sheet  
AD8232  
TYPICAL PERFORMANCE CHARACTERISTICS  
VS = 3 V, V REF = 1.5 V, VCM = 1.5 V, TA = 25°C, unless otherwise noted.  
INSTRUMENTATION AMPLIFIER PERFORMANCE CURVES  
1200  
50  
40  
1000  
800  
600  
400  
200  
0
30  
20  
10  
0
–10  
–20  
–30  
–40  
–50  
–120  
–90  
–60  
–30  
0
30  
60  
90  
120  
0
0.5  
1.0  
1.5  
2.0  
2.5  
3.0  
3.5  
CMRR (µV/V)  
INPUT COMMON-MODE VOLTAGE (V)  
Figure 3. Instrumentation Amplifier CMRR Distribution  
Figure 6. Instrumentation Amplifier Input Bias Current vs. CMV  
50  
NO DC OFFSET  
300mV OFFSET  
1400  
1200  
1000  
800  
600  
400  
200  
0
40  
30  
20  
10  
0
–10  
–2.0  
–1.5  
–1.0  
–0.5  
0
0.5  
1.0  
1.5  
2.0  
1
10  
100  
1k  
10k  
100k  
GAIN ERROR (%)  
FREQUENCY (Hz)  
Figure 4. Instrumentation Amplifier Gain Error Distribution  
Figure 7. Instrumentation Amplifier Gain vs. Frequency  
3.5  
120  
100  
80  
3.0  
2.5  
2.0  
1.5  
1.0  
0.5  
0
60  
40  
NO DC OFFSET  
+300mV OFFSET  
–300mV OFFSET  
–0.5  
20  
0
0.5  
1.0  
1.5  
2.0  
2.5  
3.0  
3.5  
10  
100  
1k  
10k  
100k  
OUTPUT VOLTAGE (V)  
FREQUENCY (Hz)  
Figure 5. Instrumentation Amplifier  
Input Common-Mode Range vs. Output Voltage  
Figure 8. Instrumentation Amplifier CMRR vs. Frequency, RTI  
Rev. A | Page 7 of 28  
 
 
AD8232  
Data Sheet  
120  
110  
100  
90  
10µV/DIV  
80  
70  
60  
50  
40  
30  
200ms/DIV  
20  
0.1  
1
10  
100  
1k  
10k  
100k  
FREQUENCY (Hz)  
Figure 9. Instrumentation Amplifier PSRR vs. Frequency  
Figure 12. Instrumentation Amplifier 0.5 Hz to 40 Hz Noise  
10k  
1k  
1.0  
0.9  
0.8  
0.7  
0.6  
0.5  
0.4  
0.3  
0.2  
0.1  
0
100  
1
0.1  
1
10  
100  
1k  
10k  
100k  
0
50  
100  
150  
200  
250  
300  
FREQUENCY (Hz)  
DC OFFSET (mV)  
Figure 10. Instrumentation Amplifier Voltage Noise Spectral Density (RTI)  
Figure 13. Instrumentation Amplifier Gain Error vs. DC Offset  
22pF  
470pF  
1nF  
10µV/DIV  
100µs/DIV  
50mV/DIV  
1s/DIV  
Figure 11. Instrumentation Amplifier 0.1 Hz to 10 Hz Noise  
Figure 14. Instrumentation Amplifier Small Signal Pulse Response  
Rev. A | Page 8 of 28  
Data Sheet  
AD8232  
4.0  
3.5  
3.0  
2.5  
2.0  
1.5  
1.0  
0.5  
0
0.8  
0.7  
0.6  
0.5  
0.4  
0.3  
0.2  
0.1  
0
I
I
B
OS  
0.5V/DIV  
100µs/DIV  
–0.5  
–0.1  
–1.0  
–40  
–0.2  
100  
–20  
–0  
20  
40  
60  
80  
TEMPERATURE (°C)  
Figure 15. Instrumentation Amplifier Large Signal Pulse Response  
Figure 18. Instrumentation Amplifier  
Input Bias Current and Input Offset Current vs. Temperature  
1.5  
1.0  
0.5  
0
0.5  
0.4  
0.3  
0.2  
0.1  
0
–0.1  
–0.2  
–0.3  
–0.4  
–0.5  
–0.5  
–40-°C  
+25°C  
+85°C  
–1.0  
–1.5  
100  
1k  
10k  
100k  
1M  
–40  
–20  
0
20  
40  
60  
80  
100  
LOAD ()  
TEMPERATURE (°C)  
Figure 16. Instrumentation Amplifier Output Swing vs. Load  
Figure 19. Instrumentation Amplifier Gain Error vs. Temperature  
0.4  
50  
40  
0.3  
0.2  
30  
20  
0.1  
10  
0
0
–10  
–20  
–30  
–40  
–50  
–0.1  
–0.2  
–0.3  
–0.4  
–40  
–20  
0
20  
40  
60  
80  
100  
–40  
–20  
0
20  
40  
60  
80  
100  
TEMPERATURE (°C)  
TEMPERATURE (°C)  
Figure 17. Instrumentation Amplifier DC Blocking Input Offset Drift  
Figure 20. Instrumentation Amplifier CMRR vs. Temperature  
Rev. A | Page 9 of 28  
AD8232  
Data Sheet  
OPERATIONAL AMPLIFIER PERFORMANCE CURVES  
1000  
800  
600  
400  
200  
0
0.5V/DIV  
100µV/DIV  
–4  
–2  
0
2
4
OFFSET VOLTAGE (mV)  
Figure 21. Operational Amplifier Offset Distribution  
Figure 24. Operational Amplifier Large Signal Transient Response  
140  
120  
100  
80  
180  
160  
10k  
GAIN  
PHASE MARGIN  
140  
120  
100  
80  
1k  
100  
10  
60  
40  
60  
20  
40  
0
20  
–20  
–40  
0
0.1  
1
10  
100  
1k  
10k  
100k  
1M  
0.1  
1
10  
100  
1k  
10k  
100k  
FREQUENCY (Hz)  
FREQUENCY (Hz)  
Figure 22. Operational Amplifier Open-Loop Gain and Phase vs.  
Frequency  
Figure 25. Operational Amplifier Voltage Spectral Noise Density vs. Frequency  
22pF  
470pF  
1nF  
5µV/DIV  
10µS/DIV  
50mV/DIV  
1s/DIV  
Figure 23. Operational Amplifier Small Signal Response for  
Various Capacitive Loads  
Figure 26. Operational Amplifier 0.1 Hz to 10 Hz Noise  
Rev. A | Page 10 of 28  
 
Data Sheet  
AD8232  
120  
110  
100  
90  
80  
5µV/DIV  
70  
60  
50  
40  
30  
20  
10  
200ms/DIV  
0
0.1  
1
10  
100  
1k  
10k  
100k  
FREQUENCY (Hz)  
Figure 27. Operational Amplifier 0.5 Hz to 40 Hz Noise  
Figure 30. Operational Amplifier Power Supply Rejection Ratio  
100  
80  
60  
40  
20  
0
–20  
–40  
–60  
–80  
–100  
20V/DIV  
10µV/DIV  
0
0.5  
1.0  
1.5  
2.0  
2.5  
3.0  
3.5  
INPUT COMMON-MODE VOLTAGE (V)  
Figure 31. Operational Amplifier Load Transient Response  
(100 μA Load Change)  
Figure 28. Operational Amplifier Bias Current vs. Input  
Common-Mode Voltage  
0.8  
0.6  
1.5  
1.0  
0.4  
0.2  
0.5  
0
0
–0.2  
–0.4  
–0.6  
–0.8  
–0.5  
–1.0  
–1.5  
–40-°C  
+25°C  
+85°C  
–40  
–20  
0
20  
40  
60  
80  
100  
100  
1k  
10k  
100k  
1M  
TEMPERATURE (°C)  
LOAD (Ω)  
Figure 32. Operational Amplifier Offset vs. Temperature  
Figure 29. Operational Amplifier Output Voltage Swing vs.  
Output Current  
Rev. A | Page 11 of 28  
AD8232  
Data Sheet  
10,000  
1,000  
100  
10  
1
–40  
–20  
0
20  
40  
60  
80  
100  
TEMPERATURE (°C)  
Figure 33. Operational Amplifier Bias Current vs. Temperature  
Rev. A | Page 12 of 28  
Data Sheet  
AD8232  
RIGHT LEG DRIVE (RLD) AMPLIFIER PERFORMANCE CURVES  
140  
120  
100  
80  
180  
GAIN  
PHASE  
160  
140  
120  
100  
80  
5µV/DIV  
60  
40  
60  
20  
40  
0
20  
–20  
–40  
1s/DIV  
0
0.01  
0.1  
1
10  
100  
1k  
10k  
100k  
1M  
FREQUENCY (Hz)  
Figure 34. RLD Amplifier Open-Loop Gain and Phase vs.  
Frequency  
Figure 37. RLD Amplifier 0.1 Hz to 10 Hz Noise  
1.5  
1.0  
0.5  
5µV/DIV  
0
–0.5  
–1.0  
–1.5  
–40-°C  
+25°C  
+85°C  
200ms/DIV  
100  
1k  
10k  
100k  
1M  
LOAD (Ω)  
Figure 35. RLD Amplifier Output Voltage Swing vs.  
Output Current  
Figure 38. RLD Amplifier 0.5 Hz to 40 Hz Noise  
10k  
1k  
100  
10  
0.1  
1
10  
100  
1k  
10k  
100k  
FREQUENCY (Hz)  
Figure 36. RLD Amplifier Voltage Spectral Noise Density vs. Frequency  
Rev. A | Page 13 of 28  
 
AD8232  
Data Sheet  
REFERENCE BUFFER PERFORMANCE CURVES  
20  
10,000.0  
1,000.0  
SOURCE  
SINK  
15  
10  
5
100.0  
10.0  
1.0  
0
–5  
–10  
–15  
–20  
0.1  
0.01  
0.10  
1
10  
0.1  
1
10  
100  
1k  
10k  
100k  
LOAD CURRENT (mA)  
FREQUENCY (Hz)  
Figure 39. Reference Buffer Load Regulation  
Figure 41. Reference Buffer Output Impedance vs.  
Frequency  
1000  
100  
10  
20mV/DIV  
10µs/DIV  
1
–40  
–20  
0
20  
40  
60  
80  
100  
TEMPERATURE (°C)  
Figure 40. Reference Buffer  
Load Transient Response (100 μA Load Change)  
Figure 42. Reference Buffer Bias Current vs. Temperature  
Rev. A | Page 14 of 28  
 
Data Sheet  
AD8232  
SYSTEM PERFORMANCE CURVES  
240  
200  
180  
160  
140  
120  
100  
80  
V
V
V
= 2V  
= 3V  
= 3.5V  
S
S
S
220  
200  
180  
160  
140  
120  
100  
60  
40  
V
V
V
= 2V  
= 3V  
= 3.5V  
S
S
S
20  
0
–40  
–20  
0
20  
40  
60  
80  
100  
–40  
–20  
0
20  
40  
60  
80  
100  
TEMPERATURE (°C)  
TEMPERATURE (°C)  
Figure 44. Shutdown Current vs. Temperature  
Figure 43. Supply Current vs. Temperature  
Rev. A | Page 15 of 28  
 
AD8232  
Data Sheet  
THEORY OF OPERATION  
+V  
HPDRIVE  
1
HPSENSE  
20  
IAOUT  
19  
SW  
6
OPAMP+  
7
OPAMP–  
9
S
17  
10k  
CHARGE  
PUMP  
+V  
S
10  
A1  
OUT  
S2  
AC/DC  
AC/DC  
–IN  
+IN  
2
3
HPA  
10kΩ  
RFI  
FILTER  
S1  
GM1  
GM2  
R
15  
13  
FR  
V
CM  
+V – 0.05V  
S
99R  
SDN  
C1  
0.05V  
14 AC/DC  
12 LOD+  
INSTRUMENTATION AMPLIFIER (IA)  
S1  
S2  
SWITCH  
TIMING  
SYNCH  
RECTIFIER  
4
5
RLDFB  
RLD  
0.7V  
11  
LOD–  
+V – 0.5V  
A2  
150kΩ  
S
AC/DC  
16 GND  
18  
8
REFOUT  
REFIN  
A3  
*ALL SWITCHES SHOWN IN DC LEADS-OFF DETECTION POSITION AND FAST RESTORE DISABLED  
= REFOUT  
Figure 45. Simplified Schematic Diagram  
The feedback of the amplifier is applied via GM2 through two  
separate paths: the two resistors divide the output signal to set  
an overall gain of 100, whereas the dc blocking amplifier integrates  
any deviation from the reference level. Consequently, dc offsets  
as large as 300 mꢀ across the GM1 inputs appear inverted and  
with the same magnitude across the inputs of GM2, all without  
saturating the signal of interest.  
ARCHITECTURE OVERVIEW  
The AD8232 is an integrated front end for signal conditioning  
of cardiac biopotentials for heart rate monitoring. It consists of  
a specialized instrumentation amplifier (IA), an operational  
amplifier (A1), a right leg drive amplifier (A2), and a midsupply  
reference buffer (A3). In addition, the AD8232 includes leads  
off detection circuitry and an automatic fast restore circuit that  
brings back the signal shortly after leads are reconnected.  
To increase the common-mode voltage range of the instrumen-  
tation amplifier, a charge pump boosts the supply voltage for the  
two transconductance amplifiers. This further prevents saturation  
of the amplifier in the presence of large common-mode signals,  
such as line interference. The charge pump runs from an internal  
oscillator, the frequency of which is set around 500 kHz.  
The AD8232 contains a specialized instrumentation amplifier  
that amplifies the ECG signal while rejecting the electrode half-cell  
potential on the same stage. This is possible with an indirect  
current feedback architecture, which reduces size and power  
compared with traditional implementations  
OPERATIONAL AMPLIFIER  
INSTRUMENTATION AMPLIFIER  
This general-purpose operational amplifier (A1) is a rail-to-rail  
device that can be used for low-pass filtering and to add additional  
gain. The following sections provide details and example circuits  
that use this amplifier.  
The instrumentation amplifier is shown in Figure 45 as  
comprised by two well-matched transconductance amplifiers  
(GM1 and GM2), the dc blocking amplifier (HPA), and an  
integrator formed by C1 and an op amp. The transconductance  
amplifier, GM1, generates a current that is proportional to the  
voltage present at its inputs. When the feedback is satisfied, an  
equal voltage appears across the inputs of the transconductance  
amplifier, GM2, thereby matching the current generated by  
GM1. The difference generates an error current that is  
integrated across Capacitor C1. The resulting voltage appears at  
the output of the instrumentation amplifier.  
Rev. A | Page 16 of 28  
 
 
 
 
 
Data Sheet  
AD8232  
the voltage at the output of the instrumentation amplifier is this  
reference voltage.  
RIGHT LEG DRIVE AMPLIFIER  
The right leg drive (RLD) amplifier inverts the common-mode  
signal that is present at the instrumentation amplifier inputs.  
When the right leg drive output current is injected into the  
subject, it counteracts common-mode voltage variations, thus  
improving the common-mode rejection of the system.  
The reference voltage level is set at the REFIN pin. It can be set  
with a voltage divider or by driving the REFIN pin from some  
other point in the circuit (for example, from the ADC reference).  
The voltage is available at the REFOUT pin for the filtering  
circuits or for an ADC input.  
The common-mode signal that is present across the inputs of  
the instrumentation amplifier is derived from the transconduct-  
ance amplifier, GM1. It is then connected to the inverting input  
of A2 through a 150 kΩ resistor.  
+V  
S
R
R
1
REFIN  
18  
A3  
C
2
1
An integrator can be built by connecting a capacitor between the  
RLD FB and RLD terminals. A good starting point is a 1 nF  
capacitor, which places the crossover frequency at about 1 kHz  
(the frequency at which the amplifier has an inverting unity  
gain). This configuration results in about 26 dB of loop gain  
available at a frequency range from 50 Hz to 60 Hz for  
common-mode line rejection. Higher capacitor values reduce  
the crossover frequency, thereby reducing the gain that is  
available for rejection and, consequently, increasing the line  
noise. Lower capacitor values move the crossover frequency to  
higher frequencies, allowing increased gain. The tradeoff is that  
with higher gain, the system can become unstable and saturate  
the output of the right leg amplifier.  
Figure 47. Setting the Internal Reference  
To limit the power consumption of the voltage divider, the use  
of large resistors is recommended, such as 10 MΩ. The designer  
must keep in mind that high resistor values make it easier for  
interfering signals to appear at the input of the reference buffer.  
To minimize noise pickup, it is recommended to place the resistors  
close to each other and as near as possible to the REFIN terminal.  
Furthermore, use a capacitor in parallel with the lower resistor  
on the divider for additional filtering, as shown in Figure 47.  
Keep in mind that a large capacitor results in better noise  
filtering but it takes longer to settle the reference after power-up.  
The total time it takes the reference to settle within 1% can be  
estimated with the formula  
Note that when using this amplifier to drive an electrode, there  
should be a resistor in series with the output to limit the current  
to be always less than 10uA even in fault conditions. For  
example, if the supply used is 3.0V, this resistor should be  
greater than 330kΩ to account for component and supply  
variations.  
R1R2C1  
tSETTLE _REFERENCE = 5×  
R1+ R2  
Note that disabling the AD8232 with the shutdown terminal  
does not discharge this capacitor.  
FAST RESTORE CIRCUIT  
RLDFB  
4
Because of the low cutoff frequency used in high-pass filters in  
ECG applications, signals may require several seconds to settle.  
This settling time can result in a frustrating delay for the user  
after a step response: for example, when the electrodes are first  
connected.  
1nF  
RLD  
V
CM  
150kΩ  
5
A2  
R*  
TO DRIVEN  
ELECTRODE  
REFOUT  
This fast restore function is implemented internally, as shown in  
Figure 48. The output of the instrumentation amplifier is connec-  
ted to a window comparator. The window comparator detects a  
saturation condition at the output of the instrumentation amplifier  
when its voltage approaches 50 mV from either supply rail.  
*LIMIT CURRENT TO LESS THAN 10µA.  
Figure 46. Typical Configuration of Right-Leg Drive Circuit  
In two-electrode configurations, RLD can be used to bias the  
inputs through 10MΩ resistors as described in the Leads Off  
Detection section. If left unused, it is recommended to configure  
A2 as a follower by connecting RLDFB directly to RLD.  
15  
FR  
S1  
+V – 0.05V  
S
+IN  
–IN  
SWITCH  
TIMING  
REFERENCE BUFFER  
2
3
IA  
S2  
IAOUT  
0.05V  
The AD8232 operates from a single supply. To simplify the  
design of single-supply applications, the AD8232 includes a  
reference buffer to create a virtual ground between the supply  
voltage and the system ground. The signals present at the out-  
put of the instrumentation amplifier are referenced around this  
voltage. For example, if there is zero differential input voltage,  
LOD+  
LOD–  
Figure 48. Fast Restore Circuit  
Rev. A | Page 17 of 28  
 
 
 
 
 
AD8232  
Data Sheet  
SATURATION DETECTED  
tS1  
NO SATURATION  
S1  
S2  
tS2  
tRST  
LEADS OFF  
LEADS ON  
Figure 49. Timing Diagram for Fast Restore Switches  
(Time Base Not to Scale)  
If this saturation condition is present when both input electrodes  
are attached to the subject, the comparator triggers a timing  
circuit that automatically closes Switch S1 and Switch S2 (see  
Figure 49 for a timing diagram).  
DC Leads Off Detection  
The dc leads off detection mode is used in three-electrode con-  
figurations only. It works by sensing when either instrumentation  
amplifier input voltage is within 0.5 V from the positive rail. In  
this case, each input must have a pull-up resistor connected to the  
positive supply. During normal operation, the subjects potential  
must be inside the common-mode range of the instrumentation  
amplifier, which is only possible if a third electrode is connected  
to the output of the right leg drive amplifier.  
These two switches (S1 and S2) enable two different 10 kΩ  
resistor paths: one between HPSENSE and IAOUT and another  
between SW and REFOUT. During the time Switch S1 and  
Switch S2 are enabled, these internal resistors appear in parallel  
with their corresponding external resistors forming high-pass  
filters. The result is that the equivalent lower resistance shifts  
the pole to a higher frequency, delivering a quicker settling  
time. Note that the fast restore settling time depends on how  
quickly the internal 10 kΩ resistors of the AD8232 can drain the  
capacitors in the high-pass circuit. Smaller capacitor values  
result in a shorter settling time.  
+V  
S
10M  
10MΩ  
2
3
IA  
If, by the end of the timing, the saturation condition persists,  
the cycle repeats. Otherwise, the AD8232 returns to its normal  
operation. If either of the leads off comparator outputs is indi-  
cating that an electrode has been disconnected, the timing  
circuit is prevented from triggering because it is assumed that  
no valid signal is present. To disable fast restore, drive the FR  
pin low or tie it permanently to GND.  
TO DRIVEN  
ELECTRODE  
5
RLD  
Figure 50. Circuit Configuration for DC Leads Off Detection  
Because in dc leads off mode the AD8232 checks each input  
individually, it is possible to indicate which electrode is discon-  
nected. The AD8232 indicates which electrode is disconnected by  
setting the corresponding LOD− or LOD+ pin high. To use this  
LEADS OFF DETECTION  
DC  
mode, connect the AC/  
pin to ground.  
The AD8232 includes leads off detection. It features ac and dc  
detection modes optimized for either two- or three-electrode  
configurations, respectively.  
Rev. A | Page 18 of 28  
 
 
Data Sheet  
AD8232  
where power consumption is critical. A logic level signal can be  
applied to this pin to switch to shutdown mode, even when the  
supply is still on.  
AC Leads Off Detection  
The ac leads off detection mode is useful when using two  
electrodes only (it does not require the use of a driven electrode).  
In this case, a conduction path must exist between the two  
electrodes, which is usually formed by two resistors, as shown  
in Figure 51.  
SDN  
Driving the  
pin low places the AD8232 in shutdown mode  
and draws less than 200 nA of supply current, offering considerable  
SDN  
power savings. To enter normal operation, drive  
high; when  
SDN  
not using this feature, permanently tie  
to +VS.  
These resistors also provide a path for bias return on each input.  
Connect each resistor to REFOUT or RLD to maintain the inputs  
within the common-mode range of the instrumentation  
amplifier.  
During shutdown operation, the AD8232 is not able to maintain  
the REFOUT voltage, but it does not drain the REFIN voltage,  
thereby maintaining this additional conduction path from the  
supply to ground.  
+V  
S
17  
When emerging from a shutdown condition, the charge stored  
in the capacitors on the high-pass filters can saturate the instru-  
mentation amplifier and subsequent stages. The use of the fast  
restore feature helps reduce the recovery time and, therefore,  
minimize on time in power sensitive applications.  
2
3
IA  
10M  
10MΩ  
INPUT PROTECTION  
8
REFOUT  
All terminals of the AD8232 are protected against ESD. In  
addition, the input structure allows for dc overload conditions  
that are a diode drop above the positive supply and a diode drop  
below the negative supply. Voltages beyond a diode drop of the  
supplies cause the ESD diodes to conduct and enable current to  
flow through the diode. Therefore, use an external resistor in  
series with each of the inputs to limit current for voltages beyond  
the supplies. In either scenario, the AD8232 safely handles a  
continuous 5 mA current at room temperature.  
Figure 51. Circuit Configuration for AC Leads Off Detection  
The AD8232 detects when an electrode is disconnected by  
forcing a small 100 kHz current into the input terminals. This  
current flows through the external resistors from IN+ to IN−  
and develops a differential voltage across the inputs, which is  
then synchronously detected and compared to an internal  
threshold. The recommended value for these external resistors  
is 10 MΩ. Low resistance values make the differential drop too  
low to be detected and lower the input impedance of the  
amplifier. When the electrodes are attached to the subject, the  
impedance of this path should be less than 3 MΩ to maintain  
the drop below the comparator’s threshold.  
For applications where the AD8232 encounters extreme over-  
load voltages, such as in cardiac defibrillators, use external series  
resistors and gas discharge tubes (GDT). Neon lamps are com-  
monly used as an inexpensive alternative to GDTs. These devices  
can handle the application of large voltages but do not maintain  
the voltage below the absolute maximum ratings for the AD8232.  
A complete solution includes further clamping to either supply  
using additional resistors and low leakage diode clamps, such as  
BAV199 or FJH1100.  
As opposed to the dc leads off detection mode, the AD8232 is  
able to determine only that an electrode has lost its connection,  
not which one. During such an event, the LOD+ pin goes high.  
In this mode, the LOD− pin is not used and remains in a logic  
DC  
low state. To use the ac leads off mode, tie the AC/  
positive supply rail.  
pin to the  
As a safety measure, place a resistor between the input pin and  
the electrode that is connected to the subject to ensure that the  
current flow never exceeds 10 μA. Calculate the value of this  
resistor to be equal to the supply voltage across the AD8232  
divided by 10 μA.  
Note that while REFOUT is at a constant voltage value, using  
the RLD output as the input bias may be more effective in  
rejecting common-mode interference.  
STANDBY OPERATION  
SDN  
The AD8232 includes a shutdown pin (  
) that further  
enhances the flexibility and ease of use in portable applications  
Rev. A | Page 19 of 28  
 
 
 
AD8232  
Data Sheet  
INPUT REFERRED OFFSETS  
RADIO FREQUENCY INTERFERENCE (RFI)  
Because of its internal architecture, the instrumentation amplifier  
should be used always with the DC blocking amplifier, shown as  
HPA in Figure 45.  
Radio frequency (RF) rectification is often a problem in  
applications where there are large RF signals. The problem  
appears as a dc offset voltage at the output. The AD8232 has a  
15 pF gate capacitance and 10 kΩ resistors at each input. This  
forms a low-pass filter on each input that reduces rectification  
at high frequency (see Figure 53) without the addition of  
external elements.  
As described in the Theory of Operation section, the dc blocking  
amplifier attenuates the input referred offsets present at the  
inputs of the instrumentation amplifier. However, this is true  
only when the dc blocking amplifier is used as an integrator. In  
this configuration, the input offsets from the dc blocking  
amplifier dominate appear directly at the output of the  
instrumentation amplifier.  
10kΩ  
+IN  
C
G
10kΩ  
IAOUT  
AD8232  
–IN  
If the dc blocking amplifier is used as a follower instead of its  
intended function as an integrator, the input referred offsets of  
the in-amp are amplified by a factor of 100.  
C
G
Figure 52. RFI Filter Without External Capacitors  
LAYOUT RECOMMENDATIONS  
For increased filtering, additional resistors can be added in  
series with each input. They must be placed as close as possible  
to the instrumentation amplifier inputs. These can be the same  
resistors used for overload and patient protection.  
It is important to follow good layout practices to optimize  
system performance. In low power applications, most resistors  
are of a high value to minimize additional supply current. The  
challenge of using high value resistors is that high impedance  
nodes become even more susceptible to noise pickup and board  
parasitics, such as capacitance and surface leakages. Keep all of  
the connections between high impedance nodes as short as  
possible to avoid introducing additional noise and errors from  
corrupting the signal.  
POWER SUPPLY REGULATION AND BYPASSING  
The AD8232 is designed to be powered directly from a single  
3 V battery, such as CR2032 type. It can also operate from  
rechargeable lithium-ion batteries, but the designer must take  
into account that the voltage during a charge cycle may exceed  
the absolute maximum ratings of the AD8232. To avoid  
damage to the part, use a power switch or a low power, low  
dropout regulator, such as ADP150.  
To maintain high CMRR over frequency, keep the input traces  
symmetrical and length matched. Place safety and input bias  
resistors in the same position relative to each input. In addition,  
the use of a ground plane significantly improves the noise  
rejection of the system.  
In addition, excessive noise on the supply pins can adversely  
affect performance. As in all linear circuits, bypass capacitors  
must be used to decouple the chip power supplies. Place a 0.1 μF  
capacitor close to the supply pin. A 1 μF capacitor can be used  
farther away from the part. In most cases, the capacitor can be  
shared by other integrated circuits. Keep in mind that excessive  
decoupling capacitance increases power dissipation during  
power cycling.  
Rev. A | Page 20 of 28  
 
 
 
 
Data Sheet  
AD8232  
APPLICATIONS INFORMATION  
Just like with any high-pass filter with low frequency cutoff, any  
fast change in dc offset takes a long time to settle. If such change  
saturates the instrumentation amplifier output, the S1 switch  
briefly enables the 10 kΩ resistor path, thus moving the cutoff  
frequency to  
ELIMINATING ELECTRODE OFFSETS  
The instrumentation amplifier in the AD8232 is designed to  
apply gain and to filter out near dc signals simultaneously. This  
capability allows it to amplify a small ECG signal by a factor of  
100 yet reject electrode offsets as large as 300 m.  
100(R 104 )  
To achieve offset rejection, connect an RC network between the  
output of the instrumentation amplifier, HPSENSE, and  
HPDRIꢀE, as shown in Figure 53.  
(1)  
f3dB  
2RC(104 )  
For values of R greater than 100 kΩ, the expression in Equation 1  
can be approximated by  
C
R
1
1
20  
19  
f3dB  
HPDRIVE  
GM2  
HPSENSE  
IAOUT  
200C  
IN+  
IN–  
2
3
HPA  
10k  
This higher cutoff reduces the settling time and enables faster  
recovery of the ECG signal. For more information, see the Fast  
Restore Circuit section.  
S1  
GM1  
R
V
CM  
99R  
ELECTRODE  
OFFSETS  
HIGH-PASS FILTERING  
C1  
= REFOUT  
The AD8232 can implement higher order high-pass filters. A  
higher filter order yields better artifact rejection but at a cost of  
increased signal distortion and more passive components on the  
printed circuit board (PCB).  
Figure 53. Eliminating Electrode Offsets  
This RC network forms an integrator that feeds any near dc signals  
back into the instrumentation amplifier, thus eliminating the offsets  
without saturating any node and maintaining high signal gain.  
Two-Pole High-Pass Filter  
In addition to blocking offsets present across the inputs of the  
instrumentation amplifier, this integrator also works as a high-  
pass filter that minimizes the effect of slow moving signals, such  
as baseline wander. The cutoff frequency of the filter is given by  
the equation  
A two-pole architecture can be implemented by adding a simple  
ac coupling RC at the output of the instrumentation amplifier,  
as shown in Figure 55.  
TO NEXT  
C1  
C2  
R1  
STAGE  
100  
2RC  
1
20  
19  
6
f3dB  
HPDRIVE HPSENSE  
IAOUT  
SW  
10k  
R2  
HPA  
+IN  
10kΩ  
where R is in ohms and C is in farads.  
S2  
S1  
2
3
Note that the filter cutoff is 100 times higher than is typically  
expected from a single-pole filter. Because of the feedback  
architecture of the instrumentation amplifier, the typical filter  
cutoff equation is modified by the gain of 100 of the  
instrumentation amplifier.  
REFOUT  
8
–IN  
= REFOUT  
Figure 55. Schematic for a Two-Pole High-Pass Filter  
50  
Note that the right side of C2 connects to the SW terminal. Just  
like S1, S2 reduces the recovery time for this ac coupling network  
by placing 10 kΩ in parallel with R2. See the Fast Restore  
Circuit section for additional details on switch timing and  
trigger conditions.  
40  
30  
20dB PER  
Keep in mind that if this passive network is not buffered, it  
exhibits higher output impedance at the input of a subsequent  
low-pass filter, such as with Sallen-Key filter topologies. Careful  
component selection can yield good results without a buffer. See  
the Low-Pass Filtering and Gain section for additional  
information on component selection.  
DECADE  
20  
10  
0
0.01  
0.1  
1
10  
100  
FREQUENCY (Hz)  
Figure 54. Frequency Response of Single-Pole DC Blocking Circuit  
Rev. A | Page 21 of 28  
 
 
 
 
 
AD8232  
Data Sheet  
Additional High-Pass Filtering Options  
When additional low frequency rejection is desired, a high-order  
high-pass filter can be implemented by adding an ac coupling  
network at the output of the instrumentation amplifier, as shown in  
Figure 57. The SW terminal is connected to the ac coupling network  
to obtain the best settling time response when fast restore engages.  
TO NEXT  
In addition to the topologies explained in the previous sections,  
an additional pole may be added to the dc blocking circuit for  
additional rejection of low frequency signals. This configuration  
is shown in Figure 56.  
TO NEXT  
STAGE  
C1  
C3  
STAGE  
R1  
R2  
C1  
R1  
R2  
R
COMP  
R
COMP  
1
20  
19  
6
1
20  
19  
6
HPDRIVE HPSENSE  
IAOUT  
SW  
10k  
HPDRIVE HPSENSE  
IAOUT  
SW  
10k  
C2  
R3  
C2  
HPA  
+IN  
10kΩ  
HPA  
+IN  
10kΩ  
S2  
S1  
S2  
S1  
2
3
2
3
REFOUT  
8
REFOUT  
8
–IN  
–IN  
= REFOUT  
= REFOUT  
Figure 57. Schematic for a Three-Pole High-Pass Filter  
Figure 56. Schematic for an Alternative Two-Pole High-Pass Filter  
60  
40  
An extra benefit of this circuit topology is that it allows lower  
cutoff frequency with lower R and C values and the resistor,  
RCOMP, can be used to control the Q of the filter to achieve narrow  
band-pass filters (for heart rate detection) or maximum pass-  
band flatness (for cardiac monitoring).  
40dB PER  
DECADE  
60dB PER  
20dB PER  
20  
DECADE  
DECADE  
0
With this topology, the filter attenuation reverts to a single pole  
roll off at very low frequencies. Because the initial roll off was 40 dB  
per decade, this reversion to 20 dB per decade has little impact on  
the ability of the filter to reject out-of-band low frequency signals.  
–20  
–40  
–60  
40dB PER  
DECADE  
The designer may choose different values to achieve the desired  
filter performance. To simplify the design process, use the following  
recommendations as a starting point for component value selection.  
THREE-POLE FILTER  
TWO-POLE FILTER  
0.01  
0.1  
1
10  
100  
FREQUENCY (Hz)  
R1 = R2 ≥ 100 kΩ  
C1 = C2  
Figure 58. Frequency Response of Circuits in Figure 56 and Figure 57  
Careful analysis and adjustment of all of the component values  
in practice is recommended to optimize the filter characteristics.  
A useful hint is to reduce the value of RCOMP to increase the peaking  
of the active filter to overcome the additional roll off introduced  
by the ac coupling network. Proper adjustment can yield the  
best pass-band flatness.  
RCOMP = 0.14 × R1  
The cutoff frequency is located at  
10  
fC  
2R1 C1 R2 C2  
The selection of RCOMP to be 0.14 times the value of the other two  
resistors optimizes the filter for a maximally flat pass band. Reduce  
its value to increase the Q and, consequently, the peaking of the  
filter. Keep in mind that a very low value of RCOMP can result in  
an unstable circuit. The selection of values based on these criteria  
result in a transfer function similar to the one shown in Figure 58.  
The design of the high-pass filter involves tradeoffs between signal  
distortion, component count, low frequency rejection, and  
component sizes. For example, a single-pole high-pass filter  
results in the least distortion to the signal, but its rejection of  
low-frequency artifacts is the lowest Table 4 compares the  
recommended filtering options.  
Table 4. Comparison of High-Pass Filtering Options  
Filter Order  
Component Count  
Low Frequency Rejection  
Capacitor Sizes/Values  
Signal Distortion1  
Low  
Output Impedance2  
Figure 53  
Figure 55  
Figure 56  
Figure 57  
1
2
2
3
2
4
5
7
Good  
Better  
Better  
Best  
Large  
Low  
Large  
Medium  
Higher  
Low  
Smaller  
Smaller  
Medium  
Highest  
Higher  
1 For equivalent corner frequency location.  
2 Output impedance refers to the drive capability of the high-pass filter before the low-pass filter. Low output impedance is desirable to allow flexibility in the selection  
of values for a low-pass filter, as explained in the Low-Pass Filtering and Gain section.  
Rev. A | Page 22 of 28  
 
 
 
 
Data Sheet  
AD8232  
the instrumentation amplifier output and the input of the low-  
pass filter without a buffer.  
LOW-PASS FILTERING AND GAIN  
The AD8232 includes an uncommitted op amp that can be used  
for extra gain and filtering. For applications that do not require  
a high-order filter, a simple RC low-pass filter should suffice,  
and the op amp can buffer or further amplify the signal.  
To connect these two filtering stages properly without a buffer,  
make the value of R1 at least ten times larger than the resistor of  
the ac coupling network (labeled as R2 in Figure 55).  
FROM IN-AMP  
STAGE  
DRIVING ANALOG-TO-DIGITAL CONVERTERS  
R
FILTERED  
SIGNAL  
The ability of AD8232 to drive capacitive loads makes it ideal to  
drive an ADC without the need for an additional buffer. However,  
depending on the input architecture of the ADC, a simple low-  
pass RC network may be required to decouple the transients  
from the switched-capacitor input typical of modern ADCs.  
This RC network also acts as an additional filter that can help  
reduce noise and aliasing. Follow the recommended guidelines  
from the ADC data sheet for the selection of proper R and C values.  
A1  
C
REFOUT  
Figure 59. Schematic for a Single-Pole Low-Pass Filter and Additional Gain  
Applications that require a steeper roll off or a sharper cut off, a  
Sallen-Key filter topology can be implemented, as shown in  
Figure 60.  
AD8232  
C1  
R
FROM IN-AMP  
STAGE  
A1  
10  
ADC  
R1  
R2  
C2  
FILTERED  
SIGNAL  
C
A1  
R3  
Figure 61. Driving an ADC  
REFOUT  
DRIVEN ELECTRODE  
R4  
A driven lead (or reference electrode) is often used to minimize  
the effects of common-mode voltages induced by the power line  
and other interfering sources. The AD8232 extracts the common-  
mode voltage from the instrumentation amplifier inputs and  
makes it available through the RLD amplifier to drive an opposing  
signal into the patient. This functionality maintains the voltage  
between the patient and the AD8232 at a near constant, greatly  
improving the common-mode rejection ratio.  
Figure 60. Schematic for a Two-Pole Low-Pass Filter  
The following equations describe the low-pass cut off frequency,  
gain, and Q:  
fC = 1/(2π√(R1 C1 R2 C2))  
Gain = 1 + R3/R4  
R1C1R2C2  
Q   
R1C2 R2C2 R1C1 1Gain  
   
As a safety measure, place a resistor between the RLD pin and  
the electrode connected to the subject to ensure that current  
flow never exceeds 10 μA. Calculate the value of this resistor to  
be equal to the supply voltage across the AD8232 divided by 10 μA.  
Note that changing the gain has an effect on Q and vice versa.  
Common values for Q are 0.5 to avoid peaking or 0.7 for  
maximum flatness and sharp cut off. A high value of Q can be  
used in narrow-band applications to increase peaking and the  
selectivity of the band-pass filter.  
The AD8232 implements an integrator formed by an internal  
150 kΩ resistor and an external capacitor to drive this electrode.  
Choice of the integrator capacitor is a tradeoff between line rejec-  
tion capability and stability. The capacitor should be small to  
maintain as much loop gain as possible, around 50 Hz and 60 Hz,  
which are typical line frequencies. For stability, the gain of the  
integrator should be less than unity at the frequency of any  
other poles in the loop, such as those formed by the patients  
capacitance and the safety resistors. The suggested application  
circuits use a 1 nF capacitor, which results in a loop gain of about  
20 at line frequencies, with a crossover frequency of about 1 kHz.  
A common design procedure is to set R1 = R2 = R and C1 = C2 =  
C, which simplifies the expressions for cutoff frequency and Q to  
fC = 1/(2πRC)  
1
Q   
3 Gain  
Note that Q can be controlled by setting the gain with R3 and  
R4; however, this limits the gain to be less than 3. For gain  
values equal to or greater than 3, the circuit becomes unstable.  
A simple modification that allows higher gains is to make the  
value of C2 at least four times larger than C1.  
In a two-lead configuration, the RLD amplifier can be used to  
drive the bias current resistors on the inputs. Although not as  
effective as a true driven electrode, this configuration can  
provide some common-mode rejection improvement if the  
sense electrode impedance is small and well matched.  
It is important to note that these design equations only hold  
true in the case that the output impedance of the previous stage  
is much lower than the input impedance of the Sallen-Key filter.  
This is not the case when using an ac coupling network between  
Rev. A | Page 23 of 28  
 
 
 
 
AD8232  
Data Sheet  
APPLICATION CIRCUITS  
The input terminals in this configuration use two 180 kΩ  
HEART RATE MEASUREMENT NEXT TO THE HEART  
resistors, to protect the user from fault conditions. Two 10 MΩ  
resistors provide input bias. Use higher values for electrodes  
with high output impedance, such as cloth electrodes.  
For wearable exercise devices, the AD8232 is typically placed in  
a pod near the heart. The two sense electrodes are placed under-  
neath the pectoral muscles; no driven electrode is used. Because  
the distance from the heart to the AD8232 is small, the heart  
signal is strong and there is less muscle artifact interference.  
The schematic also shows two 10 MΩ resistors to set the  
midscale reference voltage. If there is already a reference voltage  
available, it can be driven into the REFIN input to eliminate  
these two 10 MΩ resistors.  
In this configuration, space is at a premium. By using as few  
external components as possible, the circuit in Figure 62 is  
optimized for size.  
EXERCISE APPLICATION: HEART RATE MEASURED  
AT THE HANDS  
0.22µF  
In this application, the heart rate signal is measured at the  
hands with stainless steel electrodes. The users arm and upper  
body movement create large motion artifacts and the long lead  
length makes the system susceptible to common-mode inter-  
ference. A very narrow band-pass characteristic is required to  
separate the heart signal from the interferers.  
ELECTRODE  
HPDRIVE  
+IN  
HPSENSE  
IAOUT  
INTERFACE  
10MΩ  
+V  
180kΩ  
180kΩ  
S
10MΩ  
–IN  
REFIN  
10MΩ  
0.1µF  
10MΩ  
+V  
S
RLDFB  
RLD  
10MΩ  
0.1µF  
1nF  
GND  
FR  
+V  
S
0.22µF  
AD8232  
SW  
10MΩ  
OPAMP+  
REFOUT  
OPAMP–  
OUT  
AC/DC  
SDN  
LO+  
+V  
S
HPDRIVE  
+IN  
HPSENSE  
10MΩ  
10MΩ  
+V  
180kΩ  
180kΩ  
LA  
RA  
IAOUT  
REFIN  
S
TO DIGITAL  
INTERFACE  
–IN  
10MΩ  
0.1µF  
LO–  
0.22µF  
+V  
S
RLDFB  
RLD  
10MΩ  
1nF  
0.1µF  
360kΩ  
SIGNAL  
OUTPUT  
RL  
GND  
FR  
AD8232  
+V  
SW  
S
Figure 62. Circuit for Heart Rate Measurement Next to Heart  
1MΩ  
1MΩ  
OPAMP+  
REFOUT  
OPAMP–  
OUT  
AC/DC  
SDN  
LO+  
A shorter distance from the AD8232 to the heart makes this  
application less vulnerable to common-mode interference.  
However, since RLD is not used to drive an electrode, it can be  
used to improve the common-mode rejection by maintaining  
the midscale voltage through the 10 MΩ bias resistors.  
100kΩ 22nF  
100kΩ  
TO DIGITAL  
INTERFACE  
3.3nF  
1MΩ  
LO–  
SIGNAL OUTPUT  
A single-pole high-pass filter is set at 7 Hz, and there is no low-  
pass filter. No gain is used on the output op amp thereby  
reducing the number of resistors for a total system gain of 100.  
70  
Figure 64. Circuit for Heart Rate Measurement at Hands  
The circuit in Figure 64 uses a two-pole high-pass filter set at  
7 Hz. A two-pole low-pass filter at 24 Hz follows the high-pass  
filters to eliminate any other artifacts and line noise.  
70  
60  
50  
40  
30  
20  
10  
0
60  
50  
40  
30  
20  
10  
0
0.1  
1
10  
100  
1k  
10k  
FREQUENCY (Hz)  
Figure 63. Frequency Response for HRM Next to Heart Circuit  
0.1  
1
10  
100  
1k  
FREQUENCY (Hz)  
Figure 65. Frequency Response for HRM Circuit Taken at the Hands  
Rev. A | Page 24 of 28  
 
 
 
 
 
Data Sheet  
AD8232  
The overall narrow-band nature of this filter combination  
distorts the ECG waveform significantly. Therefore, it is only  
suitable to determine the heart rate, and not to analyze the ECG  
signal characteristics.  
In addition to 40 Hz filtering, the op amp stage is configured for  
a gain of 11, resulting in a total system gain of 1100. To  
optimize the dynamic range of the system, the gain level is  
adjustable, depending on the input signal amplitude (which  
may vary with electrode placement) and ADC input range.  
The low-pass filter stage also includes a gain of 11, to bring the  
total system gain close to 1100 (note that the filter roll off  
prevents the maximum gain from reaching this value). Because  
the ECG signal is measured at the hands, it is weaker than when  
measured closer to the heart.  
PORTABLE CARDIAC MONITOR WITH ELIMINA-  
TION OF MOTION ARTIFACTS  
The circuit in Figure 68 shows an implementation of a battery-  
powered embedded system for monitoring heart rate in  
applications where the patient engages in moderate activity,  
such as with a Holter monitor. The AD8232 uses a three-  
electrode patient interface and implements a two-pole high-  
pass filter with a cutoff at 0.3 Hz, and a two-pole low-pass filter  
with a cutoff frequency of 37 Hz. The total signal gain in the  
pass band is 400. The fully conditioned signal is sampled by the  
sigma-delta ADC integrated on the low power microcontroller,  
ADuCM360. The wide dynamic range of this ADC provides  
flexibility to reduce the signal gain to avoid saturation, depending  
on electrode placement.  
The RLD circuit drives to the third electrode, which can also be  
located at the hands, to cancel common-mode interference.  
CARDIAC MONITOR CONFIGURATION  
This configuration is designed for monitoring the shape of the  
ECG waveform. It assumes that the patient remains relatively  
still during the measurement, and therefore, motion artifacts  
are less of an issue.  
0.33µF  
+V  
S
0.33µF  
REFOUT  
Because the pass band is relatively wide for ambulatory applica-  
tions, the ADXL346 accelerometer signal can be used to further  
minimize the noise introduced by the motion of the patient.  
Moreover, the microcontroller can use the motion information  
to monitor inactivity and to issue a system shutdown to save  
battery power.  
1.4MΩ  
10MΩ  
10MΩ  
HPDRIVE  
+IN  
HPSENSE  
IAOUT  
10MΩ  
10MΩ  
180kΩ  
180kΩ  
LA  
+V  
S
RA  
–IN  
REFIN  
10MΩ  
0.1µF  
+V  
S
RLDFB  
RLD  
10MΩ  
1nF  
0.1µF  
360kΩ  
RL  
GND  
FR  
AD8232  
+V  
SW  
S
The low dropout regulator ensures that the maximum of 3 V is  
not exceeded, especially during charge cycles of the battery,  
which can be a lithium-ion cell.  
1MΩ  
1MΩ  
OPAMP+  
REFOUT  
OPAMP–  
OUT  
AC/DC  
SDN  
LO+  
10nF  
100kΩ  
1MΩ  
TO DIGITAL  
INTERFACE  
1.5nF  
In this application, the ADuCM360 uses its Port 0 to perform  
DMA transfers to the host communication interface or to an  
on-board memory, if recording the waveform for later transfer.  
However, in any particular application, this port should be used  
for the busiest interface to minimize CPU cycles and maintain  
low power operation.  
LO–  
SIGNAL OUTPUT  
Figure 66. Circuit for ECG Waveform Monitoring  
To obtain an ECG waveform with minimal distortion, the  
AD8232 is configured with a 0.5 Hz two-pole high-pass filter  
followed by a two-pole, 40 Hz, low-pass filter. A third electrode  
is driven for optimum common-mode rejection.  
70  
Note that this circuit is shown to demonstrate the capabilities of  
AD8232 and other system components. It is not a complete  
system design and additional effort must be made to ensure  
compliance with medical safety guidelines from regulatory  
agencies.  
60  
50  
40  
30  
20  
10  
0
0.01  
0.1  
1
10  
100  
1k  
FREQUENCY (Hz)  
Figure 67. Frequency Response of Cardiac Monitor Circuit  
Rev. A | Page 25 of 28  
 
 
AD8232  
Data Sheet  
+V  
S
4.7µF  
10MΩ  
ADP150x-2.8  
HPDRIVE  
+IN  
HPSENSE  
IAOUT  
+V = +2.8V  
S
10MΩ  
10MΩ  
180kΩ  
180kΩ  
VOUT  
VIN  
LA  
RA  
1µF  
V
1µF  
GND  
+V  
BATT  
S
–IN  
REFIN  
ELECTRODE  
INTERFACE  
10MΩ  
0.1µF  
4.7µF  
360kΩ  
+V  
S
10MΩ  
RLDFB  
RLD  
1nF  
0.1µF  
RL  
GND  
AD8232  
+V  
S
SW  
FR  
AC/DC  
SDN  
1MΩ  
1MΩ  
ADXL346  
OPAMP+  
REFOUT  
OPAMP–  
OUT  
ADuCM360  
100kΩ 6.8nF  
332kΩ  
P0.6/IRQ2  
INT2  
CS  
P1.2  
P1.1  
P1.0  
VS  
VDDIO  
GND  
+V  
S
P1.7/CS0  
P1.6/MOSI0  
P1.4/MISO0  
P1.SCLK0  
LO+  
2.7nF  
SDO/ALT_ADD  
SDA/SDI/SDIO  
SCL/SCLK  
1MΩ  
1µF  
LO–  
AIN0  
AIN1  
REG_DVDD  
AVDD_REG  
0.47µF  
0.47µF  
+V  
VREF+  
AVDD  
S
4.7µF  
P0.3/CS1  
CS  
TO HOST,  
TX  
IOVDD  
VREF–  
GND  
P0.0/MISO1  
P0.2/MOSI1  
P0.1/SCLK1  
MEMORY  
OR  
RX  
DISPLAY  
CLK  
Figure 68. Low Power Portable Cardiac Monitor  
Rev. A | Page 26 of 28  
 
Data Sheet  
AD8232  
PACKAGING AND ORDERING INFORMATION  
OUTLINE DIMENSIONS  
4.10  
4.00 SQ  
3.90  
0.30  
0.25  
0.20  
PIN 1  
PIN 1  
INDICATOR  
INDICATOR  
16  
15  
20  
0.50  
BSC  
1
EXPOSED  
PAD  
2.65  
2.50 SQ  
2.35  
5
11  
6
10  
0.50  
0.40  
0.30  
0.25 MIN  
TOP VIEW  
BOTTOM VIEW  
FOR PROPER CONNECTION OF  
THE EXPOSED PAD, REFER TO  
THE PIN CONFIGURATION AND  
FUNCTION DESCRIPTIONS  
0.80  
0.75  
0.70  
0.05 MAX  
0.02 NOM  
COPLANARITY  
0.08  
SECTION OF THIS DATA SHEET.  
SEATING  
PLANE  
0.20 REF  
COMPLIANT TO JEDEC STANDARDS MO-220-WGGD.  
Figure 69. 20-Lead Lead Frame Chip Scale Package [LFCSP_WQ]  
4 mm × 4 mm Body, Very Very Thin Quad  
(CP-20-10)  
Dimensions shown in millimeters  
ORDERING GUIDE  
Model1  
Temperature Range  
−40°C to +85°C  
−40°C to +85°C  
−40°C to +85°C  
Package Description  
Package Option  
AD8232ACPZ-R7  
AD8232ACPZ-RL  
AD8232ACPZ-WP  
AD8232-EVALZ  
20-Lead Lead Frame Chip Scale Package [LFCSP_WQ]  
20-Lead Lead Frame Chip Scale Package [LFCSP_WQ]  
20-Lead Lead Frame Chip Scale Package [LFCSP_WQ]  
Evaluation Board  
CP-20-10  
CP-20-10  
CP-20-10  
1 Z = RoHS Compliant Part.  
Rev. A | Page 27 of 28  
 
 
 
AD8232  
NOTES  
Data Sheet  
©2012–2013 Analog Devices, Inc. All rights reserved. Trademarks and  
registered trademarks are the property of their respective owners.  
D10866-0-2/13(A)  
www.analog.com/AD8232  
Rev. A | Page 28 of 28  

相关型号:

AD8232ACPZ-RL

Single-Lead, Heart Rate Monitor Front End
ADI

AD8232ACPZ-WP

Single-Lead, Heart Rate Monitor Front End
ADI

AD8233

Fitness and activity heart rate monitors
ADI

AD8233ACBZ-R7

50 µA, 2 mm x 1.7 mm WLCSP, Low Noise, Heart Rate Monitor for Wearable Products
ADI

AD8233CB-EBZ

Fitness and activity heart rate monitors
ADI

AD8235

40 μA Micropower Instrumentation Amplifier in WLCSP Package
ADI

AD8235ACBZ-P7

40 μA Micropower Instrumentation Amplifier in WLCSP Package
ADI

AD8236

Wide Supply Range, Rail-to-Rail
ADI

AD8236ARMZ

OP-AMP, 3500 uV OFFSET-MAX, PDSO8, ROHS COMPLIANT, MO-187AA, MSOP-8
ROCHESTER

AD8236ARMZ-R7

OP-AMP, 3500 uV OFFSET-MAX, PDSO8, ROHS COMPLIANT, MO-187AA, MSOP-8
ROCHESTER

AD8236ARMZ-R7

40 µA Micropower Instrumentation Amplifier
ADI

AD8236ARMZ-R71

40 μA Micropower Instrumentation Amplifier with Zero Crossover Distortion
ADI