AD1856RZ-K-REEL7 [ADI]

16-Bit PCM Audio D/A Converter;
AD1856RZ-K-REEL7
型号: AD1856RZ-K-REEL7
厂家: ADI    ADI
描述:

16-Bit PCM Audio D/A Converter

PC 光电二极管 转换器
文件: 总16页 (文件大小:302K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
16-Bit PCM Audio DAC  
Data Sheet  
AD1856  
FEATURES  
FUNCTIONAL BLOCK DIAGRAM  
R
F
0.0025% THD  
Fast settling permits 2×, 4×, and 8× oversampling  
3 ꢀ output  
16-BIT  
DAC  
REFERENCE  
I
OUT  
Optional trim allows superlinear performance  
5 ꢀ to 12 ꢀ operation  
16-lead plastic SOIC package  
Serial input  
AUDIO  
OUTPUT  
16-BIT INPUT LATCH  
16-BIT SERIAL-TO-PARALLEL  
CONVERSION  
APPLICATIONS  
CLK  
LE  
DATA  
Compact disc players  
Figure 1.  
Digital audio amplifiers  
DAT recorders and players  
Synthesizers and keyboards  
GENERAL DESCRIPTION  
The AD1856 is a monolithic, 16-bit pulse code modulation (PCM)  
audio DAC. The device provides a voltage output amplifier, 16-bit  
DAC, 16-bit serial-to-parallel input register, and voltage reference.  
The digital portion of the AD1856 is fabricated with CMOS logic  
elements that are provided by the Analog Devices, Inc., BiMOS II  
process. The analog portion of the AD1856 is fabricated with  
bipolar and MOS devices, as well as thin film resistors.  
The AD1856 can operate with ±5 ꢀ to ±12 ꢀ power supplies,  
making it suitable for both the portable and home-use markets.  
The digital supplies, +ꢀL and −ꢀL, can be separated from the  
analog supplies, +ꢀS and −ꢀS, for reduced digital crosstalk.  
Separate analog and digital ground pins are also provided.  
Power dissipation is 110 mW (typical) with ±5 ꢀ supplies and  
1±5 mW (typical) when ±12 ꢀ supplies are used.  
This combination of circuit elements, as well as careful design and  
layout techniques, results in high performance audio playback.  
Laser trimming of the linearity error affords extremely low total  
harmonic distortion. An optional linearity trim pin is provided  
to allow residual differential linearity error at midscale to be  
eliminated. This feature is particularly valuable for low distortion  
reconstructions of low amplitude signals. Output glitch is also  
small, contributing to the overall high level of performance. The  
output amplifier achieves fast settling and high slew rates, providing  
a full ±± ꢀ signal at load currents of up to ±8 mA. The output  
amplifier is short-circuit protected and can withstand indefinite  
shorts to ground.  
The AD1856 is packaged in a 16-lead plastic SOIC package  
and incorporates the industry-standard pinout. Operation is  
guaranteed over the temperature range of −25°C to +70°C and  
over the voltage supply range of ±4.75 ꢀ to ±1±.2 .  
PRODUCT HIGHLIGHTS  
1. Total harmonic distortion is 100% tested.  
2. MSB trim feature allows superlinear operation.  
±. The AD1856 operates with ±5 ꢀ to ±12 ꢀ supplies.  
4. Serial interface is compatible with digital filter chips.  
5. 1.5 μs settling time permits 2×, 4×, and 8× oversampling.  
6. No external components are required.  
7. 96 dB dynamic range.  
8. ±± or ±8 mA output capability.  
9. 16-bit resolution.  
10. Twos complement serial input words.  
The serial input interface consists of the clock, data, and latch  
enable pins. The serial twos complement data-word is clocked  
into the DAC, MSB first, by the external data clock. The latch  
enable signal transfers the input word from the internal serial input  
register to the parallel DAC input register. The input clock can  
support a 10 MHz clock rate. The serial input port is compatible  
with popular digital filter chips used in consumer audio products.  
These filters operate at oversampling rates of 2×, 4×, and 8× the  
sampling frequency.  
11. Low cost.  
12. 16-lead plastic SOIC package.  
Rev. C  
Document Feedback  
Information furnished by Analog Devices is believed to be accurate and reliable. However, no  
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other  
rights of third parties that may result from its use. Specifications subject to change without notice. No  
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.  
Trademarks and registeredtrademarks arethe property of their respective owners.  
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.  
Tel: 781.329.4700 ©1988–2013 Analog Devices, Inc. All rights reserved.  
Technical Support  
www.analog.com  
 
 
 
 
 
 
AD1856  
Data Sheet  
TABLE OF CONTENTS  
Features .............................................................................................. 1  
Power Supplies and Decoupling..................................................9  
Total Harmonic Distortion ..........................................................9  
Optional MSB Adjustment........................................................ 10  
Digital Circuit Considerations...................................................... 11  
Input Data ................................................................................... 11  
Applications of the AD1856 PCM Audio DAC.......................... 12  
One DAC per System................................................................. 12  
One DAC per Channel .............................................................. 12  
Two DACs per Channel (Four-DAC System) ........................ 13  
Digital Filtering and Oversampling ............................................. 14  
Applications....................................................................................... 1  
Functional Block Diagram .............................................................. 1  
General Description ......................................................................... 1  
Product Highlights ........................................................................... 1  
Revision History ............................................................................... 2  
Specifications..................................................................................... 3  
Absolute Maximum Ratings............................................................ 5  
ESD Caution.................................................................................. 5  
Pin Configuration and Function Descriptions............................. 6  
Terminology ...................................................................................... 7  
Theory of Operation ........................................................................ 8  
Analog Circuit Considerations ....................................................... 9  
Grounding Recommendations ................................................... 9  
Achieving 8× fS Oversampling with Two AD1856 Devices  
and the Yamaha YM3414 .......................................................... 14  
Outline Dimensions....................................................................... 15  
Ordering Guide .......................................................................... 15  
REVISION HISTORY  
2/13—Rev. B to Rev. C  
Changes to Table 2.............................................................................5  
Changes to Figure 2 and Table 3......................................................6  
Deleted Figure 14 and Dual DAC, 4× fS Oversampling  
Architecture Section..........................................................................7  
Changes to Grounding Recommendations Section,  
Updated Format..................................................................Universal  
Deleted 16-Lead DIP (N) Package ...................................Universal  
Reorganized Layout............................................................Universal  
Changes to Features Section, General Description  
Section, and Product Highlights Section ...................................... 1  
Changes to Total Harmonic Distortion Parameter  
and Power Supply Parameter, Table 1............................................ 3  
Changes to Power Dissipation Parameter, Table 1....................... 4  
Deleted Figure 1; Renumbered Sequentially................................. 4  
Power Supplies and Decoupling Section, and Figure 3................9  
Changes to Input Data Section..................................................... 11  
Changes to Digital Filtering and Oversampling Section .......... 14  
Updated Outline Dimensions....................................................... 15  
Changes to Ordering Guide.......................................................... 15  
Rev. C | Page 2 of 16  
 
Data Sheet  
AD1856  
SPECIFICATIONS  
Typical values at TA = 25°C, VL = 5 V, and VS = 5 V, unless otherwise noted.  
Table 1.  
Parameter  
Test Conditions/Comments  
Min  
Typ  
Max  
Unit  
RESOLUTION1  
16  
Bits  
DIGITAL INPUTS  
Input Voltage High, VIH  
Input Voltage Low, VIL  
2.4  
0.8  
+VL  
V
V
µA  
µA  
MHz  
0
1
Input Current High, IIH  
VIH = +VL  
VIL = 0.4 V  
1.0  
−10  
1
Input Current Low, IIL  
Clock Input Frequency1  
10  
ACCURACY  
Gain Error  
2.0  
30  
0.001  
%
mV  
% of FSR  
µV  
Bipolar Zero Error  
Differential Linearity Error  
Noise at Bipolar Zero  
TOTAL HARMONIC DISTORTION  
0 dB  
RMS, 20 Hz to 20 kHz  
990.5 Hz  
AD1856RZ-K  
AD1856RZ  
AD1856RZ-K  
AD1856RZ  
AD1856RZ-K  
AD1856RZ  
6
0.002  
0.002  
0.018  
0.018  
1.8  
0.00251  
0.0081  
0.0201  
0.0401  
2.01  
%
%
%
%
%
%
−20 dB  
−60 dB  
1.8  
4.01  
MONOTONICITY  
DRIFT  
15  
Bits  
0°C to 70°C  
Total Drift  
25  
4
ppm of FSR/°C  
ppm of FSR/°C  
Bipolar Zero Drift  
SETTLING TIME  
Voltage Output  
To 0.006% of FSR  
6 V step  
1 LSB step  
1.5  
1.0  
9
350  
350  
µs  
µs  
V/µs  
ns  
ns  
Slew Rate  
Current Output  
1 mA step, 10 Ω to 100 Ω load  
1 kΩ load  
WARM-UP TIME  
1
Minute  
OUTPUT  
Voltage Output Configuration  
Bipolar Range  
3
V
Output Current  
8
mA  
Ω
Output Impedance  
Short-Circuit Duration  
Current Output Configuration  
Bipolar Range ( 30%)  
Output Impedance ( 30%)  
POWER SUPPLY  
0.1  
Indefinite to ground  
1.0  
1.7  
mA  
kΩ  
Voltage, +VL and +VS  
Voltage, −VL and −VS  
Current, +I  
+VS ≥ +VL for operation  
−VL ≥ −VS for operation  
+VL and +VS = 5 V, 10 MHz clock  
+VL and +VS = 12 V, 10 MHz clock  
−VL and −VS = −5 V, 10 MHz clock  
−VL and −VS = −12 V, 10 MHz clock  
4.75  
−13.2  
5
−5  
10  
12  
−12  
−15  
13.2  
−4.75  
151  
V
V
mA  
mA  
mA  
mA  
Current, −I  
−151  
Rev. C | Page 3 of 16  
 
AD1856  
Data Sheet  
Parameter  
Test Conditions/Comments  
10 MHz clock  
VS and VL = 5 V  
Min  
Typ  
Max  
Unit  
POWER DISSIPATION  
110  
135  
1501  
mW  
mW  
VS and VL = 12 V  
TEMPERATURE RANGE  
Specification  
Operational  
0
−25  
−60  
+70  
+70  
+100  
°C  
°C  
°C  
Storage  
1 Tested on all production units at final test.  
Rev. C | Page 4 of 16  
Data Sheet  
AD1856  
ABSOLUTE MAXIMUM RATINGS  
Stresses above those listed under Absolute Maximum Ratings  
may cause permanent damage to the device. This is a stress  
rating only; functional operation of the device at these or any  
other conditions above those indicated in the operational  
section of this specification is not implied. Exposure to absolute  
maximum rating conditions for extended periods may affect  
device reliability.  
Table 2.  
Parameter  
Rating  
+VL to DGND  
+VS to AGND  
−VL to DGND  
−VS to AGND  
Digital Inputs to DGND  
AGND to DGND  
Short-Circuit Protection  
Soldering, 10 sec  
Storage Temperature Range  
0 V to 13.2 V  
0 V to 13.2 V  
−13.2 V to 0 V  
−13.2 V to 0 V  
−0.3 V to +VL  
0.3 V  
Indefinite short to ground  
300°C  
−60°C to +100°C  
ESD CAUTION  
Rev. C | Page 5 of 16  
 
 
AD1856  
Data Sheet  
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS  
16-BIT  
LATCH  
16-BIT  
DAC  
1
2
3
4
5
6
7
8
16  
15  
14  
13  
–V  
+V  
S
S
DGND  
+V  
TRIM  
SERIAL  
INPUT  
REGISTER  
MSB ADJ  
L
NC  
CLK  
LE  
I
I
OUT  
OUT  
12 AGND  
CONTROL  
LOGIC  
SJ  
11  
10  
9
DATA  
R
F
–V  
L
V
OUT  
AD1856  
NC = NO CONNECT  
Figure 2. Pin Configuration  
Table 3. Pin Function Descriptions  
Pin No.  
Mnemonic  
Description  
1
2
3
4
−VS  
DGND  
+VL  
Analog Power Supply, Negative  
Digital Ground  
Logic Power Supply, Positive  
No Connection  
NC  
5
CLK  
Data Clock Input  
6
LE  
Latch Enable Input  
7
8
9
DATA  
−VL  
VOUT  
Serial Data Input  
Logic Power Supply, Negative  
Voltage Output  
10  
11  
12  
13  
14  
15  
16  
RF  
SJ  
Feedback Resistor  
Summing Junction  
Analog Ground  
Current Output  
MSB Adjustment Terminal  
MSB Trimming Potentiometer Terminal  
Analog Power Supply, Positive  
AGND  
IOUT  
MSB ADJ  
TRIM  
+VS  
Rev. C | Page 6 of 16  
 
Data Sheet  
AD1856  
TERMINOLOGY  
Total Harmonic Distortion  
The theoretical dynamic range of an n-bit converter is approx-  
imately (6 × n) dB. In the case of the 16-bit AD1856, that is  
96 dB. The actual dynamic range of a converter is less than the  
theoretical value due to limitations imposed by noise, quantiza-  
tion error, and other errors.  
Total harmonic distortion (THD) is defined as the ratio of the  
square root of the sum of the squares of the harmonic values to  
the value of the fundamental input frequency. THD is expressed  
in percent (%) or decibels (dB).  
THD is a measure of the magnitude and distribution of linearity  
error and differential linearity error. The distribution of these  
errors may be different, depending on the amplitude of the output  
signal. Therefore, to be most useful, THD should be specified for  
both large and small signal amplitudes.  
Bipolar Zero Error  
Bipolar zero error is the deviation in the actual analog output  
from the ideal output (0 V) when the twos complement input  
code representing half scale (all 0s) is loaded into the input  
register.  
Settling Time  
Differential Linearity Error  
Settling time is the time required for the output to reach and  
remain within a specified error band about its final value, mea-  
sured from the digital input transition. Settling time is the primary  
measure of dynamic performance.  
Differential linearity error is the measure of the variation in  
analog value, normalized to full scale, associated with a 1 LSB  
change in the digital input. Monotonic behavior requires that  
the differential linearity error not exceed 1 LSB in the negative  
direction.  
Dynamic Range  
The dynamic range specification indicates the ratio of the small-  
est signal that the converter can resolve to the largest signal it is  
able to produce. As a ratio, it is usually expressed in decibels (dB).  
Monotonicity  
A digital-to-analog converter is monotonic if the output either  
increases or remains constant as the digital input increases.  
Rev. C | Page 7 of 16  
 
AD1856  
Data Sheet  
THEORY OF OPERATION  
The AD1856 is a complete, monolithic, 16-bit PCM audio DAC.  
No additional external components are required for operation.  
As shown in the block diagram in Figure 1, each chip contains  
a voltage reference, an output amplifier, a 16-bit DAC, a 16-bit  
input latch, and a 16-bit serial-to-parallel input register.  
The resistors that form the ladder structure are fabricated with  
silicon-chromium thin film. Laser trimming of these resistors  
further reduces linearity error, resulting in low output distortion.  
The output amplifier uses both MOS and bipolar devices to  
produce low offset, high slew rate, and optimum settling time.  
When combined with the on-board feedback resistor, the output  
op amp can convert the output current of the AD1856 to a  
voltage output.  
The voltage reference consists of a band gap circuit and buffer  
amplifier. This circuitry produces an output voltage that is stable  
over time and temperature changes.  
The 16-bit digital-to-analog converter uses a combination of a  
segmented decoder and R-2R architectures to achieve consistent  
linearity and differential linearity.  
Rev. C | Page 8 of 16  
 
Data Sheet  
AD1856  
ANALOG CIRCUIT CONSIDERATIONS  
+5V  
16  
GROUNDING RECOMMENDATIONS  
+V  
+V  
S
L
The AD1856 has two ground pins, designated analog and digital  
ground (AGND and DGND). The analog ground pin is the high  
quality ground reference point for the analog portion of the  
device. The digital ground pin returns ground current from the  
digital logic portions of the AD1856 circuitry. Both pins should  
be connected directly to a single solid ground plane, and the  
components should be placed around the AD1856 so that analog  
and digital return currents do not cross each other. A single solid  
ground plane with good parts placement and trace routing yields  
the quietest design with the best signal integrity and EMI/EMC  
specifications.  
3
AD1856  
2
8
1
12  
DGND  
–V  
–V  
AGND  
L
S
GROUND  
–5V  
Figure 3. Alternate Recommended Schematic  
Given that these two supplies are within the range of 5 V to  
12 V, they can be used to power the AD1856. In this case, the  
positive logic and positive analog supplies can both be connected  
to the single positive supply. The negative logic and negative analog  
supplies can both be connected to the single negative supply.  
Performance benefits from a measure of isolation between the  
supplies, introduced by using simple low-pass filters in the  
individual power supply leads.  
POWER SUPPLIES AND DECOUPLING  
The AD1856 has four power supply input pins. +VS and −VS  
provide the supply voltages to operate the linear portions of the  
DAC, including the voltage reference, output amplifier, and  
control amplifier. The +VS and −VS supplies are designed to  
operate from 5 V to 12 V.  
As with most linear circuits, changes in the power supplies affect  
the output of the DAC. Analog Devices recommends that well-  
regulated power supplies with less than 1% ripple be incorporated  
into the design of any system using these devices.  
The +VL and −VL pins supply power to the digital portions of  
the chip, including the input shift register and the input latching  
circuitry. The +VL and −VL supplies are also designed to operate  
from 5 V to 12 V, subject only to the limitation that +VL cannot  
be more positive than +VS, and −VL cannot be more negative  
than −VS.  
TOTAL HARMONIC DISTORTION  
The THD figure of an audio DAC represents the amount of  
undesirable signal produced during reconstruction and play-  
back of an audio waveform. The THD specification, therefore,  
provides a direct method for classifying and choosing an audio  
DAC for a desired level of performance.  
Decoupling capacitors should be used on all power supply pins.  
Furthermore, good engineering practice suggests that these  
capacitors be placed as close as possible to the package pins. The  
decoupling for both the bipolar logic supply, VL, and the bipolar  
analog supply, VS, should be returned to the closest ground pins.  
Analog Devices tests and grades all AD1856 devices on the  
basis of THD performance. A block diagram of the test setup  
is shown in Figure 4. In this test setup, a digital data stream,  
representing a 0 dB, −20 dB, or −60 dB sine wave, is sent to the  
device under test. The frequency of this waveform is 990.5 Hz.  
Input data is sent to the AD1856 at a 4× fS rate (176.4 kHz). The  
AD1856 under test produces an analog output signal with the  
on-board op amp.  
The use of four separate power supplies reduces feedthrough  
from the digital portion of the system to the linear portions of  
the system, thus contributing to good performance. However,  
four separate voltage supplies are not necessary for good circuit  
performance. For example, Figure 3 illustrates a system where  
only a single positive and a single negative supply are available.  
23 CYCLES  
fS  
DATA  
AD1856  
RATE  
±3V  
16-BIT  
DATA  
DIGITAL  
WAVEFORM  
GENERATOR  
V
OUT  
LE  
CLK  
990.5Hz  
NOTCH  
FILTER  
30kHz  
LOW-PASS  
FILTER  
0
1
1
0
1
0
1
0
1
1
0
OUTPUT  
1
1
.
1
.
0
.
1
.
0
.
1
.
4096 PT.  
FFT  
ANALYZER  
DIGITIZER  
.
.
.
.
.
.
.
.
.
.
.
.
1
1
0
1
0
0
0
1
1
0
0
1
1
1
1
0
1
0
4096  
SAMPLES  
Figure 4. Block Diagram of Distortion Test Circuit  
Rev. C | Page 9 of 16  
 
 
 
 
 
 
AD1856  
Data Sheet  
0.100  
0.050  
The automatic test equipment digitizes 4096 samples of the  
output test waveform, incorporating 23 complete cycles of the  
sine wave. A 4096-point FFT is performed on the results of the  
test. Based on the first nine harmonics of the fundamental  
990.5 Hz output wave, the total harmonic distortion of the  
device is calculated. Neither a deglitcher nor an MSB trim is  
used during the THD test.  
0.020  
0.010  
0.005  
–20dB  
The circuit design, layout, and manufacturing techniques used  
in the production of the AD1856 result in excellent THD perfor-  
mance. Figure 5 shows the typical unadjusted THD performance  
of the AD1856 for various amplitudes of a 1 kHz output signal.  
As shown in Figure 5, the AD1856 offers excellent performance,  
even at amplitudes as low as −60 dB. Figure 6 shows the typical  
THD vs. frequency performance.  
FULL SCALE  
0.002  
0.001  
1
100  
1k  
FREQUENCY (Hz)  
10k  
Figure 6. Typical THD vs. Frequency  
10.0  
OPTIONAL MSB ADJUSTMENT  
Use of an optional adjustment circuit allows residual differential  
linearity errors around midscale to be eliminated. These errors  
are especially important when low amplitude signals are being  
reproduced. In these cases, as the signal amplitude decreases,  
the ratio of the midscale differential linearity error to the signal  
amplitude increases and THD increases.  
1.0  
0.1  
16 BITS  
Therefore, for best performance at low output levels, the optional  
MSB adjustment circuitry shown in Figure 7 can be used. This  
circuit allows the differential linearity error at midscale to be  
zeroed out. However, no adjustments are required to meet data  
sheet specifications.  
0.01  
0.001  
–60  
–50  
–40  
–30  
–20  
–10  
0
10  
AMPLITUDE (dB)  
470k  
100kΩ  
200kΩ  
TRIM  
–V  
S
15  
14  
1
Figure 5. Typical Unadjusted THD vs. Amplitude  
MSB ADJ  
Figure 7. Optional MSB Adjustment Circuit  
Rev. C | Page 10 of 16  
 
 
 
 
Data Sheet  
AD1856  
DIGITAL CIRCUIT CONSIDERATIONS  
Figure 9 provides the specific timing requirements that must be  
met for the data transfer to be accomplished properly.  
INPUT DATA  
Data is transmitted to the AD1856 in a bit stream composed  
of 16-bit words with a serial, MSB first format. Three signals  
must be present to achieve proper operation: the data, clock,  
and latch enable signals. Input data bits are clocked into the  
input register on the rising edge of the clock signal. The LSB is  
clocked in on the 16th clock pulse. When all data bits are loaded,  
a low-going latch enable pulse updates the DAC input. Figure 8  
illustrates the general signal requirements for data transfer for  
the AD1856.  
The input pins of the AD1856 are both TTL and 5 V CMOS  
compatible, independent of the power supply voltages used.  
The input requirements illustrated in Figure 8 and Figure 9  
are compatible with the data outputs provided by popular DSP  
filter chips used in digital audio playback systems. The AD1856  
input clock can run at a 10 MHz rate. This clock rate allows data  
transfer rates for 2×, 4×, or 8× oversampling reconstruction. The  
Applications of the AD1856 PCM Audio DAC section provides  
additional guidelines for using the AD1856 with various DSP  
filter chips.  
CLK  
M
S
B
L
S
B
DATA  
LE  
Figure 8. Signal Requirements of the AD1856  
>100ns  
>30ns >30ns  
CLK  
>15ns  
>60ns  
>40ns  
>40ns  
LATCH  
ENABLE (LE)  
>50ns  
INTERNAL DAC INPUT REGISTER  
UPDATED WITH 16 MOST RECENT BITS  
>15ns >15ns  
MSB  
1ST BIT  
LSB  
2ND BIT  
NEXT  
WORD  
DATA  
16TH BIT  
BITS CLOCKED INTO  
SHIFT REGISTER  
Figure 9. Timing Relationships of Input Signals  
Rev. C | Page 11 of 16  
 
 
 
 
AD1856  
Data Sheet  
APPLICATIONS OF THE AD1856 PCM AUDIO DAC  
The AD1856 is a versatile digital-to-analog converter designed  
for applications in consumer digital audio equipment. Portable,  
car, and home compact disc players, digital audio amplifiers, and  
DAT systems can all use the AD1856. Popular circuit architectures  
in these systems include stereo playback sections featuring one  
DAC per system, one DAC per audio channel (left/right), or even  
multiple DACs per channel. Furthermore, these architectures use  
different output reconstruction rates to accomplish these functions,  
including reproduction at the sample rate (1 × fS), at twice the  
sample rate (2 × fS), at four times the sample rate (4 × fS), and  
even at eight times the sample rate (8 × fS). For CD applications,  
fS is 44.1 kHz; for DAT applications, fS is 48 kHz.  
The architecture illustrated in Figure 10 is suitable for low-end  
home or portable systems. However, its usefulness in mid-quality  
or high-quality digital audio reproduction is limited by the phase  
delay that is introduced in the multiplexed output. This phase delay  
is due to the fact that the information contained in the input bit  
stream represents left and right channel audio sampled simulta-  
neously but reconstructed alternately. One solution to this problem  
is to incorporate a third, noninverting SHA to delay the output  
of one channel so that it can catch up to the other channel. This  
solution eliminates the phase shift by restoring simultaneous  
reproduction. This solution is illustrated in Figure 12.  
SAMPLE  
LEFT  
LOW-  
PASS  
LEFT  
OUTPUT  
SHA  
SHA  
ONE DAC PER SYSTEM  
FILTER  
Figure 10 shows a circuit using one AD1856 per system to repro-  
duce both stereo channels of a typical first-generation digital  
audio system. The input data is fed to the AD1856 in a format  
that alternates between left channel data and right channel data.  
The output of the AD1856 is switched between the left channel  
and right channel output sample-and-hold amplifiers (SHAs).  
The SHAs demultiplex and deglitch the output of the AD1856.  
The timing diagram for the control signals for this circuit is  
shown in Figure 11.  
AD1856  
DATA  
V
OUT  
CLK  
LE  
LOW-  
PASS  
FILTER  
RIGHT  
OUTPUT  
SHA  
SAMPLE  
RIGHT  
Figure 12. Third SHA Eliminates Phase Delay  
ONE DAC PER CHANNEL  
Another approach used to eliminate phase delay between left and  
right channels uses one DAC per channel. In this architecture, the  
input data bit streams for the left channel and the right channel  
are simultaneously sent and latched into each DAC. This second-  
generation approach, shown in Figure 13, is suitable for higher  
performance digital audio playback units.  
LOW-  
LEFT  
PASS  
OUTPUT  
SAMPLE  
LEFT  
FILTER  
1/2  
AD712  
AD1856  
DATA  
V
OUT  
CLK  
LE  
AD1856  
DATA  
CLK  
LE  
LEFT  
DATA  
V
LOW-  
PASS  
FILTER  
OUT  
RIGHT  
OUTPUT  
SAMPLE  
RIGHT  
1/2  
AD712  
LOW-  
PASS  
FILTER  
LEFT  
OUTPUT  
Figure 10. AD1856 in a One DAC per System Architecture  
1/2  
AD712  
AD1856  
DATA  
CLK  
LE  
RIGHT  
DATA  
V
OUT  
CLK  
LOW-  
PASS  
FILTER  
RIGHT  
OUTPUT  
1/2  
AD712  
DATA  
Figure 13. One DAC per Channel Architecture  
LEFT WORD  
RIGHT WORD  
LE  
1.5µs MIN  
1.5µs MIN  
DAC  
OUT  
SAMPLE  
RIGHT  
SAMPLE  
LEFT  
Figure 11. Control Signals for One DAC Circuit  
Rev. C | Page 12 of 16  
 
 
 
 
 
 
 
Data Sheet  
AD1856  
AD1856  
TWO DACs PER CHANNEL (FOUR-DAC SYSTEM)  
DATA  
V
V
OUT  
CLK  
LE  
Another architecture uses two DACs per channel. In this  
scheme, shown in Figure 14, each DAC reproduces one half of  
the output waveform. The advantage obtained is that midscale  
differential linearity error no longer affects the zero-crossing  
points of the waveforms. These effects are shifted to the points  
where the output waveform crosses 3/4 full scale. The result  
is that THD performance for low amplitude signals is greatly  
improved. Not shown in Figure 14 is a VLSI circuit, which is  
required to separate the incoming data into the appropriate  
form required by each DAC.  
LOW-  
PASS  
FILTER  
LEFT  
OUTPUT  
SHA  
AD1856  
DATA  
CLK  
LE  
1/2  
OUT  
AD712  
AD1856  
DATA  
CLK  
LE  
V
V
OUT  
LOW-  
PASS  
FILTER  
RIGHT  
OUTPUT  
SHA  
AD1856  
DATA  
CLK  
LE  
1/2  
OUT  
AD712  
Figure 14. Two DACs per Channel Eliminate Midscale Distortion  
from the Zero-Crossing Points  
Rev. C | Page 13 of 16  
 
 
AD1856  
Data Sheet  
DIGITAL FILTERING AND OVERSAMPLING  
Oversampling is a term that refers to playback techniques in  
which the reconstruction frequency used is an integral (2 or  
more) multiple of the original quantized data rate. For example,  
in compact disc stereo digital audio playback units, the original  
quantized data sample rate is 44.1 kHz. Popular oversampling  
rates are 2× fS or 4× fS, yielding reconstruction rates of 88.2 kHz  
and 176.4 kHz, respectively.  
Oversampling techniques require that the serial input data  
stream run at the same integral multiple of the original data rate.  
Therefore, although the constraints on the output low-pass filter  
are eased, the constraints on the serial digital input port and the  
settling time of the output stage are not.  
The actual oversampling operation takes place in the digital filter  
chip, which is located upstream from the DAC. The digital filter  
accepts data from the media and adds the additional reconstruction  
points according to the algorithm and coefficients stored in the  
filter chip. Because the digital filters actually interpolate these  
additional reconstruction points, they are called interpolation  
filters.  
Oversampling is used to ease the performance constraints of  
the low-pass filters that usually follow the reconstruction DAC.  
In any signal reconstructed from sampled data, undesired  
frequency components are introduced in the output spectrum;  
these components are centered at the reconstruction frequency.  
When a 44.1 kHz reconstruction frequency is used, the actual  
frequency band of interest is 20 Hz to 20 kHz. However, a  
band of undesired image frequency components extends from  
approximately 24 kHz to 44.1 kHz; there is additional undesired  
component energy between 44.1 kHz and 64 kHz. These undesired  
components must be removed with a low-pass filter of very high  
order. First-generation digital audio systems often use low-pass  
filters of 9, 11, and even 13 poles. Linear implementations of these  
filters are expensive, difficult to manufacture, and can produce  
distortion due to varying group delay characteristics.  
ACHIEVING 8× fS OVERSAMPLING WITH TWO  
AD1856 DEVICES AND THE YAMAHA YM3414  
Figure 15 illustrates the combination of a Yamaha YM3414  
digital filter chip and two AD1856 audio DACs. In this scheme,  
the use of a 16.9344 MHz clock allows an 8× oversampling rate  
for extremely high performance. In addition, a lower order low-  
pass filter can be used without sacrificing performance. The DAC  
input data is simultaneously transmitted to the input registers of  
the DACs through dedicated left and right channel output pins on  
the YM3414. Optional sample-and-hold signals are also provided.  
When a 2× reconstruction frequency (88.2 kHz) is used, the  
lowest undesired frequency components extend down to approx-  
imately 68 kHz. A 4× rate (176.4 kHz) has undesired components  
extending down to approximately 156 kHz. The filter response  
required to remove these frequency components can be less steep.  
This means that a lower order filter can be used, resulting in less  
distortion at lower cost. Linear filters with three or five poles are  
adequate and are quite common in digital audio products that use  
oversampling techniques.  
16.9344MHz  
+5V  
LOW-  
PASS  
FILTER  
CLK  
LE  
DATA  
LEFT  
OUTPUT  
V
OUT  
TD  
WCO  
DLO  
BCO  
DRO  
YM3414  
SHR SHL  
AD1856  
DATA  
LE  
CLK  
LOW-  
PASS  
FILTER  
RIGHT  
OUTPUT  
V
OUT  
OPTIONAL  
DEGLITCH  
SIGNALS  
AD1856  
Figure 15. Yamaha YM3414 and AD1856 Interface  
Rev. C | Page 14 of 16  
 
 
 
Data Sheet  
AD1856  
OUTLINE DIMENSIONS  
10.50 (0.4134)  
10.10 (0.3976)  
16  
1
9
8
7.60 (0.2992)  
7.40 (0.2913)  
10.65 (0.4193)  
10.00 (0.3937)  
0.75 (0.0295)  
0.25 (0.0098)  
1.27 (0.0500)  
BSC  
45°  
2.65 (0.1043)  
2.35 (0.0925)  
0.30 (0.0118)  
0.10 (0.0039)  
8°  
0°  
COPLANARITY  
0.10  
SEATING  
PLANE  
0.51 (0.0201)  
0.31 (0.0122)  
1.27 (0.0500)  
0.40 (0.0157)  
0.33 (0.0130)  
0.20 (0.0079)  
COMPLIANT TO JEDEC STANDARDS MS-013-AA  
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS  
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR  
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.  
Figure 16. 16-Lead Standard Small Outline Package [SOIC_W]  
Wide Body  
(RW-16)  
Dimensions shown in millimeters and (inches)  
ORDERING GUIDE  
Model1  
Temperature Range  
−25°C to +70°C  
−25°C to +70°C  
−25°C to +70°C  
−25°C to +70°C  
−25°C to +70°C  
THD at Full-Scale Output  
0.008%  
0.008%  
0.008%  
0.0025%  
Package Description  
16-Lead SOIC_W  
16-Lead SOIC_W  
16-Lead SOIC_W  
16-Lead SOIC_W  
16-Lead SOIC_W  
Package Option  
AD1856RZ  
RW-16  
RW-16  
RW-16  
RW-16  
RW-16  
AD1856RZ-REEL  
AD1856RZ-REEL7  
AD1856RZ-K  
AD1856RZ-K-REEL7  
0.0025%  
1 Z = RoHS Compliant Part.  
Rev. C | Page 15 of 16  
 
 
AD1856  
NOTES  
Data Sheet  
©1988–2013 Analog Devices, Inc. All rights reserved. Trademarks and  
registered trademarks are the property of their respective owners.  
D00759-0-2/13(C)  
Rev. C | Page 16 of 16  

相关型号:

AD1857

Stereo, Single Supply 16-, 18- and 20-Bit Sigma-Delta DACs
ADI

AD1857JRS

Stereo, Single Supply 16-, 18- and 20-Bit Sigma-Delta DACs
ADI

AD1857JRSRL

Stereo, Single Supply 16-, 18- and 20-Bit Sigma-Delta DACs
ADI

AD1857JRSZ

Stereo, Single Supply 16-, 18- and 20-Bit Sigma-Delta DACs
ADI

AD1857JRSZRL

IC SPECIALTY CONSUMER CIRCUIT, PDSO20, SSOP-20, Consumer IC:Other
ADI

AD1857_15

Stereo, Single Supply 16-, 18- and 20-Bit Sigma-Delta DACs
ADI

AD1858

Stereo, Single Supply 16-, 18- and 20-Bit Sigma-Delta DACs
ADI

AD1858JRS

Stereo, Single Supply 16-, 18- and 20-Bit Sigma-Delta DACs
ADI

AD1858JRSRL

Stereo, Single Supply 16-, 18- and 20-Bit Sigma-Delta DACs
ADI

AD1858_15

Stereo, Single Supply 16-, 18- and 20-Bit Sigma-Delta DACs
ADI

AD1859

Stereo, Single-Supply 18-Bit Integrated DAC
ADI

AD1859JR

Stereo, Single-Supply 18-Bit Integrated DAC
ADI