ISL96017UIRT8Z-T13 [RENESAS]

DIGITAL POTENTIOMETER;
ISL96017UIRT8Z-T13
型号: ISL96017UIRT8Z-T13
厂家: RENESAS TECHNOLOGY CORP    RENESAS TECHNOLOGY CORP
描述:

DIGITAL POTENTIOMETER

光电二极管 转换器 电阻器
文件: 总13页 (文件大小:464K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
2
128-Tap DCP, 16kbit EEPROM, and I C Serial Interface  
ISL96017  
Features  
• Integrated Digitally Controlled Potentiometer  
- 128-Tap Positions  
This device integrates a 128-tap digitally controlled  
2
potentiometer, 16kbit of EEPROM, and a 2-wire I C serial  
interface. The device is powered by a single 3.3V supply. The  
potentiometer is available with total resistance of either 10kΩ  
or 50kΩ.  
- 10kΩ, 50kΩ Total Resistance  
- Monotonic Over Temperature  
- Non-Volatile Wiper Position Storage  
- 0 to VDD Terminal Voltage  
The memory is organized in 128 pages of 16 bytes each, to  
reduce total programming time. All programming signals are  
generated on-chip.  
2
• I C Serial Interface  
• 16kbit EEPROM  
The potentiometer is implemented with a combination of  
CMOS switches and resistor elements. The position of the  
wiper can be stored in non-volatile memory and then be  
recalled upon a subsequent power-up. The three terminals of  
the potentiometer are available for use as either a variable  
resistor or a resistor divider.  
- 50 Years Retention @ 55°C  
- 1,000,000 Cycles Endurance  
• Single 3.3 ±0.3V Supply  
• 3mm x 3mm Thin DFN Package – 0.8mm Max Thickness,  
0.65mm Pitch  
• Pb-Free (RoHS Compliant)  
16kbit  
EEPROM  
SDA  
SCL  
POWER-UP,  
INTERFACE,  
AND  
CONTROL  
LOGIC  
RH  
WP  
RW  
RL  
FIGURE 1. BLOCK DIAGRAM  
June 8, 2012  
FN8243.2  
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.  
1-888-INTERSIL or 1-888-468-3774 |Copyright Intersil Americas Inc. 2005, 2006, 2012. All Rights Reserved  
Intersil (and design) is a trademark owned by Intersil Corporation or one of its subsidiaries.  
All other trademarks mentioned are the property of their respective owners.  
1
ISL96017  
Pin Descriptions  
Pin Configuration  
ISL96017  
PIN SYMBOL  
DESCRIPTION  
(8 LD TDFN)  
TOP VIEW  
1
2
3
4
5
6
7
8
RH  
RW  
RL  
“High” terminal of the DCP  
“Wiper” terminal of the DCP  
“Low” terminal of the DCP  
Power supply  
RH  
RW  
RL  
1
2
3
4
8
7
6
5
WP  
SCL  
SDA  
GND  
VDD  
GND  
SDA  
SCL  
WP  
Ground  
VDD  
Open drain serial interface data input/output  
Open drain serial interface clock input  
Hardware write protection pin. Active low. Prevents any  
“Write” operation to the device.  
Ordering Information  
PART NUMBER  
(Notes 1, 2)  
PART  
MARKING  
R
(kΩ)  
TEMP. RANGE  
(°C)  
PACKAGE  
(Pb-free)  
PKG.  
DWG. #  
TOTAL  
ISL96017WIRT8Z  
96017 WIZ  
96017 UIZ  
10  
-40 to 85  
-40 to 85  
8 Ld 3x3 TDFN  
8 Ld 3x3 TDFN  
L8.3x3A  
L8.3x3A  
ISL96017UIRT8Z  
NOTES:  
50  
1. Add “-T*” suffix for tape and reel. Please refer to TB347 for details on reel specifications.  
2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte  
tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil  
Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.  
FN8243.2  
June 8, 2012  
2
ISL96017  
Absolute Maximum Ratings  
Thermal Information  
Storage Temperature: . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .-65°C to 150°C  
Note: All Voltages with Respect to GND  
Thermal Resistance (Typical)  
8 Ld TDFN Package (Notes 3, 4). . . . . . . . .  
θ
JA (°C/W)  
52  
θ
JC (°C/W)  
5
Voltage at SCL, SDA, WP: . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to 4V  
Voltage at RH, RW, RL: . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . GND to VDD  
VDD . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to 4V  
Lead Temperature (Soldering, 10s): . . . . . . . . . . . . . . . . . . . . . . . . . .300°C  
Wiper Current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ±6mA  
ESD (MIL-STD-883B, Method 3014). . . . . . . . . . . . . . . . . . . . . . . . . .>2000V  
ESD (Machine Model). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . >150V  
Moisture Sensitivity (see Technical Brief TB363). . . . . . . . . .Level 2  
Maximum Junction Temperature (Plastic Package) . . . . . . . . . . . . .150°C  
Pb-Free Reflow Profile . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . see link below  
http://www.intersil.com/pbfree/Pb-FreeReflow.asp  
Recommended Operating Conditions  
Ambient Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -40°C to 85°C  
VDD Voltage for DCP Operation . . . . . . . . . . . . . . . . . . . . . . . . . 3.0V to 3.6V  
Wiper Current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -3mA to 3mA  
Power Rating. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5mW  
CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product  
reliability and result in failures not covered by warranty.  
NOTE:  
3. θJA is measured in free air with the component mounted on a high effective thermal conductivity test board with “direct attach” features. See Tech  
Brief TB379 for details.  
4. For θ , the “case temp” location is the center of the exposed metal pad on the package underside.  
JC  
Electrical Specifications Over recommended operating conditions unless otherwise stated. All voltages with respect to GND. Boldface  
limits apply over the operating temperature range, -40°C to +85°C.  
MIN  
TYP  
MAX  
SYMBOL  
IccdSby  
IccdRd  
IccdWr  
PARAMETER  
Standby Current at VDD  
TEST CONDITIONS  
Serial interface in standby  
(Note 18) (Note 5) (Note 18) UNIT  
10  
1
µA  
mA  
mA  
µA  
Read Current at VDD  
Write Current at VDD  
Reading with 400kHz at SCL  
Writing to EEPROM  
5
I
Leakage Current at Pins SDA, SCL, and WP Pin voltage from GND to VDD  
-10  
-1  
10  
1
LkgDig  
I
Leakage Current at RH, RW, RL  
VDD Power-Up Ramp Rate  
DCP Wiper Response Time  
Pin voltage from GND to VDD  
µA  
LkgDCP  
VDDRamp  
0.2  
V/ms  
µs  
t
SCL falling edge of last bit of DCP Data Byte to  
wiper change  
1.5  
DCP  
(Note 17)  
t
Power-Up Delay  
VDD above 2.6V, to DCP Initial Value Register  
recall completed, and I C Interface in standby  
3
ms  
D
2
state  
CH/CW/CL  
(Note 17)  
RH, RW, RL Pin Capacitance  
Total Resistance  
10  
pF  
kΩ  
%
R
W and U versions, respectively. T = 25°C.  
10, 50  
Total  
A
Measured between R and R pins.  
H
L
R
Tolerance  
T
= 25°C. Measured between R and R  
L
-20  
7
20  
Total  
A
H
pins.  
R
Wiper Resistance  
V = 3.3V @ 25°C. Wiper current =  
DD  
100  
300  
Ω
Wiper  
V
/R  
DD Total  
DCP Resolution  
Bits  
DCP IN VOLTAGE DIVIDER MODE (0V at RL, VCC at RH; measured at RW unloaded)  
FSerror  
(Note 6, 7)  
Full-Scale Error  
U option  
W option  
U option  
W option  
-2  
-5  
0
-1  
-1  
1
0
0
2
5
LSB  
LSB  
LSB  
LSB  
ZSerror  
(Note 6, 8)  
Zero-Scale Error  
0
1
FN8243.2  
June 8, 2012  
3
ISL96017  
Electrical Specifications Over recommended operating conditions unless otherwise stated. All voltages with respect to GND. Boldface  
limits apply over the operating temperature range, -40°C to +85°C. (Continued)  
MIN  
TYP  
MAX  
SYMBOL  
TC  
PARAMETER  
Ratiometric Temperature  
TEST CONDITIONS  
(Note 18) (Note 5) (Note 18) UNIT  
DCP Register between 10 hex and 6F hex  
±4  
ppm/°C  
V
(Note 11, 17) Coefficient  
DNL (Note 6, 9) Differential Non-Linearity  
INL (Note 6, 10) Integral Non-Linearity  
Monotonic over all tap positions  
-0.75  
-1  
0.75  
1
LSB  
LSB  
DCP IN RESISTOR MODE (Measurements between RH and RW with RL not connected)  
(Note 12) Resistance Offset. U version - DCP Register set to 7F hex.  
R
0
0.5  
1
2
5
MI  
MI  
127  
Measured between R and R pins.  
H
W
W version - DCP Register set to 7F hex.  
Measured between R and R pins.  
H
W
TC  
Resistance Temperature Coefficient  
Resistance Differential Non-Linearity  
Resistance Integral Non-Linearity  
±100  
ppm/°C  
R
(Note 15,17)  
RDNL  
(Note 12,13)  
-0.75  
-1  
0.75  
1
MI  
(Note 1)  
RINL  
MI  
(Note 12,14)  
(Note 1)  
EEPROM SPECS  
EEPROM Endurance  
EEPROM Retention  
1,000,000  
50  
Cycles  
Years  
ms  
At 55°C  
t
(Note 16) Non-Volatile Write Cycle Time  
6
12  
WC  
SERIAL INTERFACE SPECS  
V
WP, SDA, and SCL Input Buffer LOW Voltage  
WP, SDA and SCL Input Buffer HIGH Voltage  
SDA and SCL Input Buffer Hysteresis  
-0.3  
0.3*  
VDD  
V
V
V
V
IL  
V
0.7*  
VDD  
VDD  
+0.3  
IH  
Hysteresis  
0.05*  
VDD  
V
SDA Output Buffer LOW Voltage, Sinking  
4mA  
0
0.4  
OL  
Cpin  
WP, SDA, and SCL Pin Capacitance  
SCL Frequency  
10  
400  
50  
pF  
kHz  
ns  
f
SCL  
t
Pulse Width Suppression Time at SDA and  
SCL Inputs.  
Any pulse narrower than the max spec is  
suppressed  
IN  
t
SCL Falling Edge to SDA Output Data Valid  
SCL falling edge crossing 30% of VDD, until  
SDA exits the 30% to 70% of VDD window  
900  
ns  
ns  
AA  
t
Time the Bus Must be Free Before the Start of SDA crossing 70% of VCC during a STOP  
1300  
BUF  
a New Transmission  
condition, to SDA crossing 70% of VDD during  
the following START condition  
t
Clock LOW Time  
Measured at the 30% of VDD crossing  
Measured at the 70% of VDD crossing  
1300  
600  
ns  
ns  
ns  
LOW  
t
Clock HIGH Time  
HIGH  
t
START Condition Setup Time  
SCL rising edge to SDA falling edge. Both  
crossing 70% of VDD  
600  
SU:STA  
t
START Condition Hold Time  
From SDA falling edge crossing 30% of VDD to  
SCL falling edge crossing 70% of VDD  
600  
ns  
HD:STA  
FN8243.2  
June 8, 2012  
4
ISL96017  
Electrical Specifications Over recommended operating conditions unless otherwise stated. All voltages with respect to GND. Boldface  
limits apply over the operating temperature range, -40°C to +85°C. (Continued)  
MIN  
TYP  
MAX  
SYMBOL  
PARAMETER  
Input Data Setup Time  
TEST CONDITIONS  
(Note 18) (Note 5) (Note 18) UNIT  
t
From SDA exiting the 30% to 70% of VDD  
window, to SCL rising edge crossing 30% of  
VDD  
100  
ns  
SU:DAT  
t
Input Data Hold Time  
From SCL rising edge crossing 70% of VDD to  
SDA entering the 30% to 70% of VDD window  
0
ns  
ns  
ns  
ns  
HD:DAT  
t
STOP Condition Setup Time  
STOP Condition Hold Time  
Output Data Hold Time  
From SCL rising edge crossing 70% of VCC, to  
SDA rising edge crossing 30% of VDD  
600  
600  
0
SU:STO  
t
From SDA rising edge to SCL falling edge. Both  
crossing 70% of VDD  
HD:STO  
t
From SCL falling edge crossing 30% of VDD,  
until SDA enters the 30% to 70% of VDD  
window  
DH  
t
SDA and SCL Rise Time  
SDA and SCL Fall Time  
From 30% to 70% of VDD  
From 70% to 30% of VDD  
Total on-chip and off-chip  
20+  
0.1*Cb  
250  
250  
400  
ns  
ns  
R
t
20+  
0.1*Cb  
F
Cb  
Capacitive Loading of SDA or SCL  
10  
1
pF  
Rpu  
SDA and SCL Bus Pull-Up Resistor Off-Chip  
Maximum is determined by t and t  
kΩ  
R
F
For Cb = 400pF, max is about 2~2.5kΩ  
For Cb = 40pF, max is about 15~20kΩ  
t
WP Setup Time  
WP Hold Time  
Before START condition  
After STOP condition  
600  
600  
ns  
ns  
SU:WP  
t
HD:WP  
NOTES:  
5. Typical values are for T = 25°C and V = 3.3V.  
A
DD  
6. LSB = (V(RW)  
127  
– V(RW) )/127. V(RW)  
and V(RW) are the voltage at pin RW for the DCP Register set to 7F hex and 00 hex respectively.  
0
0
127  
7. FSerror = (V(RW)  
– VDD)/LSB  
8. ZSerror = V(RW) /LSB  
127  
0
9. DNL = [(V(RW) – V(RW) )/LSB] – 1, for i from 1 to 127. i is the DCP Register setting.  
i-1  
i
10. INL = [V(RW) – i * LSB – V(RW) ]/LSB, for I = 1 to 127.  
i
0
6
[Max(V(RW)i) Min(V(RW)i)]  
10  
11.  
for i = 16 to 111, and T = -40°C to 85°C  
---------------------------------------------------------------------------------------------- -----------------  
TC  
=
×
V
(Max(V(RW)i) + Min(V(RW)i)) ⁄ 2 125°C  
12. MI = (R – R )/127. MI is minimum increment. R and R are the resistances between RH and RW with the DCP Register set to 00 hex and 7F  
127  
0
127  
0
hex, respectively.  
13. RDNL = (R – R )/MI – 1, for i from 1 to 111. i is the DCP Register setting.  
i-1  
i
14. RINL = [R – (MI * i) – R  
]/MI, for i from 1 to 111.  
127  
i
6
[Max(Ri) Min(Ri)]  
1 × 10  
15.  
; for i = 1 to 111, and T = -40°C to 85°C  
--------------------------------------------------------------- ------------------  
TC  
=
×
R
[Max(Ri) + Min(Ri)] ⁄ 2 125°C  
16. t  
is the minimum cycle time to be allowed for any non-volatile Write by the user, unless Acknowledge Polling is used. It is the time from a valid  
WC  
2
STOP condition at the end of a Write sequence of a I C serial interface Write operation, to the end of the self-timed internal non-volatile write cycle.  
17. Parameter is not 100% tested.  
18. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization  
and are not production tested.  
FN8243.2  
June 8, 2012  
5
ISL96017  
2
I C Timing Diagram  
t
t
t
t
R
F
HIGH  
LOW  
SCL  
t
SU:DAT  
t
t
t
SU:STO  
SU:STA  
HD:DAT  
t
HD:STA  
SDA  
(INPUT TIMING)  
t
t
t
BUF  
AA  
DH  
SDA  
(OUTPUT TIMING)  
FN8243.2  
June 8, 2012  
6
ISL96017  
Typical Performance Curves  
0.15  
140  
V
= 3.0V  
V
= 3.6V  
DD  
DD  
T = 25°C  
V
= 3.6V  
0.1  
0.05  
0
DD  
120  
100  
80  
60  
40  
20  
0
-0.05  
-0.1  
-0.15  
-0.2  
-0.25  
V
= 3.0V  
DD  
T = 25°C  
20  
0
40  
60  
80  
100  
120  
140  
0
20  
40  
60  
80  
100  
120  
140  
TAP POSITION (DECIMAL)  
TAP POSITION (DECIMAL)  
FIGURE 3. DNL vs TAP POSITION FOR 10kΩ (W)  
FIGURE 2. WIPER RESISTANCE vs TAP POSITION FOR 10kΩ (W)  
0.2  
0.15  
0.1  
0.2  
T = 25°C  
T = 25°C  
0.15  
V
= 3.6V  
DD  
0.1  
V
= 3.6V  
DD  
0.05  
0
0.05  
0
-0.05  
-0.1  
-0.15  
-0.2  
-0.05  
-0.1  
-0.15  
-0.2  
V
= 3.0V  
DD  
V
= 3.0V  
DD  
100  
TAP POSITION (DECIMAL)  
0
20  
40  
60  
80  
100  
120  
140  
0
20  
40  
60  
80  
120  
140  
TAP POSITION (DECIMAL)  
FIGURE 5. RDNL vs TAP POSITION FOR 10kΩ (W)  
FIGURE 4. INL vs TAP POSITION FOR 10kΩ (W)  
0.4  
0.3  
0.2  
0.1  
0
T = 25°C  
V
= 3.0V  
DD  
-0.1  
-0.2  
V
= 3.6V  
20  
DD  
-0.3  
0
40  
60  
80  
100  
120  
140  
TAP POSITION (DECIMAL)  
FIGURE 6. RINL vs TAP POSITION FOR 10k(W)  
FN8243.2  
June 8, 2012  
7
ISL96017  
TABLE 1. ISL96017 MEMORY MAP  
DATA BITS  
Principles of Operation  
ADDRESS  
7FFh  
FUNCTION  
IVR, DCP  
This device combines a DCP, 16kbit non-volatile memory, and an  
2
I C serial interface providing direct communication between a  
0
D
D
D
D
D
D
D
6
5
4
3
2
1
0
host and the DCP and memory.  
7FEh  
OV  
0
0
0
0
0
0
0
Access Control  
7FDh  
Reserved  
Reserved  
DCP Description  
7FCh  
The DCP has 10kΩ or 50kΩ nominal total resistance and 128  
taps. It is implemented with a combination of resistor elements  
and CMOS switches. The physical ends of the DCP, the RH and RL  
pins, are equivalent to the fixed terminals of a mechanical  
potentiometer. The RW pin is connected to intermediate nodes,  
and it is equivalent to the wiper terminal of a mechanical  
potentiometer. The position of the wiper terminal within the DCP  
is controlled by a 7-bit volatile DCP Register. When the DCP  
7FBh  
D
D
D
D
D D  
3
D
D
General Purpose Memory  
7
6
5
4
2
1
0
000h  
NOTE: OV = “Only Volatile”. All other bits in register 7FEh must be 0.  
Register contains all zeroes (00 hex, or “R ”), its wiper terminal,  
RW, is closest to its RL terminal. When the DCP Register contains  
0
Access to DCP Register and IVR  
The volatile DCP Register and the non-volatile (IVR) can be read  
all ones (7F hex, or “R  
”), its wiper terminal is closest to its RH  
127  
2
or written directly using the I C serial interface, with Address  
terminal. As the value of the DCP Register increases from all  
zeroes to all ones, the wiper moves monotonically from the  
position closest to RL to the closest to RH. Therefore, the  
resistance between RH and RW decreases monotonically from  
Byte 07FF hex.  
The MSB of the byte at address 7FE hex is called “OnlyVolatile”  
and controls the access to the DCP Register and IVR. This bit is  
volatile and it’s reset to “0” at power up.  
R to R  
monotonically from R  
, while the resistance between RW and RL increases  
to R .  
0
127  
127  
0
The Data Byte read from memory address 7FF hex, is from the  
DCP register when the “OnlyVolatile” bit is “1”, and from the IVR  
when this bit is “0”.  
While the device is being powered up, the DCP Register is reset  
to 40 hex (64 decimal). Soon after the power supply voltage  
becomes large enough for reliable non-volatile memory reading,  
the device reads the value stored on the non-volatile Initial Value  
Register (IVR) and loads it into the DCP Register.  
The Data Byte of a Write operation to memory address 7FF hex is  
written only to the DCP Register when the “OnlyVolatile” bit is “1”,  
and it’s written to both the DCP Register and the IVR when this  
bit is “0”.  
Memory Description  
This device contains 2048 non-volatile bytes organized in 128  
pages of 16 bytes each. This allows writing 16 bytes on a single  
When writing to the “OnlyVolatile” bit at address 7FE hex, the  
seven LSBs of the Data Byte must be all zeros.  
2
I C interface operation, followed by a single internal non-volatile  
Writing to address 7FE hex and 7FF hex can be done in two Write  
operations, or one Write operation with two Data Bytes.  
2
write cycle. The memory is accessed by I C interface operations  
with addresses 000 hex through 7FF hex.  
See next sections for interface protocol description.  
Bytes at addresses 000 hex through 7FB hex are available to the  
user as general purpose memory. The byte at address 7FF hex,  
IVR, contains the initial value loaded at power-up into the volatile  
DCP Register. The byte at address 7FE hex controls the access to  
the DCP byte (See “Access to DCP Register and IVR”). Bytes at  
addresses 7FC hex and 7FD hex, are reserved, which means that  
they should not be written, and their value should be ignored if  
they are read (see Table 1).  
FN8243.2  
June 8, 2012  
8
ISL96017  
2
An ACK, Acknowledge, is a software convention used to indicate  
I C Serial Interface  
a successful data transfer. The transmitting device, either master  
or slave, releases the SDA bus after transmitting eight bits.  
During the ninth clock cycle, the receiver pulls the SDA line LOW  
to acknowledge the reception of the eight bits of data (See  
Figure 8). This device responds with an ACK after recognition of a  
START condition followed by a valid Identification Byte, and once  
again after successful receipt of the Address Byte. This device  
also responds with an ACK after receiving each Data Byte of a  
Write operation. The master must respond with an ACK after  
receiving each Data Byte of a read operation except the last one.  
A valid Identification Byte contains 1010 as the four MSBs. The  
following three bits are the MSBs of the memory address to be  
accessed. The LSB of the Identification Byte is the Read/Write  
bit. Its value is “1” for a Read operation, and “0” for a Write  
operation (see Table 2). The complete memory address location  
to be accessed is a 11-bit word, since the memory has 2048  
bytes. The eight LSBs are in the Address Byte.  
This device supports a bidirectional bus oriented protocol. The  
protocol defines any device that sends data onto the bus as a  
transmitter and the receiving device as the receiver. The device  
controlling the transfer is a master and the device being  
controlled is the slave. The master always initiates data transfers  
and provides the clock for both transmit and receive operations.  
Therefore, this device operates as a slave device in all  
2
applications. All communication over the I C interface is  
conducted by sending the MSB of each byte of data first.  
Protocol Conventions  
Data states on the SDA line can change only during SCL LOW  
periods. SDA state changes during SCL HIGH are reserved for  
indicating START and STOP conditions (See Figure 7). On power  
2
up, the SDA pin is in the input mode. All I C interface operations  
must begin with a START condition, which is a HIGH to LOW  
transition of SDA while SCL is HIGH. The device continuously  
monitors the SDA and SCL lines for the START condition and does  
not respond to any command until this condition is met (See  
Figure 7). A START condition is ignored during the power up  
TABLE 2. IDENTIFICATION BYTE FORMAT  
1
0
1
0
A10  
A9  
A8  
R/Wb  
LSB  
2
MSB  
sequence and during internal non-volatile write cycles. All I C  
interface operations must be terminated by a STOP condition,  
which is a LOW to HIGH transition of SDA while SCL is HIGH (See  
Figure 7). A STOP condition at the end of a Read operation, or at  
the end of a Write operation to volatile bytes only places the  
device in its standby mode. A STOP condition during a Write  
operation to a non-volatile byte, initiates an internal non-volatile  
write cycle. The device enters its standby state when the internal  
non-volatile write cycle is completed.  
SCL  
SDA  
STOP  
START  
SCL  
SDA  
DATA STABLE  
DATA CHANGE  
DATA STABLE  
FIGURE 7. VALID DATA CHANGES, START AND STOP CONDITIONS  
FN8243.2  
June 8, 2012  
9
ISL96017  
SCL FROM MASTER  
1
8
9
SDA OUTPUT FROM  
TRANSMITTER  
HIGH IMPEDANCE  
HIGH IMPEDANCE  
SDA OUTPUT FROM  
RECEIVER  
START  
ACK  
FIGURE 8. ACKNOWLEDGE RESPONSE FROM RECEIVER  
Write Operation  
Data Protection  
A Write operation requires a START condition, followed by a valid  
Identification Byte, a valid Address Byte, one or more Data Bytes,  
and a STOP condition (See Figure 9). After each of the bytes, this  
device responds with an ACK. At this time, if the operation is only  
writing to volatile registers, then the device enters its standby  
state. If one or more Data Bytes are to be written to non-volatile  
memory, the device begins its internal write cycle to non-volatile  
memory. During this cycle, the device ignores transitions at the  
SDA and SCL pins, and the SDA output is at a high impedance  
state. When the internal non-volatile write cycle is completed, the  
device enters its standby state.  
The WP pin has to be at logic HIGH to perform any Write  
operation to the device. When WP is active (LOW) the device  
ignores Data Bytes of a Write operation, does not respond to  
them with ACK, and instead, goes to its standby state waiting for  
a new START condition.  
A valid Identification Byte, Address Byte, and total number of SCL  
pulses act as a protection of both volatile and non-volatile  
registers.  
During a Write sequence, Data Bytes are loaded into an internal  
shift register as they are received. If the address bits in the  
Identification Byte plus the bits in the Address Byte are all ones,  
the Data Byte is transferred to the DCP Register at the falling  
edge of the SCL pulse that loads the last bit (LSB) of the Data  
Byte.  
The memory is organized as 128 pages of 16 bytes each. This  
2
allows writing 16 bytes on a single I C interface operation,  
followed by a single internal non-volatile write cycle. The  
addresses of bytes within a page share the same eight MSBs,  
and differ on the four LSBs. For example, the first page is located  
at addresses 0 hex through F hex, the second page is located at  
addresses 10 hex through 1F hex, etc.  
The STOP condition acts as a protection of non-volatile memory.  
Non-volatile internal write cycles are started by STOP conditions.  
Read Operation  
A Write operation with more than one Data Byte sends the first  
Data Byte to the memory address indicated by the three address  
bits of the Identification Byte plus the eight bits of the Address  
Byte, the second Data Byte to the following address, etc.  
A Read operation consist of a three byte instruction followed by  
one or more Data Bytes (See Figure 10). The master initiates the  
operation issuing the following sequence: a START, the  
Identification Byte with the R/W bit set to “0”, an Address Byte  
which contains the LSBs of the memory address, a second  
START, and a second Identification Byte with the same address  
bits but with the R/W bit set to “1”. After each of the three bytes,  
this device responds with an ACK. Then this device transmits  
Data Bytes as long as the master responds with an ACK during  
the SCL cycle following the eighth bit of each byte. The master  
terminates the Read operation (issuing a STOP condition)  
following the last bit of the last Data Byte. The Data Bytes are  
from the memory location indicated by an internal pointer. This  
pointer initial value is determined by the address bits in the  
Identification Byte plus the bits in the Address Byte in the Read  
operation instruction, and increments by one during  
A single Write operation has to stay within a page. If the Address  
Byte corresponds to the lowest address of a page, then the Write  
operation can have anywhere from 1 to 16 Data Bytes. If the  
Address Byte corresponds to the highest address of a page, then  
only one byte can be written with that Write operation.  
See “Access to DCP Register and IVR” for additional information.  
transmission of each Data Byte.  
FN8243.2  
June 8, 2012  
10  
ISL96017  
WRITE  
S
T
A
R
T
SIGNALS FROM  
THE MASTER  
S
T
O
P
SLAVE  
ADDRESS  
ADDRESS  
BYTE  
FIRST DATA BYTE  
TO WRITE  
LAST DATA BYTE  
TO WRITE  
SIGNAL AT SDA  
1 0 1 0  
0
SIGNALS FROM  
THE SLAVE  
A
C
K
A
C
K
A
C
K
A
C
K
FIGURE 9. WRITE SEQUENCE  
S
S
SIGNALS  
FROM THE  
MASTER  
T
A
R
T
T
A
R
T
S
T
O
P
SLAVE  
ADDRESS  
WITH  
READ  
SLAVE  
ADDRESS WITH  
R/Wb=0  
A
C
K
A
C
K
A
C
K
ADDRESS  
BYTE  
R/Wb=1  
SIGNAL AT SDA  
1 0 1 0  
0
1
A
C
K
A
C
K
A
C
K
SIGNALS FROM  
THE SLAVE  
FIRST READ  
DATA BYTE  
LAST READ  
DATA BYTE  
FIGURE 10. READ SEQUENCE  
V
= 3.3V  
V
= 3.3V  
V
= 3.3V  
DD  
DD  
DD  
0.1µF  
V
Rpu Rpu  
WP  
CC  
RH  
0.1µF  
SCL  
SDA  
RW  
RL  
+
-
V
OUT  
R2  
R1  
ISL96017  
FIGURE 11. TYPICAL APPLICATION DIAGRAM FOR IMPLEMENTING ADJUSTABLE VOLTAGE REFERANCE  
Applications Information  
The typical application diagram is shown on Figure 11. For proper  
operation adding 0.1µF decoupling ceramic capacitor to V is  
DD  
recommended. The capacitor value may vary based on expected  
noise frequency of the design.  
FN8243.2  
June 8, 2012  
11  
ISL96017  
Revision History  
The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you  
have the latest revision.  
DATE  
REVISION  
CHANGE  
May 30, 2012  
FN8243.2 Updated to new datasheet format.  
Corrected note number references in “Electrical Specifications”. All note numbers were incremented by 1.  
April 17, 2006  
FN8243.1 Corrections made to “Ordering Information” on page 2  
1. Part number's were swapped - ISL96017UIRT8Z* should be for 50k Rtotal, and ISL96017WIRT8Z* - for 10k  
Rtotal.  
Corrections made to Features bullet on page 1:  
2. Endurance cycles updated from 100,000 to 1,000,000.  
December 20, 2005 FN8243.0 Initial Release  
Products  
Intersil Corporation is a leader in the design and manufacture of high-performance analog semiconductors. The Company's products  
address some of the industry's fastest growing markets, such as, flat panel displays, cell phones, handheld products, and notebooks.  
Intersil's product families address power management and analog signal processing functions. Go to www.intersil.com/products for a  
complete list of Intersil product families.  
For a complete listing of Applications, Related Documentation and Related Parts, please see the respective device information page on  
intersil.com: ISL96017  
To report errors or suggestions for this datasheet, please go to: www.intersil.com/askourstaff  
FITs are available from our website at: http://rel.intersil.com/reports/sear  
For additional products, see www.intersil.com/product_tree  
Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems as noted  
in the quality certifications found at www.intersil.com/design/quality  
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time  
without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be  
accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third  
parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.  
For information regarding Intersil Corporation and its products, see www.intersil.com  
FN8243.2  
June 8, 2012  
12  
ISL96017  
Package Outline Drawing  
L8.3x3A  
8 LEAD THIN DUAL FLAT NO-LEAD PLASTIC PACKAGE  
Rev 4, 2/10  
( 2.30)  
( 1.95)  
3.00  
A
B
( 8X 0.50)  
(1.50)  
6
PIN 1  
INDEX AREA  
( 2.90 )  
(4X)  
0.15  
PIN 1  
TOP VIEW  
(6x 0.65)  
( 8 X 0.30)  
TYPICAL RECOMMENDED LAND PATTERN  
SEE DETAIL "X"  
0.10 C  
2X 1.950  
C
6X 0.65  
0.75 ±0.05  
0.08 C  
1
PIN #1  
INDEX AREA  
6
SIDE VIEW  
1.50 ±0.10  
5
8
C
0 . 2 REF  
4
8X 0.30 ±0.05  
0.10 M C A B  
8X 0.30 ± 0.10  
0 . 02 NOM.  
0 . 05 MAX.  
2.30 ±0.10  
DETAIL "X"  
BOTTOM VIEW  
NOTES:  
1. Dimensions are in millimeters.  
Dimensions in ( ) for Reference Only.  
2. Dimensioning and tolerancing conform to ASME Y14.5m-1994.  
3. Unless otherwise specified, tolerance : Decimal ± 0.05  
4. Dimension applies to the metallized terminal and is measured  
between 0.15mm and 0.20mm from the terminal tip.  
Tiebar shown (if present) is a non-functional feature.  
5.  
6.  
The configuration of the pin #1 identifier is optional, but must be  
located within the zone indicated. The pin #1 identifier may be  
either a mold or mark feature.  
Compliant to JEDEC MO-229 WEEC-2 except for the foot length.  
7.  
FN8243.2  
June 8, 2012  
13  

相关型号:

ISL96017WIRT8Z

128-Tap DCP, 16kbit EEPROM, and I2C Serial Interface
INTERSIL

ISL96017WIRT8Z-T

128-Tap DCP, 16kbit EEPROM, and I<sup>2</sup>C Serial Interface; DFN8; Temp Range: -40&deg; to 85&deg;C
RENESAS

ISL96017WIRT8Z-T7

DIGITAL POTENTIOMETER
RENESAS

ISL96017WIRT8Z-TK

128-Tap DCP, 16kbit EEPROM, and I<sup>2</sup>C Serial Interface; DFN8; Temp Range: -40&deg; to 85&deg;C
RENESAS

ISL96017_06

128-Tap DCP, 16kbit EEPROM, and I2C Serial Interface
INTERSIL

ISL96017_12

DIGITAL POTENTIOMETERS
INTERSIL

ISL97516

600kHz/1.2MHz PWM Step-Up Regulator
INTERSIL

ISL97516IUZ

600kHz/1.2MHz PWM Step-Up Regulator
INTERSIL

ISL97516IUZ-T

600kHz/1.2MHz PWM Step-Up Regulator
INTERSIL

ISL97516IUZ-TK

600kHz/1.2MHz PWM Step-Up Regulator
INTERSIL

ISL97516_07

600kHz/1.2MHz PWM Step-Up Regulator
INTERSIL

ISL97519

1% Output Accuracy 600kHz/1.2MHz PWM Step-Up Regulator
INTERSIL