ALC880 [REALTEK]
7.1 CHANNEL HIGH DEFINITION AUDIO CODEC;型号: | ALC880 |
厂家: | Realtek Semiconductor Corp. |
描述: | 7.1 CHANNEL HIGH DEFINITION AUDIO CODEC |
文件: | 总84页 (文件大小:1083K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
ALC880 Series
7.1 CHANNEL HIGH DEFINITION AUDIO CODEC
DATASHEET
Rev. 1.4
01 September 2005
Track ID: JATR-1076-21
ALC880 Series
Datasheet
COPYRIGHT
©2005 Realtek Semiconductor Corp. All rights reserved. No part of this document may be reproduced,
transmitted, transcribed, stored in a retrieval system, or translated into any language in any form or by any
means without the written permission of Realtek Semiconductor Corp.
DISCLAIMER
Realtek provides this document “as is”, without warranty of any kind, neither expressed nor implied,
including, but not limited to, the particular purpose. Realtek may make improvements and/or changes in
this document or in the product described in this document at any time. This document could include
technical inaccuracies or typographical errors.
TRADEMARKS
Realtek is a trademark of Realtek Semiconductor Corporation. Other names mentioned in this document
are trademarks/registered trademarks of their respective owners.
USING THIS DOCUMENT
This document is intended for the hardware and software engineer’s general information on the Realtek
ALC880(D) Audio Codec chip.
Though every effort has been made to ensure that this document is current and accurate, more information
may have become available subsequent to the production of this guide. In that event, please contact your
Realtek representative for additional information that may help in the development process.
REVISION HISTORY
Revision
1.0
Release Date
2004/07/10
2004/08/30
2004/11/12
Summary
First release.
1.1
Add Power-Off CD control pin assignment information (Pin 33)
1.2
1. Power-Off CD mode not supported in ALC880-VH, ALC880D-VH,
ALC880-VH-LF, ALC880D-VH-LF
2. Parameter ‘subsystem ID’ is read as 0s (Table 19, page 22)
3. Verb ‘subsystem verb’ is supported (Table 74, page 64, and Table 75,
page 64)
1.3
1.4
2005/01/25
2005/09/01
Add lead (Pb)-free and version package identification information on page
5 and in Table 84, on page 74.
Update ordering information (see Table 84, on page 74).
7.1 Channel High Definition Audio Codec
ii
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
Table of Contents
1. General Description .................................................................................................... 1
2. Features ........................................................................................................................ 2
2.1. HARDWARE FEATURES.....................................................................................................................2
2.2. SOFTWARE FEATURES ......................................................................................................................3
3. System Applications .................................................................................................... 3
4. Block Diagram............................................................................................................. 4
4.1. ANALOG INPUT/OUTPUT UNIT .........................................................................................................4
5. Pin Assignments........................................................................................................... 5
5.1. LEAD (PB)-FREE PACKAGE AND VERSION IDENTIFICATION .............................................................5
6. Pin Descriptions........................................................................................................... 6
6.1. DIGITAL I/O PINS .............................................................................................................................6
6.2. ANALOG I/O PINS.............................................................................................................................6
6.3. FILTER/REFERENCE ..........................................................................................................................7
6.4. POWER/GROUND ..............................................................................................................................7
7. High Definition Audio Link Protocol ........................................................................ 8
7.1. LINK SIGNALS ..................................................................................................................................8
7.1.1.
7.1.2.
Signal Definitions...................................................................................................................................................8
Signaling Topology.................................................................................................................................................9
7.2. FRAME COMPOSITION.....................................................................................................................10
7.2.1.
7.2.2.
7.2.3.
7.2.4.
7.2.5.
Outbound Frame – Single SDO............................................................................................................................10
Outbound Frame – Multiple SDOs.......................................................................................................................12
Inbound Frame – Single SDI................................................................................................................................13
Inbound Frame – Multiple SDIs...........................................................................................................................14
Variable Sample Rates..........................................................................................................................................14
7.3. RESET AND INITIALIZATION............................................................................................................16
7.3.1.
7.3.2.
7.3.3.
Link Reset .............................................................................................................................................................16
Codec Reset..........................................................................................................................................................18
Codec Initialization Sequence ..............................................................................................................................18
7.1 Channel High Definition Audio Codec
iii
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
7.4. VERB AND RESPONSE FORMAT.......................................................................................................19
7.4.1.
7.4.2.
Command Verb Format ........................................................................................................................................19
Response Format..................................................................................................................................................19
7.5. POWER MANAGEMENT ...................................................................................................................20
8. Supported Verbs and Parameters............................................................................ 22
8.1. VERB – GET PARAMETERS (VERB ID=F00H) .................................................................................22
8.1.1.
8.1.2.
8.1.3.
8.1.4.
8.1.5.
8.1.6.
8.1.7.
8.1.8.
8.1.9.
Parameter – Vendor ID (Verb ID=F00h, Parameter ID=00h).............................................................................22
Parameter – Subsystem ID (Verb ID=F00h, Parameter ID=01h) .......................................................................22
Parameter – Revision ID (Verb ID=F00h, Parameter ID=02h) ..........................................................................23
Parameter – Subordinate Node Count (Verb ID=F00h, Parameter ID=04h)......................................................23
Parameter – Function Group Type (Verb ID=F00h, Parameter ID=05h)...........................................................24
Parameter – Audio Function Capabilities (Verb ID=F00h, Parameter ID=08h)................................................24
Parameter – Audio Widget Capabilities (Verb ID=F00h, Parameter ID=09h) ...................................................24
Parameter – Supported PCM Size, Rates (Verb ID=F00h, Parameter ID=0Ah).................................................25
Parameter – Supported Stream Formats (Verb ID=F00h, Parameter ID=0Bh)..................................................27
8.1.10. Parameter – Pin Capabilities (Verb ID=F00h, Parameter ID=0Ch) ..................................................................27
8.1.11. Parameter – Amplifier Capabilities (Verb ID=F00h, Input Amplifier Parameter ID=0Dh)................................28
8.1.12. Parameter – Amplifier Capabilities (Verb ID=F00h, Output Amplifier Parameter ID=12h)..............................29
8.1.13. Parameter – Connect List Length (Verb ID=F00h, Parameter ID=0Eh) ............................................................29
8.1.14. Parameter – Supported Power States (Verb ID=F00h, Parameter ID=0Fh).......................................................30
8.1.15. Parameter – Processing Capabilities (Verb ID=F00h, Parameter ID=10h) .......................................................30
8.1.16. Parameter – GPIO Capabilities (Verb ID=F00h, Parameter ID=11h) ...............................................................30
8.1.17. Parameter – Volume Knob Capabilities (Verb ID=F00h, Parameter ID=13h) ...................................................31
8.2. VERB – GET CONNECTION SELECT CONTROL (VERB ID=F01H) ....................................................31
8.3. VERB – SET CONNECTION SELECT (VERB ID=701H) .....................................................................33
8.4. VERB – GET CONNECTION LIST ENTRY (VERB ID=F02H)..............................................................34
8.5. VERB – GET PROCESSING STATE (VERB ID=F03H)........................................................................40
8.6. VERB – SET PROCESSING STATE (VERB ID=703H) ........................................................................40
8.7. VERB – GET COEFFICIENT INDEX (VERB ID=DH) ..........................................................................41
8.8. VERB – SET COEFFICIENT INDEX (VERB ID=5H)............................................................................41
8.9. VERB – GET PROCESSING COEFFICIENT (VERB ID=CH).................................................................41
8.10. VERB – SET PROCESSING COEFFICIENT (VERB ID=4H)..................................................................42
8.11. VERB – GET AMPLIFIER GAIN (VERB ID=BH) ...............................................................................42
8.12. VERB – SET AMPLIFIER GAIN (VERB ID=3H).................................................................................44
8.13. VERB – GET CONVERTER FORMAT (VERB ID=AH)........................................................................45
7.1 Channel High Definition Audio Codec
iv
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
8.14. VERB – SET CONVERTER FORMAT (VERB ID=2H) .........................................................................46
8.15. VERB – GET POWER STATE (VERB ID=F05H)................................................................................47
8.16. VERB – SET POWER STATE (VERB ID=705H).................................................................................48
8.17. VERB – GET CONVERTER STREAM, CHANNEL (VERB ID=F06H) ...................................................48
8.18. VERB – SET CONVERTER STREAM, CHANNEL (VERB ID=706H) ....................................................49
8.19. VERB – GET PIN WIDGET CONTROL (VERB ID=F07H)...................................................................49
8.20. VERB – SET PIN WIDGET CONTROL (VERB ID=707H) ...................................................................50
8.21. VERB – GET UNSOLICITED RESPONSE CONTROL (VERB ID=F08H) ...............................................51
8.22. VERB – SET UNSOLICITED RESPONSE CONTROL (VERB ID=708H) ................................................52
8.23. VERB – GET PIN SENSE (VERB ID=F09H)......................................................................................52
8.24. VERB – EXECUTE PIN SENSE (VERB ID=709H)..............................................................................53
8.25. VERB – GET CONFIGURATION DEFAULT (VERB ID=F1CH) ...........................................................53
8.26. VERB – SET CONFIGURATION DEFAULT BYTES 0, 1, 2, 3 (VERB ID=71CH/71DH/71EH/71FH FOR
BYTES 0, 1, 2, 3).............................................................................................................................54
8.27. VERB – GET BEEP GENERATOR (VERB ID=F0AH) .......................................................................54
8.28. VERB – SET BEEP GENERATOR (VERB ID=70AH) ........................................................................55
8.29. VERB – GET GPIO DATA (VERB ID= F15H) ..................................................................................55
8.30. VERB – SET GPIO DATA (VERB ID= 715H)...................................................................................56
8.31. VERB – GET GPIO ENABLE MASK (VERB ID=F16H).....................................................................56
8.32. VERB – SET GPIO ENABLE MASK (VERB ID=716H)......................................................................57
8.33. VERB – GET GPIO DIRECTION (VERB ID=F17H)...........................................................................57
8.34. VERB – SET GPIO DIRECTION (VERB ID=717H)............................................................................58
8.35. VERB – GET GPIO UNSOLICITED RESPONSE ENABLE MASK (VERB ID=F19H) ...........................58
8.36. VERB – SET GPIO UNSOLICITED RESPONSE ENABLE MASK (VERB ID=719H) ............................59
8.37. VERB – FUNCTION RESET (VERB ID=7FFH) ..................................................................................59
8.38. VERB – GET DIGITAL CONVERTER CONTROL 1 & CONTROL 2 (VERB ID= F0DH, F0EH)..............60
8.39. VERB – SET DIGITAL CONVERTER CONTROL 1 & CONTROL 2 (VERB ID=70DH, 70EH) ................61
8.40. GET/SET VOLUME KNOB WIDGET (NID=21H) (VERB ID= F0FH/70FH)......................................63
8.41. VERB – GET SUBSYSTEM ID [31:0] (VERB ID=F20H/F21H/D22H/F23H) ......................................64
8.42. VERB – SET SUBSYSTEM ID [31:0] (VERB ID=723H, 722H, 721H, 720H)......................................64
9. Electrical Characteristics ......................................................................................... 65
9.1. DC CHARACTERISTICS ...................................................................................................................65
9.1.1.
9.1.2.
9.1.3.
Absolute Maximum Ratings..................................................................................................................................65
Threshold Voltage.................................................................................................................................................65
Digital Filter Characteristics...............................................................................................................................66
7.1 Channel High Definition Audio Codec
v
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
9.1.4.
S/PDIF Input/Output Characteristics...................................................................................................................66
9.2. AC CHARACTERISTIC.....................................................................................................................67
9.2.1.
9.2.2.
9.2.3.
9.2.4.
Link Reset and Initialization Timing.....................................................................................................................67
Link Timing Parameters at the Codec ..................................................................................................................68
S/PDIF Output and Input Timing .........................................................................................................................69
Test Mode..............................................................................................................................................................69
9.3. ANALOG PERFORMANCE ................................................................................................................70
10. Application Circuits .................................................................................................. 71
11. Mechanical Dimensions ............................................................................................ 72
11.1. MECHANICAL DIMENSIONS NOTES.................................................................................................73
12. Ordering Information............................................................................................... 74
7.1 Channel High Definition Audio Codec
vi
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
List of Tables
Table 1. Digital I/O Pins ...........................................................................................................................6
Table 2. Analog I/O Pins...........................................................................................................................6
Table 3. Filter/Reference...........................................................................................................................7
Table 4. Power/Ground.............................................................................................................................7
Table 5. Link Signal Definitions...............................................................................................................8
Table 6. HDA Signal Definitions..............................................................................................................9
Table 7. Defined Sample Rate and Transmission Rate...........................................................................15
Table 8. 48kHz Variable Rate of Delivery Timing .................................................................................15
Table 9. 44.1kHz Variable Rate of Delivery Timing ..............................................................................15
Table 10. 40-Bit Commands in 4-Bit Verb Format...................................................................................19
Table 11. 40-Bit Commands in 12-Bit Verb Format.................................................................................19
Table 12. Solicited Response Format .......................................................................................................19
Table 13. Unsolicited Response Format ...................................................................................................19
Table 14. System Power State Definitions ...............................................................................................20
Table 15. Power Controls in NID is 01h, 02h~05h, 07h~09h ..................................................................20
Table 16. Powered Down Conditions .......................................................................................................21
Table 17. Verb – Get Parameters (Verb ID=F00h) ...................................................................................22
Table 18. Parameter – Vendor ID (Verb ID=F00h, Parameter ID=00h)...................................................22
Table 19. Parameter – Subsystem ID (Verb ID=F00h, Parameter ID=01h) .............................................22
Table 20. Parameter – Revision ID (Verb ID=F00h, Parameter ID=02h) ................................................23
Table 21. Parameter – Subordinate Node Count (Verb ID=F00h, Parameter ID=04h)............................23
Table 22. Parameter – Function Group Type (Verb ID=F00h, Parameter ID=05h) .................................24
Table 23. Parameter – Audio Function Capabilities (Verb ID=F00h, Parameter ID=08h).......................24
Table 24. Parameter – Audio Widget Capabilities (Verb ID=F00h, Parameter ID=09h) .........................24
Table 25. Parameter – Supported PCM Size, Rates (Verb ID=F00h, Parameter ID=0Ah) ......................25
Table 26. Parameter – Supported Stream Formats (Verb ID=F00h, Parameter ID=0Bh) ........................27
Table 27. Parameter – Pin Capabilities (Verb ID=F00h, Parameter ID=0Ch)..........................................27
Table 28. Parameter – Amplifier Capabilities (Verb ID=F00h, Input Amplifier Parameter ID=0Dh) .....28
Table 29. Parameter – Amplifier Capabilities (Verb ID=F00h, Output Amplifier Parameter ID=12h) ...29
Table 30. Parameter – Connect List Length (Verb ID=F00h, Parameter ID=0Eh) ..................................29
Table 31. Parameter – Supported Power States (Verb ID=F00h, Parameter ID=0Fh) .............................30
Table 32. Parameter – Processing Capabilities (Verb ID=F00h, Parameter ID=10h) ..............................30
Table 33. Parameter – GPIO Capabilities (Verb ID=F00h, Parameter ID=11h) ......................................30
7.1 Channel High Definition Audio Codec
vii
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
Table 34. Parameter – Volume Knob Capabilities (Verb ID=F00h, Parameter ID=13h) .........................31
Table 35. Verb – Get Connection Select Control (Verb ID=F01h)...........................................................31
Table 36. Verb – Set Connection Select (Verb ID=701h).........................................................................33
Table 37. Verb – Get Connection List Entry (Verb ID=F02h)..................................................................34
Table 38. Verb – Get Processing State (Verb ID=F03h)...........................................................................40
Table 39. Verb – Set Processing State (Verb ID=703h)............................................................................40
Table 40. Verb – Get Coefficient Index (Verb ID=Dh).............................................................................41
Table 41. Verb – Set Coefficient Index (Verb ID=5h) ..............................................................................41
Table 42. Verb – Get Processing Coefficient (Verb ID=Ch).....................................................................41
Table 43. Verb – Set Processing Coefficient (Verb ID=4h)......................................................................42
Table 44. Verb – Get Amplifier Gain (Verb ID=Bh) ................................................................................42
Table 45. Verb – Set Amplifier Gain (Verb ID=3h)..................................................................................44
Table 46. Verb – Get Converter Format (Verb ID=Ah)............................................................................45
Table 47. Verb – Set Converter Format (Verb ID=2h)..............................................................................46
Table 48. Verb – Get Power State (Verb ID=F05h) ..................................................................................47
Table 49. Verb – Set Power State (Verb ID=705h)...................................................................................48
Table 50. Verb – Get Converter Stream, Channel (Verb ID=F06h)..........................................................48
Table 51. Verb – Set Converter Stream, Channel (Verb ID=706h)...........................................................49
Table 52. Verb – Get Pin Widget Control (Verb ID=F07h) ......................................................................49
Table 53. Verb – Set Pin Widget Control (Verb ID=707h).......................................................................50
Table 54. Verb – Get Unsolicited Response Control (Verb ID=F08h) .....................................................51
Table 55. Verb – Set Unsolicited Response Control (Verb ID=708h) ......................................................52
Table 56. Verb – Get Pin Sense (Verb ID=F09h)......................................................................................52
Table 57. Verb – Execute Pin Sense (Verb ID=709h)...............................................................................53
Table 58. Verb – Get Configuration Default (Verb ID=F1Ch) .................................................................53
Table 59. Verb – Set Configuration Default Bytes 0, 1, 2, 3
(Verb ID=71Ch/71Dh/71Eh/71Fh for Bytes 0, 1, 2, 3) ............................................................54
Table 60. Verb – Get BEEP Generator (Verb ID= F0Ah).........................................................................54
Table 61. Verb – Set BEEP Generator (Verb ID= 70Ah)..........................................................................55
Table 62. Verb – Get GPIO Data (Verb ID= F15h) ..................................................................................55
Table 63. Verb – Set GPIO Data (Verb ID= 715h) ...................................................................................56
Table 64. Verb – Get GPIO Enable Mask (Verb ID= F16h).....................................................................56
Table 65. Verb – Set GPIO Enable Mask (Verb ID=716h).......................................................................57
Table 66. Verb – Get GPIO Direction (Verb ID=F17h)............................................................................57
Table 67. Verb – Set GPIO Direction (Verb ID=717h).............................................................................58
7.1 Channel High Definition Audio Codec
viii
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
Table 68. Verb – Get GPIO Unsolicited Response Enable Mask (Verb ID=F19h) ..................................58
Table 69. Verb – Set GPIO Unsolicited Response Enable Mask (Verb ID=719h)...................................59
Table 70. Verb – Function Reset (Verb ID=7FFh)....................................................................................59
Table 71. Verb – Get Digital Converter Control 1 & Control 2 (Verb ID= F0Dh, F0Eh)........................60
Table 72. Verb – Set Digital Converter Control 1 & Control 2 (Verb ID=70Dh, 70Eh) ..........................61
Table 73. Get/Set Volume Knob Widget (NID=21h) (Verb ID= F0Fh/70Fh) ..........................................63
Table 74. Verb – Get Subsystem ID [31:0] (Verb ID=F20h/F21h/F22h/F23h)........................................64
Table 75. Verb – Set Subsystem ID [31:0]
(Verb ID=723h for [31:24], 722h for [23:16], 721h for [15:8], 720h for [7:0]).......................64
Table 76. Absolute Maximum Ratings .....................................................................................................65
Table 77. Threshold Voltage .....................................................................................................................65
Table 78. Digital Filter Characteristics.....................................................................................................66
Table 79. S/PDIF Input/Output Characteristics........................................................................................66
Table 80. Link Reset and Initialization Timing ........................................................................................67
Table 81. Link Timing Parameters at the Codec.......................................................................................68
Table 82. S/PDIF Output and Input Timing..............................................................................................69
Table 83. Analog Performance .................................................................................................................70
Table 84. Ordering Information................................................................................................................74
7.1 Channel High Definition Audio Codec
ix
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
List of Figures
Figure 1. Block Diagram ..........................................................................................................................4
Figure 2. Analog Input/Output Unit .........................................................................................................4
Figure 3. Pin Assignments........................................................................................................................5
Figure 4. HDA Link Protocol ...................................................................................................................8
Figure 5. Bit Timing .................................................................................................................................9
Figure 6. Signaling Topology .................................................................................................................10
Figure 7. SDO Outbound Frame.............................................................................................................11
Figure 8. SDO Stream Tag is Indicated in SYNC ..................................................................................11
Figure 9. Stripped Stream on Multiple SDO ..........................................................................................12
Figure 10. SDI Inbound Stream................................................................................................................13
Figure 11. SDI Stream Tag and Data ........................................................................................................13
Figure 12. Codec Transmits Data Over Multiple SDI ..............................................................................14
Figure 13. Link Reset Timing...................................................................................................................17
Figure 14. Codec Initialization Sequence.................................................................................................18
Figure 15. Link Reset and Initialization Timing.......................................................................................67
Figure 16. Link Signal Timing..................................................................................................................68
Figure 17. Input and Output Timing.........................................................................................................69
7.1 Channel High Definition Audio Codec
x
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
1. General Description
The ALC880* and ALC880D** 7.1 Channel High Definition Audio codecs with UAA (Universal Audio
Architecture), featuring four 24-bit two-channel DACs and three stereo 20-bit ADCs, are designed for
high performance multimedia PC systems. The ALC880(D) incorporates proprietary converter
technology to achieve 95dB sound quality; easily meeting PC2001 requirements and also bringing PC
sound quality closer to consumer electronic devices.
The ALC880(D) provides 7.1 output channels, along with flexible mixing, mute, and fine gain control
functions to provide a complete integrated audio solution for PCs. The DACs (with a highest sampling
frequency of 192kHz) and Realtek proprietary hardware content protection are applicable for
DVD-Audio, previously only implemented in high-end consumer electronics, and now achieved by PCs
with the ALC880(D) inside. The ALC880(D) also integrates three stereo ADCs that can support a
microphone array with Acoustic Echo Cancellation (AEC), Beam Forming (BF), and Noise Suppression
(NS) technology simultaneously, significantly improving recording quality for conference calls. With this
feature (3 stereo ADCs), the ALC880(D) can provide high-quality audio using S/PDIF to output analog
data, or for multiple-source recording applications.
Realtek’s proprietary impedance sensing and jack detect techniques allow device loads on inputs and
outputs to be auto-detected. All analog IO are input and output capable, and headphone amplifiers are
also integrated at each analog output. All analog IOs can be re-tasked according to user’s definitions, or
automatically switched depending on the connected device type (Universal Audio Jack®).
The ALC880(D) supports 32-bit S/PDIF input and output functions and a sampling rate of up to 96kHz,
offering easy connection of PCs to high quality consumer electronic products such as AC-3
decoders/speakers, and mini disk devices.
The ALC880(D) supports host/soft audio from the Intel ICH6 chipset, and also from any other HDA
compatible audio controller. With EAX/Direct Sound 3D/I3DL2/A3D compatibility, and excellent
software utilities like Karaoke mode, environment emulation, software equalizer, HRTF 3D positional
audio, and optional Dolby® Digital Live, the ALC880(D) provides an excellent entertainment package
and game experience for PC users.
*Note: The ALC880 series covers all products listed in section 12 Ordering Information, page 74.
**Note: D indicates Dolby Digital Live (software feature)
7.1 Channel High Definition Audio Codec
1
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
2. Features
2.1. Hardware Features
High-performance DACs with 95dB S/N ratio
ADCs with S/N ratio greater than 85dB
Meets performance requirements for audio on PC2001 systems
8 DAC channels support 16/20/24-bit PCM format for 7.1 audio solution
3 stereo ADCs support 16/20-bit PCM format, two for microphone array, one for legacy mixer
recording
Supports 44.1/48/96/192kHz DAC sample rate
All ADCs support 44.1/48/96 kHz sample rate
Applicable for 4-channel/192kHz and 6-channel/96kHz DVD-Audio solutions
Up to four channels of microphone input are supported for AEC/BF application
High-quality differential CD input
Supports Power-Off CD function (ALC880/ALC880-LF & ALC880D/ALC880D-LF only)
Supports external PCBEEP input and built-in BEEP generator
PCBEEP Pass-Through when link is in RESET state (ALC880/ALC880-LF &
ALC880D/ALC880D-LF only)
Software selectable 2.5V/3.75V VREFOUT
Six VREFOUTs are supported
Two GPI (General Purpose Input) jack detection pins (each designed to detect 4 jacks)
16/20/24-bit S/PDIF-OUT supports 44.1/48/96kHz sample rate
16/20/24-bit S/PDIF-IN supports 44.1/48/96kHz sample rate
Optional EAPD (External Amplifier Power Down) supported
Power support: Digital: 3.3V; Analog: 3.3V/5.0V
Power management and enhanced power saving features
Compatible with AC’97
48-pin LQFP package (lead (Pb)-free package also available)
Reserve analog mixer architecture for backward compatibility with AC’97
–64dB ~ +30dB with 1dB resolution of mixer gain for finer volume control
Impedance sensing capability for each re-tasking jack
All analog jacks are stereo input and output re-tasking for analog plug & play
Built-in headphone amplifier for each re-tasking jack
Supports external volume knob control
Supports 2 GPIOs (General Purpose Input/Output) for customized applications
Hardware de-scrambling for DVD-Audio Content protection
7.1 Channel High Definition Audio Codec
2
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
2.2. Software Features
Meets Microsoft WHQL/WLP 2.0 audio requirements
EAX™ 1.0 & 2.0 compatible
Direct Sound 3D™ compatible
A3D™ compatible
I3DL2 compatible
HRTF 3D Positional Audio
Emulation of 26 sound environments to enhance gaming experience
10 Software Equalizer Bands
Voice Cancellation and Key Shifting in Karaoke mode
Realtek Media Player
Enhanced Configuration Panel and device sensing wizard to improve user experience
Microphone Acoustic Echo Cancellation (AEC) and Beam Forming (BF) technology for voice
application
Mono/Stereo Microphone noise suppression
ALC880D features Dolby® Digital Live output for consumer equipment
3. System Applications
Multimedia PCs
3D PC Games
Information Appliances (IA)
Voice Recognition
Audio Conferencing
7.1 Channel High Definition Audio Codec
3
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
4. Block Diagram
ALC880 - High Definition Audio (HDA) Codec
05h
17h
SideSurr
CLfe
M
M
SRC
SRC
SRC
SRC
DAC
DAC
DAC
DAC
M
M
M
M
VOL
SIDE-SURR-L / R
In/Out
In/Out
In/Out
In/Out
0Fh
04h
16h
M
M
VOL
VOL
CEN / LFE -OUT
15h
0Eh
03h
02h
Surr
Front
M
M
SURR-OUT-L / R
14h
0Dh
M
M
VOL
FRONT-OUT-L / R
RESET#
BITCLK
SYNC
0Ch
SDOUT
SDIN
0Bh
M
M
M
M
M
M
M M
1Dh
09h
BEEP Gen.
PCBEEP
CD-L / R / GND
HDA Link
Interface
SRC
ADC
G
M
13h
12h
11h
10h
1Ch
Front
Surr
CLfe
SideSurr
1Bh
M
M
M
In/Out
In/Out
LINE2-L / R,VREFO
Front
Surr
CLfe
SideSurr
08h
1Ah
LINE1-L / R,VREFO
SRC
SRC
ADC
G
G
M
M
Front
Surr
CLfe
SideSurr
19h
In/Out
In/Out
MIC2-L/R,VREFO
07h
Front
Surr
CLfe
SideSurr
1
18h
ADC
M
: Stereo Analog
: Stereo Digital
MIC1-L/R,VREFO
1Eh
S/PDIF-OUT
06h
VOL: Analog Volume
M: Analog Mute
1Fh
20h
S/PDIF-IN
0Ah
Vendor
Widget
21h
Sense A
Sense B
Jack
Detection
Figure 1. Block Diagram
4.1. Analog Input/Output Unit
Pin Complex widgets NID=14h~1Bh re-tasking IO.
Left
A
R
EN_OBUF
EN_AMP
Right
R
Output_Signal_Left
Output_Signal_Right
Input_Signal_Left
EN_OBUF
EN_IBUF
Input_Signal_Right
Figure 2. Analog Input/Output Unit
7.1 Channel High Definition Audio Codec
4
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
5. Pin Assignments
36 35 34 33 32 31 30 29 28 27 26 25
24
23
22
21
20
19
18
17
16
15
14
37
38
39
40
41
42
43
44
45
46
47
48
LINE1-VREFO-R
LINE1-R
LINE1-L
MIC1-R
MIC1-L
CD-R
CD-GND
CD-L
MIC2-R
MIC2-L
LINE2-R
LINE2-L
Sense A (JD1)
AVDD2
SURR-OUT-L
JDREF
SURR-OUT-R
AVSS2
ALC880(D)
CEN-OUT
LFE-OUT
SIDESURR-OUT-L
SIDESURR-OUT-R
SPDIFI/EAPD
SPDIFO
LLLLLLL
TXXXV
13
1 2 3 4 5 6 7 8 9 10 11 12
0
Figure 3. Pin Assignments
5.1. Lead (Pb)-Free Package and Version Identification
Lead (Pb)-free package is indicated by an ‘L’ in the location marked ‘T’ in Figure 3. The version number
is shown in the location marked ‘V’.
7.1 Channel High Definition Audio Codec
5
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
6. Pin Descriptions
6.1. Digital I/O Pins
Table 1. Digital I/O Pins
Type Pin No. Description Characteristic Definition
Name
RESET#
SYNC
I
I
11
10
6
H/W reset
Schmitt trigger input, VIL=1.0V, VIH=2.0V
Schmitt trigger input, VIL=1.0V, VIH=2.0V
Schmitt trigger input, VIL=1.0V, VIH=2.0V
Schmitt trigger input, VIL=1.0V, VIH=2.0V
Sample Sync (48kHz)
24MHz Bit clock input
Serial TDM data input
Serial TDM data output
BITCLK
SDATA-OUT
SDATA-IN
I
I
5
O
8
Schmitt output, VOH=0.9*DVDD,
VOL=0.1*DVDD
SPDIFI /
EAPD
I/O
47
S/PDIF Input/
Signal to power down ext. amp
S/PDIF output
Schmitt input (VIL=1.45V, VIH=1.85V) /
TTL output
SPDIFO
GPIO0
GPIO1
O
48
2
TTL output has 12mA@75Ω driving capability
I/O
I/O
General Purpose Input/Output 0 Schmitt input/output, VIL=1.45V, VIH=1.85V
General Purpose Input/Output 1 Schmitt input/output, VIL=1.45V, VIH=1.85V
Total: 9 Pins
3
6.2. Analog I/O Pins
Table 2. Analog I/O Pins
Type Pin No. Description Characteristic Definition
Analog input/output. Default is input (JACK-E)
2nd line input right channel Analog input/output. Default is input (JACK -E)
nd stereo microphone input Analog input/output. Default is input (JACK -F)
left channel
nd stereo microphone input Analog input/output. Default is input (JACK -F)
Name
LINE2-L
LINE2-R
MIC2-L
IO
IO
IO
14
15
16
2nd line input left channel
2
MIC2-R
IO
17
2
right channel
CD-L
I
I
18
19
20
21
CD input left channel
Analog input. 1.6Vrms of full scale input
CD-G
CD-R
MIC1-L
CD input reference ground Analog input. 1.6Vrms of full scale input
I
CD input right channel
Analog input. 1.6Vrms of full scale input
IO
1st stereo microphone input Analog input/output. Default is input (JACK -B)
left channel
MIC1-R
IO
22
1st stereo microphone input Analog input/output. Default is input (JACK -B)
right channel
LINE1-L
LINE1-R
PCBEEP
FRONT-
OUT-L
IO
IO
I
23
24
12
35
1st line input left channel
1st line input right channel
External PCBEEP input
Front output left channel
Analog input/output. Default is input (JACK -C)
Analog input/output. Default is input (JACK -C)
Analog input. 1.6Vrms of full scale input
Analog output (JACK -D)
IO
FRONT-
OUT-R
IO
IO
36
39
Front output right channel
Surround out left channel
Analog output (JACK -D)
Analog output (JACK -A)
SURR-OUT-L
7.1 Channel High Definition Audio Codec
6
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
Name
Type Pin No. Description
Characteristic Definition
SURR-OUT-R
CEN-OUT
LFE-OUT
SIDESURR-
OUT-L
IO
O
41
43
44
45
Surround out right channel Analog output (JACK -A)
Center output
Analog output (JACK -G)
Analog output (JACK -G)
Analog output (JACK -H)
O
Low Frequency output
O
Side Surround output left
channel
SIDESURR-
OUT-R
O
46
Side Surround output right Analog output (JACK -H)
channel
Sense A
I
I
I
13
34
33
Jack Detect pin l
Jack Detect pin 2
Jack resistor network input 1
Jack resistor network input 2
Sense B
DCVOL
DC sense for volume
control
Analog DC input for external volume control
Total: 23 Pins
6.3. Filter/Reference
Table 3. Filter/Reference
Type Pin No. Description
Name
Characteristic Definition
10uf capacitor to analog ground
2.5V/3.75Vreference voltage
2.5V/3.75Vreference voltage
2.5V/3.75Vreference voltage
2.5V/3.75Vreference voltage
2.5V/3.75Vreference voltage
VREF
-
27
28
29
30
31
32
2.5V Reference voltage
MIC1-VREFO-L
LINE1-VREFO
MIC2-VREFO
LINE2-VREFO
MIC1-
O
O
O
O
O
Bias voltage for MIC1 jack
Bias voltage for LINE1 jack
Bias voltage for MIC2 jack
Bias voltage for LINE2 jack
Bias voltage for MIC1 jack
VREFO-R
LINE1-
VREFO-L
JDREF
O
-
37
40
Bias voltage for LINE1 jack
2.5V/3.75Vreference voltage
Reference resistor for Jack
detection
20K, 1% external resistor to analog ground
Total: 8 Pins
6.4. Power/Ground
Table 4. Power/Ground
Type Pin No Description Characteristic Definition
Analog VDD (5V or 3.3V) Analog power for mixer and amplifier
Analog GND Analog ground for mixer and amplifier
Analog VDD (5V or 3.3V) Analog power for DACs and ADCs
Name
AVDD1
AVSS1
AVDD2
AVSS2
DVDD1
DVSS1
DVDD2
DVSS2
I
I
I
I
I
I
I
I
25
26
38
42
1
Analog GND
Analog ground for DACs and ADCs
Digital power
Digital VDD (3.3V)
Digital GND
4
Digital ground
9
Digital VDD (3.3V)
Digital GND
Digital power
7
Digital ground
Total: 8 Pins
7.1 Channel High Definition Audio Codec
7
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
7. High Definition Audio Link Protocol
7.1. Link Signals
The High Definition Audio (HDA) Link is the digital serial interface that connects the HDA codecs to the
HDA Controller. The HDA link protocol is controller synchronous, based on a 24.0MHz BIT-CLK sent
by the HDA controller. The input and output streams, including command and PCM data, are isochronous
with a 48kHz frame rate. Figure 4 shows the basic concept of the HDA link protocol.
T
= 20.833 µs (48KHz)
frame_sync
Previous Frame
BCLK
Next Frame
Frame SYNC= 8 BCLK
Stream 'A' Tag
(Here 'A' = 5)
Stream 'B' Tag
(Here 'B' = 6)
SYNC
SDO
SDI
Command Stream
(40-bit data)
Stream 'B' Data
Stream 'A' Data
Stream
'C' Tag
Stream 'C' Data
Response Stream
(36-bit data)
(n bytes + 10-bit data)
RST#
Figure 4. HDA Link Protocol
7.1.1. Signal Definitions
Table 5. Link Signal Definitions
Item
BCLK
SYNC
Description
24.0MHz bit clock sourced from the HDA controller and connecting to all codecs.
48kHz signal is used to synchronize input and output streams on the link. It is sourced from the HDA
controller and connects to all codecs.
SDO
Serial Data Output signal driven by the HDA controller to all codecs. Commands and data streams are
carried on SDO. The data rate is double-pumped; the controller drives data onto the SDO, the codec samples
data present on SDO with respect to each edge of BCLK. The HDA controller must support at least one
SDO. To extend outbound bandwidth, multiple SDOs may be supported.
SDI
Serial Data Input signal driven by the codec. This is point-to-point serial data from the codec to the HDA
controller. The controller must support at least one SDI. Up to a maximum of 15 SDI’s can be supported.
SDI is driven by the codec at each rising edge of BCLK, and sampled by the controller at each rising edge of
BCLK. SDI can be driven by the controller to initialize the codec’s ID.
RST#
Active low reset signal. Asserted to reset the codec to default power-on state. RST# is sourced from the
HDA controller and connects to all codecs.
7.1 Channel High Definition Audio Codec
8
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
Table 6. HDA Signal Definitions
Signal Name
BCLK
SYNC
SDO
Source
Controller
Type for Controller Description
Output
Output
Global 24.0MHz bit clock.
Controller
Global 48kHz Frame Sync and outbound tag signal.
Serial data output from controller.
Controller
Output
SDI
Codec/Controller
Input/Output
Serial data input from codec. Weakly pulled down by the
controller.
RST#
Controller
Output
Global active low reset signal.
BCLK
8-Bit Frame SYNC
SYNC
Start of Frame
7
6
5
4
3
2
1
0
999 998 997 996995 994 993 992 991 990
SDO
SDI
3
2
1
0
499
498
497
496
495
494
Codec samples SDO at both rising and falling edge of BCLK
Controller samples SDI at rising edge of BCLK
Figure 5. Bit Timing
7.1.2. Signaling Topology
The HDA controller supports two SDOs for the outbound stream, up to 15 SDIs for the inbound stream.
RST#, BCLK, SYNC, SDO0 and SDO1 are driven by the controller to codecs. Each codec drives its own
point-to-point SDI signal(s) to the controller.
Figure 6, on page 10, shows the possible connections between the HDA controller and codecs:
• Codec 0 is a basic connection. There is one single SDO and one single SDI for normal transmission
• Codec 1 has two SDOs for doubled outbound rate, and a single SDI for normal inbound rate
• Codec 3 supports a single SDO for normal outbound rate, and two SDIs for doubled inbound rate
• Codec N has two SDOs and multiple SDIs
The multiple SDOs and multiple SDIs are used to expand the transmission rate between controller and
codecs. Section 7.2 Frame Composition, page 10, describes the detailed outbound and inbound stream
compositions for single and multiple SDOs/SDIs.
The connections shown in Figure 6 can be implemented concurrently in an HDA system. The
ALC880(D) is designed to receive a single SDO stream.
7.1 Channel High Definition Audio Codec
9
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
SDI14
.
.
.
.
.
.
SDI13
SDI2
HDA
SDI1
Controller
SDI0
SDO1
SDO0
SYNC
BCLK
RST#
. . .
Codec 0
Codec 1
Codec 2
Codec N
Single SDO
Single SDI
Two SDOs
Single SDI
Single SDO
Two SDIs
Two SDOs
Multiple SDIs
Figure 6. Signaling Topology
7.2. Frame Composition
7.2.1. Outbound Frame – Single SDO
An outbound frame is composed of one 32-bit command stream and multiple data streams. There are one
or multiple sample blocks in a data stream. Only one sample block exists in a stream if the HDA
controller delivers a 48kHz rate of samples to the codec. Multiple sample blocks in a stream means the
sample rate is a multiple of 48kHz. This means there should be 2 blocks in the same stream to carry
96kHz samples (Figure 7).
For outbound frames, the stream tag is not in SDO, but in the SYNC signal. A new data stream is started
at the end of the stream tag. The stream tag includes a 4-bit preamble and 4-bit stream ID (Figure 8).
To keep the cadence of converters bound to the same stream, samples for these converters must be placed
in the same block.
7.1 Channel High Definition Audio Codec
10
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
A 48kHz Frame is composed of Command stream and multiple Data streams
Previous Frame
Next Frame
Frame SYNC
Stream 'A' Tag
(Here 'A' = 5)
Stream 'X' Tag
(Here 'X' = 6)
SYNC
SDO
Command Stream
0s
Stream 'A' Data
Stream 'X' Data
Padded at the
end of Frame
Null Field
One or multiple blocks in a stream
Sample Block(s)
For 48kHz rate, only Block1 is included
For 96kHz rate, Block1 includes (N)th time of samples, Block2
includes (N+1)th time of samples
..
.
Block 1
Block 2
Block Y
..
.
Sample 1 Sample 2
Sample Z
Z channels of PCM sample
...
msb first in a sample
msb
lsb
Figure 7. SDO Outbound Frame
BCLK
SYNC
Stream Tag
msb lsb
1 0 1 0
Stream=10
(4-Bit)
Preamble
(4-Bit)
Data of Stream 10
7 6 5 4 3 2 1 0
SDO
Previous Stream
Figure 8. SDO Stream Tag is Indicated in SYNC
7.1 Channel High Definition Audio Codec
11
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
7.2.2. Outbound Frame – Multiple SDOs
The HDA controller allows two SDO signals to be used to strip outbound data, completing transmission
in less time to get more bandwidth. If software determines that the target codec supports multiple SDO
capability, it enables the ‘Strip Control’ bit in the controller’s Output Stream Control Register to initiate a
specific stream (Stream ‘A’ in Figure 9) to be transmitted on multiple SDOs. In this case, the MSB of
stream data is always carried on SDO0, the second bit on SDO1 and so forth.
SDO1 is for transmitting a stripped stream. The codec doesn’t support multiple SDOs connected to
SDO0.
To guarantee all codecs can determine their corresponding stream, the command stream is not stripped. It
is always transmitted on SDO0, and copied on SDO1.
Stream 'A' Tag
Stream 'X' Tag
Stream 'Y' Tag
SYNC
Frame SYNC
Command Stream
Stream 'A' to Codec A
. .
.
SDO
0
Stream 'X' to Codec X
Stream 'Y' to Codec Y
D
D
n
n-2
. .
.
SDO
1
0s
Command Stream
0s
. .
.
D
D
n-3
n-1
Stream A is "bit-stripped" on SDO0 and SDO1
Command stream is unchanged, not stripped
Figure 9. Stripped Stream on Multiple SDO
7.1 Channel High Definition Audio Codec
12
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
7.2.3. Inbound Frame – Single SDI
An Inbound Frame – Single SDI is composed of one 36-bit response stream and multiple data streams.
Except for the initialization sequence (turnaround and address frame), SDI is driven by the codec at each
rising edge of BCLK. The controller also samples data at the rising edge of BCLK (Figure 10).
The SDI stream tag is not carried by SYNC, but included in the SDI. A complete SDI data stream
includes one 4-bit stream tag, one 6-bit data length, and n-bit sample blocks. Zeros will be padded if the
total length of the contiguous sample blocks within a given stream is not of integral byte length
(Figure 11).
A 48kHz Frame is Composed of a Response Stream and Multiple Data streams
Previous Frame
Frame SYNC
Next Frame
SYNC
SDI
0s
Stream 'X'
Response Stream
Stream 'A'
Null Field
Padded at the end of Frame
Stream Tag
Sample Block(s)
For 48kHz rate, only Block1 is included
For 96kHz rate, Block{1, 2} includes {(N)th (N+1)th} time of samples
Block 1
...
Block Y Null Pad
Block 2
Sample 1 Sample 2
msb ...
...
Sample Z Z channels of PCM sample
lsb msb first in a sample
Figure 10. SDI Inbound Stream
BCLK
SDI
n-Bit Sample Block
Null Pad
Next Stream
Stream Tag
Data Length in Bytes
B5 B4 B3 B2 B1
B8
Dn-1 Dn-2
0
0
B9
B7 B6
B0
D0
0
0
(Data Length in Bytes *8)-Bit
A Complete Stream
Figure 11. SDI Stream Tag and Data
7.1 Channel High Definition Audio Codec
13
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
7.2.4. Inbound Frame – Multiple SDIs
A codec can deliver data to the controller on multiple SDIs to achieve higher bandwidth. If an inbound
stream exceeds the data transfer limits of a single SDI, the codec can divide the data onto separate SDI
signals, each of which operate independently, with different stream numbers at the same frame time. This
is similar to having multiple codecs connected to the controller. The controller samples the divided stream
into separate memory with multiple DMA descriptors, then software re-combines the divided data into a
meaningful stream.
SYNC
Frame SYNC
Stream 'A'
SDI
Tag A
Data A
Response Stream
Stream 'X'
0s
Stream 'Y'
0s
0
Stream 'B'
Data B
SDI
Tag B
Response Stream
1
Stream A, B, X, and Y are independent and have separate IDs
Codec drives SDI0 and SDI1
Figure 12. Codec Transmits Data Over Multiple SDI
7.2.5. Variable Sample Rates
The HDA link is designed for sample rates of 48kHz. Variable rates of sample are delivered in multiple or
sub-multiple rates of 48kHz. Two sample blocks per frame result in a 96kHz delivery rate, one sample
block over two frames results in a 24kHz delivery rate. The HDA specification states that the sample rate
of the outbound stream be synchronized by the controller, not by the codec. Each stream has its own
sample rate, independent of any other stream.
The HDA controller supports 48kHz and 44.1kHz base rates. Table 7, page 15, shows the recommended
sample rates based on multiples or sub-multiples of one of the two base rates.
Rates in sub-multiples (1/n) of 48kHz are interleaving n frames containing no sample blocks. Rates in
multiples (n) of 48kHz contain n sample blocks in a frame. Table 8, page 15, shows the delivery cadence
of variable rates based on 48kHz.
The HDA link is defined to operate at a fixed 48kHz frame rate. To deliver samples in (sub) multiple
rates of 44.1kHz, an appropriate ratio between 44.1kHz and 48kHz must be maintained to avoid
frequency drift. The appropriate ratio between 44.1kHz and 48kHz is 147/160. Meaning 147 sample
blocks are transmitted every 160 frames. The cadence
“12-11-11-12-11-11-12-11-11-12-11-11-11- (repeat)”
interleaves 13 frames containing no sample blocks in every 160 frames. It provides a low long-term
frequency drift for 44.1kHz of delivery rate. Rates in sub-multiples (1/n) of 44.1kHz also follow this
cadence AND interleave n empty frames. Rates in multiples (n) of 44.1kHz applying this cadence contain
n sample blocks in the non-empty frame AND interleave an empty frame between non-empty
frames (Table 9, page 15).
7.1 Channel High Definition Audio Codec
14
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
Table 7. Defined Sample Rate and Transmission Rate
(Sub) Multiple 48kHz Base 44.1kHz Base
1/6
1/4
1/3
1/2
2/3
1
8kHz (1 sample block every 6 frames)
12kHz (1 sample block every 4 frames)
16kHz (1 sample block every 3 frames)
11.025kHz (1 sample block every 4 frames)
22.05kHz (1 sample block every 2 frames)
32kHz (2 sample blocks every 3 frames)
48kHz (1 sample block per frame)
96kHz (2 sample blocks per frame)
192kHz (4 sample blocks per frame)
44.1kHz (1 sample block per frame)
88.2kHz (2 sample blocks per frame)
176.4kHz (4 sample blocks per frame)
2
4
Table 8. 48kHz Variable Rate of Delivery Timing
Rate
8kHz
Delivery Cadence
YNNNNN (repeat)
YNNN (repeat)
YNN (repeat)
Y2NN (repeat)
Y (repeat)
Description
One sample block is transmitted in every 6 frames
One sample block is transmitted in every 4 frames
One sample block is transmitted in every 3 frames
One sample block is transmitted in every 6 frames
One sample block is transmitted in every 6 frames
Two sample blocks are transmitted in each frame
Four sample blocks are transmitted in each frame
12kHz
16kHz
32kHz
48kHz
96kHz
192kHz
Y2 (repeat)
Y4 (repeat)
N: No sample block in a frame
Y: One sample block in a frame
Yx: X sample blocks in a frame
Table 9. 44.1kHz Variable Rate of Delivery Timing
Delivery Cadence
Rate
11.025kHz {12}{-}{11}{-}{11}{-}{12}{-}{11}{-}{11}{-}{12}{-}{11}{-}{11}{-}{12}{-}{11}{-}{11}{-}{11}{-}
(repeat)
22.05kHz {12}{-}{11}{-}{11}{-}{12}{-}{11}{-}{11}{-}{12}{-}{11}{-}{11}{-}{12}{-}{11}{-}{11}{-}{11}{-}
(repeat)
44.1kHz 12-11-11-12-11-11-12-11-11-12-11-11-11- (repeat)
88.2kHz 122-112-112-122-112-112-122-112-112-122-112-112-112- (repeat)
174.4kHz 124-114-114-124-114-114-124-114-114-124-114-114-114- (repeat)
11.025kHz: {12}=YNNNYNNNYNNNYNNNYNNNYNNNYNNNYNNNYNNNYNNNYNNNYNNN
{11}=YNNNYNNNYNNNYNNNYNNNYNNNYNNNYNNNYNNNYNNNYNNN
{-} =NNNN
22.05kHz:
{12}=YNYNYNYNYNYNYNYNYNYNYNYN
{11}=YNYNYNYNYNYNYNYNYNYNYN
{-} =NN
7.1 Channel High Definition Audio Codec
15
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
44.1kHz
88.2kHz
174.4kHz
12- =Contiguous 12 frames containing 1 sample blocks each, followed by one frame with
no sample block.
122- =Contiguous 12 frames containing 2 sample blocks each, followed by one frame with
no sample block.
124- =Contiguous 12 frames containing 4 sample blocks each, followed by one frame with
no sample block.
7.3. Reset and Initialization
There are two types of reset within an HDA link:
• Link Reset.
Generated by assertion of the RST# signal. All codecs return to their power-on state
• Codec Reset.
Generated by software directing a command to reset a specific codec back to its default state
An initialization sequence is requested after any of the following three events:
1. Link Reset
2. Codec Reset
3. Codec changes its power state, e.g., hot docking a codec to an HDA system
7.3.1. Link Reset
A link reset may be caused by any of the following three events:
1. The HDA controller asserts RST# for any reason (power up, or PCI reset)
2. Software initiates a link reset via the ‘CRST’ bit in the Global Control Register (GCR) of the HDA
controller
3. Software initiates power management sequences. Figure 13, page 17, shows the ‘Link Reset’ timing
including the ‘Enter’ sequence (n~r) and ‘Exit’ sequence (s~v)
7.1 Channel High Definition Audio Codec
16
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
Enter ‘Link Reset’:
n Software writes a 0 to the ‘CRST’ bit in the Global Control Register of the HDA controller to initiate a
link reset
o As the controller completes the current frame, it does not signal the normal 8-bit frame SYNC at the
end of the frame
p The controller drives SYNC and all SDOs to low. Codecs also drive SDIs to low
q The controller asserts the RST# signal to low, and enters the ‘Link Reset’ state
r All link signals driven by controller and codecs should be tri-state by internal pull low resistors
Exit from ‘Link Reset’:
s If BCLK is re-started for any reason (codec wake-up event, power management, etc.)
t Software is responsible for de-asserting RST# after a minimum of 100µs BCLK running time (the
100µsec provides time for the codec PLL to stabilize)
u Minimum of 4 BCLK after RST# is de-asserted, the controller starts to signal normal frame SYNC
v When the codec drives its SDI to request an initialization sequence (when the SDI is driven high at the
last bit of frame SYNC)
>=100 usec >= 4 BCLK
Initialization Sequence
Previous Frame
4 BCLK
4 BCLK
Link in Reset
BCLK
SYNC
SDOs
SDIs
Normal Frame
SYNC
Normal Frame
SYNC is absent
Driven Low
Pulled Low
2
8
Driven Low
Driven Low
Pulled Low
Pulled Low
Wake Event
9
RST#
Pulled Low
1
3
4
5
6
7
Figure 13. Link Reset Timing
7.1 Channel High Definition Audio Codec
17
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
7.3.2. Codec Reset
A ‘Codec Reset’ is initiated via the Codec RESET command verb. It results in the target codec being
reset to the default state. After the target codec completes its reset operation, an initialization sequence is
requested.
7.3.3. Codec Initialization Sequence
n The codec drives SDI high at the last bit of SYNC to request a Codec Address (CAD) from the
controller
o The codec will stop driving the SDI during this turnaround period
pqrs The controller drives SDI to assign a CAD to the codec
t The controller releases the SDI after the CAD has been assigned
u Normal operation state
Turnaround Frame
(Non-48kHz Frame)
Address Frame
(Non-48kHz Frame)
Exit from Reset Connection Frame
Normal Operation
BCLK
Frame SYNC
SYNC
Frame SYNC
Frame SYNC
5
4
6
Response
SDIx
SD14
SD0 SD1
3
1
2
7
8
RST#
Codec
Drives SDIx
Codec
Controller Drives SDIx
Controller
Codec Drives SDIx
Turnaround
(477 BCLK
Max.)
Turnaround
(477 BCLK
Max.)
Figure 14. Codec Initialization Sequence
7.1 Channel High Definition Audio Codec
18
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
7.4. Verb and Response Format
7.4.1. Command Verb Format
There are two types of verbs: one with 4-bit identifiers (4-bit verbs) and 16-bits of data, the other with
12-bit identifiers (12-bit verbs) and 8-bits of data. Table 10 shows the 4-bit verb structure of a command
stream sent from the controller to operate the codec. Table 11 is the 12-bit verb structure that gets and
controls parameters in the codec.
Table 10. 40-Bit Commands in 4-Bit Verb Format
Bit [39:32]
Bit [31:28]
Bit [27:20]
Bit [19:16]
Bit [15:0]
Reserved
Codec Address
Node ID
Verb ID
Payload
Table 11. 40-Bit Commands in 12-Bit Verb Format
Bit [39:32]
Bit [31:28]
Bit [27:20]
Bit [19:8]
Bit [7:0]
Reserved
Codec Address
Node ID
Verb ID
Payload
7.4.2. Response Format
There are two types of response from the codec to the controller. Solicited Responses are returned by the
codec in response to a current command verb. The codec will send Solicited Response data in the next
frame, without regard to the Set (Write) or Get (Read) command. The 32-bit response is interpreted by
software, opaque to the controller.
Unsolicited Responses are sent by the codec independently of software requests. Jack Detection or GPI
status information can be actively delivered to the controller and interpreted by software. The ‘Tag’ in
Bit[31:28] is used to identify unsolicited events. This tag is undefined in the HDA specifications.
Table 12. Solicited Response Format
Bit [35]
Bit [34]
Bit [33:32]
Bit [31:0]
Valid
Unsol=0
Reserved
Response
Table 13. Unsolicited Response Format
Bit [35]
Valid
Bit [34]
Unsol=1
Bit [33:32]
Bit [31:28]
Tag
Bit [27:0]
Response
Reserved
Note: The response stream in the link protocol is 36-bits wide. The response is placed in the
lower 32-bit field. Bit-35 is a ‘Valid’bit to indicate the response is ‘Ready’. Bit-34 is set to
indicate that an unsolicited response was sent.
7.1 Channel High Definition Audio Codec
19
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
7.5. Power Management
Wake-Up events are not supported when in low-power mode. All power management state changes in
widgets are driven by software. Table 14 shows the System Power State Definitions.
Only the audio function (NID=01h) and widgets of output/input converters (NID=02h~05h, 06h~08h)
support power control. Software may have various power states depending on system configuration.
Table 15 indicates those nodes that support power management. To simplify power control, software can
configure whole codec power states through the audio function (NID=01h). Output converters (DACs)
and input converters (ADCs) also have individual power control to supply fine-grained power control.
Software can power-down individual converters when they are not being used.
Table 14. System Power State Definitions
Power States Definitions
D0
D1
All power on. Individual DACs and ADCs can be powered up or down as required
All amplifiers and converters (DACs and ADCs) are powered down. State maintained, analog reference
stays up
D2
All amplifiers and converters (DACs and ADCs) are powered down. State maintained, but analog
reference is off (D1 + analog reference off)
D3 (Hot)
Power still supplied. The codec stops the internal clock. State is maintained
All power removed. State lost
D3 (Cold)
Table 15. Power Controls in NID is 01h, 02h~05h, 07h~09h
Item
Description
LINK Response
Front DAC
D0
D1
Normal
PD
D2
Normal
PD
D3
PD
PD
PD
PD
PD
PD
PD
PD
PD
Link Reset
PD
Audio Function
(NID=01h)
Normal
Normal
Normal
Normal
Normal
Normal
Normal
Normal
Normal
PD
Surr DAC
PD
PD
PD
Cen/Lfe DAC
Surr Back DAC
MIC ADC
PD
PD
PD
PD
PD
PD
PD
PD
PD
LINE ADC
MIX ADC
PD
PD
PD
PD
PD
PD
All Headphone
Drivers
Normal
PD
Normal
All Mixers
Normal
Normal
Normal
Normal
Normal
Normal
Normal
Normal
Normal
Normal
Normal
PD
PD
PD
PD
PD
PD
PD
PD
PD
PD
PD
PD
PD
PD
PD
PD
PD
PD
PD
Normal
Normal
PD
All Reference
Front DAC
Surr DAC
Output Converters
(NID=02h~05h)
PD
PD
Cen/Lfe DAC
Surr Back DAC
MIC ADC
PD
PD
PD
PD
Input Converters
(NID=07h~09h)
PD
PD
LINE ADC
MIX ADC
PD
PD
PD
PD
Note: PD=Powered Down
7.1 Channel High Definition Audio Codec
20
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
Table 16. Powered Down Conditions
Condition
Description
LINK Response powered down
Internal clock is stopped. SDATA-IN and S/PDIF-OUT are floated with
pulled low 47K resistors internally. S/PDIF-IN is also floated. Detection of
‘Link Reset Entry’ and ‘Link Reset Exit’ sequences are supported. All
states are maintained if DVDD is supplied
Front DAC powered down
Surr DAC powered down
Analog block and digital filter are powered down
Analog block and digital filter are powered down
Analog block and digital filter are powered down
Analog block and digital filter are powered down
CEN/LFE DAC powered down
SIDESURR DAC powered down
MIC ADC powered down
Analog block and digital filter are powered down. Data on SDATA-IN is
quiet
LINE ADC powered down
MIX ADC powered down
Analog block and digital filter are powered down. Data on SDATA-IN is
quiet
Analog block and digital filter are powered down. Data on SDATA-IN is
quiet
Headphone Driver powered down
Mixers powered down
All headphone drivers are powered down
All internal mixer widgets are powered down. The DC reference and
VREFOUTx at individual pin complexes are still alive
Reference power down
All internal references, DC reference, and VREFOUTx at individual pin
complexes are off
7.1 Channel High Definition Audio Codec
21
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
8. Supported Verbs and Parameters
This section describes the Verbs and Parameters supported by various widgets in the ALC880(D). If a
verb is not supported by the addressed widget, it will respond with 32 bits of ‘0’.
8.1. Verb – Get Parameters (Verb ID=F00h)
The ‘Get Parameters’ verb is used to get system information and the function capabilities of the HDA
codec. All the parameters are read-only. There are a total of 15 ID parameters defined for each widget,
some parameters are supported only in a specific widget. Refer to section 7.4.1 Command Verb Format,
page 19, for detailed information about supported parameters.
Table 17. Verb – Get Parameters (Verb ID=F00h)
Get Parameter Command Format
Codec Response Format
Bit [31:28]
Bit [27:20]
Bit [19:8]
Payload Bit [7:0]
Response [31:0]
CAd=X
Node ID=00h Verb ID=F00h
Parameter ID[7:0]
32-bit Response
Note: If the parameter ID is not supported, the returned response is 32 bits of ‘0’.
8.1.1. Parameter – Vendor ID (Verb ID=F00h, Parameter ID=00h)
Table 18. Parameter – Vendor ID (Verb ID=F00h, Parameter ID=00h)
Codec Response Format
Bit
31:16
15:0
Description
Vendor ID=10ECh (Realtek’s PCI vendor ID)
Device ID=0880h
Note: The Root Node (NID=00h) supports this parameter.
8.1.2. Parameter – Subsystem ID (Verb ID=F00h, Parameter ID=01h)
Table 19. Parameter – Subsystem ID (Verb ID=F00h, Parameter ID=01h)
Codec Response Format
Bit
Description
31:0
SubSystem ID=0880h
The SubSystem ID is used to identify the function group
Note1: The Audio Function Group Node (NID=01h) supports this parameter.
Note2: Only supported by the ALC880, ALC880D, ALC880-LF, and ALC880D-LF.
7.1 Channel High Definition Audio Codec
22
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
8.1.3. Parameter – Revision ID (Verb ID=F00h, Parameter ID=02h)
Table 20. Parameter – Revision ID (Verb ID=F00h, Parameter ID=02h)
Codec Response Format
Bit
Description
31:24
23:20
19:16
15:8
Reserved. Read as 0’s
MajRev. The major version number (in decimal) of the HDA Specification
MinRev. The minor version number (in decimal) of the HDA Specification
Revision ID. The vendor’s revision number
00h is for the first silicon version, 01h is for the second version, etc.
7:0
Stepping ID. The vendor’s stepping number within the given Revision ID
Note: The Root Node (NID=00h) supports this parameter.
8.1.4. Parameter – Subordinate Node Count (Verb ID=F00h,
Parameter ID=04h)
For the root node, the Subordinate Node Count provides information about audio function group nodes
associated with the root node.
For function group nodes, it provides the total number of widgets associated with this function node.
Table 21. Parameter – Subordinate Node Count (Verb ID=F00h, Parameter ID=04h)
Codec Response Format
Bit
Description
31:24
23:16
Reserved. Read as 0’s
Starting Node Number
The starting node number in the sequential widgets
Reserved. Read as 0’s.
15:8
7:0
Total Number of Nodes
For a root node, this is the total number of function groups in the root node
For a function group, this is the total number of widget nodes in the function group
7.1 Channel High Definition Audio Codec
23
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
8.1.5. Parameter – Function Group Type (Verb ID=F00h,
Parameter ID=05h)
Table 22. Parameter – Function Group Type (Verb ID=F00h, Parameter ID=05h)
Codec Response Format
Bit
31:8
7:0
Description
Reserved. Read as 0’s
Function Group Type
00h: Reserved
01h: Audio Function
02h: Modem Function
03h~7Fh: Reserved
80h~FFh: Vendor Defined Function
Note: The Audio Function Group (NID=01h) supports this parameter.
8.1.6. Parameter – Audio Function Capabilities (Verb ID=F00h,
Parameter ID=08h)
Table 23. Parameter – Audio Function Capabilities (Verb ID=F00h, Parameter ID=08h)
Codec Response Format
Bit
31:17
16
Description
Reserved. Read as 0’s
Beep Generator
A ‘1’ indicates the presence of an integrated Beep generator within the Audio Function Group
15:12
11:8
7:4
Reserved. Read as 0’s
Input Delay
Reserved. Read as 0’s
Output Delay
3:0
Note: The Audio Function Group (NID=01h) supports this parameter.
8.1.7. Parameter – Audio Widget Capabilities (Verb ID=F00h,
Parameter ID=09h)
Table 24. Parameter – Audio Widget Capabilities (Verb ID=F00h, Parameter ID=09h)
Codec Response Format
Bit
Description
31:24
23:20
Reserved. Read as 0’s
Widget Type
0h: Audio Output 1h: Audio Input 2h: Mixer 3h: Selector 4h: Pin Complex
5h: Power Widget 6h: Volume Knob Widget
7h~Eh: Reserved
Fh: Vendor defined audio widget
19:16
15:11
10
Delay. Samples delayed between the HDA link and widgets
Reserved. Read as 0’s
Power Control
0: Power control is not supported on this widget
1: Power control is supported on this widget
7.1 Channel High Definition Audio Codec
24
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
Codec Response Format
Bit
Description
9
Digital
0: An analog input or output converter
1: A widget translating digital data between the HDA link and digital I/O (S/PDIF, I2S, etc.)
ConnList. Connection List
8
7
6
0: Connected to HDA link. No Connection List Entry should be queried
1: Connection List Entry must be queried
UnsolCap. Unsolicited Capable
0: Unsolicited response is not supported
1: Unsolicited response is supported
ProcWidget. Processing Widget
0: No processing control
1: Processing control is supported
Reserved. Read as 0
5
4
3
2
1
0
Format Override
AmpParOvr (AMP Param Override)
OutAmpPre (Out AMP Present)
InAmpPre (In AMP Present)
Stereo
0: Mono Widget
1: Stereo Widget
8.1.8. Parameter – Supported PCM Size, Rates (Verb ID=F00h,
Parameter ID=0Ah)
Parameter in audio function provides default information about formats. Individual converters have their
own parameters to provide supported formats if their ‘Format Override’ bit is set.
Table 25. Parameter – Supported PCM Size, Rates (Verb ID=F00h, Parameter ID=0Ah)
Codec Response Format
Bit
31:21
20
Description
Reserved. Read as 0’s
B32. 32-bit audio format support
0: Not supported
1: Supported
19
18
17
B24. 24-bit audio format support
0: Not supported
1: Supported
B20. 20-bit audio format support
0: Not supported
1: Supported
B16. 16-bit audio format support
0: Not supported
1: Supported
7.1 Channel High Definition Audio Codec
25
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
Codec Response Format
Bit
Description
16
B8. 8-bit audio format support
0: Not supported
1: Supported
15:12
11
Reserved. Read as 0’s
R12. 384kHz (=8*48kHz) rate support
0: Not supported
1: Supported
10
9
8
7
6
5
4
3
2
1
0
R11. 192kHz (=4*48kHz) rate support
0: Not supported
1: Supported
R10. 176.4Hz (=4*44.1kHz) rate support
0: Not supported
1: Supported
R9. 96kHz (=2*48kHz) rate support
0: Not supported
1: Supported
R8. 88.2kHz (=2*44.1kHz) rate support
0: Not supported
1: Supported
R7. 48kHz rate support
0: Not supported
1: Supported
R6. 44.1kHz rate support
0: Not supported
1: Supported
R5. 32kHz (=2/3*48kHz) rate support
0: Not supported
1: Supported
R4. 22.05kHz (=1/2*44.1kHz) rate support
0: Not supported
1: Supported
R3. 16kHz (=1/3*48kHz) rate support
0: Not supported
1: Supported
R2. 11.025kHz (=1/4*44.1kHz) rate support
0: Not supported
1: Supported
R1. 8kHz (=1/6*48kHz) rate support
0: Not supported
1: Supported
7.1 Channel High Definition Audio Codec
26
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
8.1.9. Parameter – Supported Stream Formats (Verb ID=F00h,
Parameter ID=0Bh)
Parameters in this node only provide default information for audio function groups. Individual converters
have their own parameters to provide supported formats if the ‘Format Override’ bit is set.
Table 26. Parameter – Supported Stream Formats (Verb ID=F00h, Parameter ID=0Bh)
Codec Response Format
Bit
31:3
2
Description
Reserved. Read as 0’s
AC3
0: Not supported
1: Supported
Float32
0: Not supported
1: Supported
PCM
1
0
0: Not supported
1: Supported
Note: Input converters and output converters support this parameter.
8.1.10. Parameter – Pin Capabilities (Verb ID=F00h, Parameter ID=0Ch)
The Pin Capabilities parameter returns a bit field describing the capabilities of the Pin Complex widget.
Table 27. Parameter – Pin Capabilities (Verb ID=F00h, Parameter ID=0Ch)
Codec Response Format
Bit
31:16
15:8
Description
Reserved. Read as 0’s
VREF Control Capability
‘1’ in corresponding bit field indicates signal levels of associated Vrefout are specified as a percentage of
AVDD.
7:6
5
4
3
2
1
0
Reserved
100%
80%
Reserved
Ground
50%
Hi-Z
7
6
L-R Swap. Indicates left and right swap capability
Balanced I/O Pin
‘1’ indicates this pin complex has balanced pins
Input Capable
‘1’ indicates this pin complex supports input
Output Capable
‘1’ indicates this pin complex supports output
Headphone Drive Capable
‘1’ indicates this pin complex has an amplifier to drive a headphone
Presence Detect Capable
5
4
3
2
‘1’ indicates this pin complex can detect whether there is a device plugged in
7.1 Channel High Definition Audio Codec
27
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
Codec Response Format
Bit
Description
1
Trigger Required
‘1’ indicates whether a software trigger is required for an impedance measurement
Impedance Sense Capable
0
‘1’ indicates this pin complex can perform analog sense on the attached device to determine its type
Note: Only Pin Complex widgets support this parameter.
8.1.11. Parameter – Amplifier Capabilities
(Verb ID=F00h, Input Amplifier Parameter ID=0Dh)
Parameters in this node provide audio function group default information. Individual converters have
their own parameters to provide amplifier capabilities if the ‘AMP Param Override’ bit is set.
Table 28. Parameter – Amplifier Capabilities (Verb ID=F00h, Input Amplifier Parameter ID=0Dh)
Codec Response Format
Bit
31
Description
(Input) Mute Capable
30:23
22:16
Reserved. Read as 0
Step Size
Indicates the size of each step in the gain range. Permanently set to ‘3’ (indicates a step of 1dB)
15
Reserved. Read as 0
14:8
Number of Steps
Indicates the number of steps in the gain range. ‘0’ means the gain is fixed
7
Reserved. Read as 0
Offset
6:0
Indicates which step is 0dB
7.1 Channel High Definition Audio Codec
28
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
8.1.12. Parameter – Amplifier Capabilities (Verb ID=F00h, Output
Amplifier Parameter ID=12h)
Parameters in this node provide audio function group default information. Individual converters have
their own parameters to provide amplifier capabilities if the ‘AMP Param Override’ bit is set.
Table 29. Parameter – Amplifier Capabilities (Verb ID=F00h, Output Amplifier Parameter ID=12h)
Codec Response Format
Bit
31
Description
(Output) Mute Capable
30:23
22:16
Reserved. Read as 0
Step Size
Indicates the size of each step in the gain range. Permanently set to ‘3’ (indicates a step of 1dB)
15
Reserved. Read as 0
14:8
Number of Steps
Indicates the number of steps in the gain range. ‘0’ means the gain is fixed
Reserved. Read as 0
7
6:0
Offset. Indicates which step is 0dB
8.1.13. Parameter – Connect List Length (Verb ID=F00h,
Parameter ID=0Eh)
Parameters in this node provide audio function widget connection information.
Table 30. Parameter – Connect List Length (Verb ID=F00h, Parameter ID=0Eh)
Codec Response Format
Bit
31:8
7
Description
Reserved. Read as 0
Short Form
0: Short Form
1: Long Form
6:0
Connect List Length
Indicates the number of inputs connected to a widget. If the Connect List Length is 1, there is only one
input, and there is no Connection Select Control (Not a MUX widget)
7.1 Channel High Definition Audio Codec
29
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
8.1.14. Parameter – Supported Power States (Verb ID=F00h,
Parameter ID=0Fh)
Table 31. Parameter – Supported Power States (Verb ID=F00h, Parameter ID=0Fh)
Codec Response Format
Bit
31:4
3
Description
Reserved. Read as 0’s
D3Sup
1: Power state D3 is supported
D2Sup
1: Power state D2 is supported
D1Sup
1: Power state D1 is supported
D0Sup
2
1
0
1: Power state D0 is supported
8.1.15. Parameter – Processing Capabilities (Verb ID=F00h,
Parameter ID=10h)
Table 32. Parameter – Processing Capabilities (Verb ID=F00h, Parameter ID=10h)
Codec Response Format
Bit
31:16
15:8
7:1
Description
Reserved. Read as 0’s
NumCoeff. Number of Coefficient
Reserved. Read as 0’s
0
Benign
0: Processing unit is not linear and not time invariant
1: Processing unit is linear and is time invariant
8.1.16. Parameter – GPIO Capabilities (Verb ID=F00h,
Parameter ID=11h)
Table 33. Parameter – GPIO Capabilities (Verb ID=F00h, Parameter ID=11h)
Codec Response Format
Bit
Description
31
GPIWake=0
The GPIO wake up function is not supported
GPIUnsol=1
30
The GPIO unsolicited response function is not supported
Reserved. Read as 0’s
29:24
23:16
NumGPIs=00h
No GPI pin is supported
NumGPOs=00h.
No GPO pin is supported
NumGPIOs=02h.
15:8
7:0
Two GPIO pins are supported
7.1 Channel High Definition Audio Codec
30
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
8.1.17. Parameter – Volume Knob Capabilities (Verb ID=F00h,
Parameter ID=13h)
Table 34. Parameter – Volume Knob Capabilities (Verb ID=F00h, Parameter ID=13h)
Codec Response Format for NID=21h (Volume Control Knob)
Bit
31:8
7
Description
Reserved. Read as 0’s
Delta
0: Software cannot modify the Volume Control Knob volume
1: Software can write a base volume to the Volume Control Knob
NumSteps
6:0
The number of steps in the range of the Volume Control Knob
8.2. Verb – Get Connection Select Control (Verb ID=F01h)
Table 35. Verb – Get Connection Select Control (Verb ID=F01h)
Get Command Format
Codec Response Format
Bit [31:28]
Bit [27:20]
Node ID=Xh
Bit [19:8]
Payload Bit [7:0]
Response [31:0]
CAd=X
Verb ID=F01h
0’s
Bit[7:0] are Connection Index
Codec Response for NID=07h (MIC ADC)
Bit
31:8
7:0
Description
0’s
Connection Index currently Set (Default value is 00h)
00h: Pin complex - MIC1
01h: Pin complex - MIC2
02h: Pin complex - LINE1
03h: Pin complex - LINE2
04h: Pin complex - Analog CD-IN
05h: Pin complex - FRONT OUT
06h: Pin complex - SURR OUT
Other: Reserved
Codec Response for NID=08h (LINE ADC)
Bit
31:8
7:0
Description
0’s
Connection Index currently Set (Default value is 02h)
00h: Pin complex - MIC1
01h: Pin complex - MIC2
02h: Pin complex - LINE1
03h: Pin complex - LINE2
04h: Pin complex - Analog CD-IN
05h: Pin complex - FRONT OUT
06h: Pin complex - SURR OUT
Other: Reserved
7.1 Channel High Definition Audio Codec
31
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
Codec Response for NID=09h (MIX ADC)
Bit
Description
31:8
0’s
7:0
Connection Index currently Set (Default value is 04h)
00h: Pin complex - MIC1
01h: Pin complex - MIC2
02h: Pin complex - LINE1
03h: Pin complex - LINE2
04h: Pin complex - Analog CD-IN
05h: Mixer (NID=0Bh, the summation of MIC1, MIC2, LINE1, LINE2, CD-IN and PCBEEP)
06h: Pin complex - FRONT OUT
07h: Pin complex - SURROUND OUT
08h: Pin complex - CEN/LFE OUT
09h: Pin complex - SURROUND BACK OUT
Other: Reserved
Codec Response for NID=10h (MIC1 Selector)
Bit
31:8
7:0
Description
0’s
Connection Index currently Set (Default value is 00h)
00h: Front DAC Sum Widget (NID=0Ch)
01h: Surr DAC Sum Widget (NID=0Dh)
02h: Cen/Lfe DAC Sum Widget (NID=0Eh)
03h: SIDESURR DAC Sum Widget (NID=0Fh)
Other: Reserved
Codec Response for NID=11h (MIC2 Selector)
Bit
31:8
7:0
Description
0’s
Connection Index currently Set (Default value is 00h)
00h: Front DAC Sum Widget (NID=0Ch)
01h: Surr DAC Sum Widget (NID=0Dh)
02h: Cen/Lfe DAC Sum Widget (NID=0Eh)
03h: SIDESURR DAC Sum Widget (NID=0Fh)
Other: Reserved
7.1 Channel High Definition Audio Codec
32
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
Codec Response for NID=12h (LINE1 Selector)
Bit
31:8
7:0
Description
0’s
Connection Index currently Set (Default value is 00h)
00h: Front DAC Sum Widget (NID=0Ch)
01h: Surr DAC Sum Widget (NID=0Dh)
02h: Cen/Lfe DAC Sum Widget (NID=0Eh)
03h: Side-Surr DAC Sum Widget (NID=0Fh)
Other: Reserved
Codec Response for NID=13h (LINE2 Selector)
Bit
31:8
7:0
Description
0’s
Connection Index currently Set (Default value is 00h)
00h: Front DAC Sum Widget (NID=0Ch)
01h: Surr DAC Sum Widget (NID=0Dh)
02h: Cen/Lfe DAC Sum Widget (NID=0Eh)
03h: Side-Surr DAC Sum Widget (NID=0Fh)
Other: Reserved
Codec Response for other NID
Bit
Description
31:0
Not supported (returns 00000000h)
8.3. Verb – Set Connection Select (Verb ID=701h)
Table 36. Verb – Set Connection Select (Verb ID=701h)
Set Command Format
Codec Response Format
Bit [31:28]
Bit [27:20]
Node ID=Xh
Bit [19:8]
Payload Bit [7:0]
Response [31:0]
CAd=X
Verb ID=701h
Select Index [7:0]
0’s for all nodes
7.1 Channel High Definition Audio Codec
33
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
8.4. Verb – Get Connection List Entry (Verb ID=F02h)
Table 37. Verb – Get Connection List Entry (Verb ID=F02h)
Codec Response Format
Get Command Format
Bit [31:28]
Bit [27:20]
Node ID=Xh
Bit [19:8]
Payload Bit [7:0]
Response [31:0]
CAd=X
Verb ID=F02h
Offset Index - N[7:0]
32-bit Response
Codec Response for NID=07h (MIC ADC)
Bit
Description
31:24
Connection List Entry (N+3)
Returns 1Bh (=27, Pin Complex - LINE2) for N=0~3
Returns 00h for n>3
23:16
15:8
7:0
Connection List Entry (N+2)
Returns 1Ah (Pin Complex - LINE1) for N=0~3
Returns 15h (Pin Complex-SURR) for N=4~7
Returns 00h for N>7
Connection List Entry (N+1)
Returns 19h (Pin Complex-MIC2) for N=0~3
Returns 14h (Pin Complex-FRONT) for N=4~7
Returns 00h for N>7
Connection List Entry (N)
Returns 18h (Pin Complex-MIC1) for N=0~3
Returns 1Ch (Pin Complex-CD) for N=4~7
Returns 00h for N>7
Codec Response for NID=08h (LINE ADC)
Bit
Description
31:24
Connection List Entry (N+3)
Returns 1Bh (Pin Complex - LINE2) for N=0~3
Returns 00h for N>3
23:16
15:8
7:0
Connection List Entry (N+2)
Returns 1Ah (Pin Complex - LINE1) for N=0~3
Returns 15h (Pin Complex-SURR) for N=4~7
Returns 00h for N>7
Connection List Entry (N+1)
Returns 19h (Pin Complex-MIC2) for N=0~3
Returns 14h (Pin Complex-FRONT) for N=4~7
Returns 00h for N>7
Connection List Entry (N)
Returns 18h (Pin Complex-MIC1) for N=0~3
Returns 1Ch (Pin Complex-CD) for N=4~7
Returns 00h for N>7
7.1 Channel High Definition Audio Codec
34
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
Codec Response for NID=09h (MIX ADC)
Bit
Description
31:24
Connection List Entry (N+3)
Returns 1Bh (Pin Complex - LINE2) for N=0~3
Returns 15h (Pin Complex-SURR OUT) for N=4~7
Returns 00h for N>7
23:16
15:8
Connection List Entry (N+2)
Returns 1Ah (Pin Complex - LINE1) for N=0~3
Returns 14h (Pin Complex-FRONT OUT) for N=4~7
Returns 00h for N >7
Connection List Entry (N+1)
Returns 19h (Pin Complex-MIC2) for N=0~3
Returns 0Bh (Mixer) for N=4~7
Returns 17h (Pin Complex-SURROUND BACK OUT) for N =8~11
Returns 00h for N>11
7:0
Connection List Entry (N)
Returns 18h (Pin Complex-MIC1) for N =0~3
Returns 1Ch (Pin Complex-CD) for N =4~7
Returns 16h (Pin Complex-CEN/LFE OUT) for N =8~11
Returns 00h for N >11
Codec Response for NID=0Bh (Mixer)
Bit
Description
31:24
Connection List Entry (N+3)
Returns 1Bh (Pin Complex - LINE2) for N=0~3
Returns 15h (Pin Complex-SURR) for N=4~7
Returns 00h for N>7
23:16
15:8
7:0
Connection List Entry (N+2)
Returns 1Ah (Pin Complex - LINE1) for N=0~3
Returns 14h (Pin Complex - FRONT-OUT) for N=4~7
Returns 00h for N>7
Connection List Entry (N+1)
Returns 19h (Pin Complex - MIC2) for N=0~3
Returns 1Dh (Pin Complex - PCBEEP) for N=4~7
Returns 00h for N>7
Connection List Entry (N)
Returns 18h (Pin Complex - MIC1) for N=0~3
Returns 1Ch (Pin Complex - CD) for N=4~7
Returns 00h for N>7
7.1 Channel High Definition Audio Codec
35
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
Codec Response for NID=0Ch (Front Sum)
Bit
Description
31:24
Connection List Entry (N)
Returns 00h
23:16
15:8
Connection List Entry (N+2)
Returns 00h
Connection List Entry (N+1)
Returns 0Bh (Mixer) for N=0~3
Returns 00h for N>3
7:0
Connection List Entry (N)
Returns 02h (Front DAC) for N=0~3
Returns 00h for N>3
Codec Response for NID=0Dh (Surround Sum)
Bit
Description
31:24
Connection List Entry (N)
Returns 00h
23:16
15:8
Connection List Entry (N+2)
Returns 00h
Connection List Entry (N+1)
Returns 0Bh (Mixer) for N=0~3
Returns 00h for N>3
7:0
Connection List Entry (N)
Returns 03h (Surround DAC) for N=0~3
Returns 00h for N>3
Codec Response for NID=0Eh (Cen/Lfe Sum)
Bit
Description
31:24
Connection List Entry (N)
Returns 00h
23:16
15:8
Connection List Entry (N+2)
Returns 00h
Connection List Entry (N+1)
Returns 0Bh (Mixer) for N=0~3
Returns 00h for N>3
7:0
Connection List Entry (N)
Returns 04h (Cen/Lfe DAC) for N=0~3
Returns 00h for N>3
7.1 Channel High Definition Audio Codec
36
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
Codec Response for NID=0Fh (Side-Surr Sum)
Bit
Description
31:24
Connection List Entry (N)
Returns 00h
23:16
15:8
Connection List Entry (N+2)
Returns 00h
Connection List Entry (N+1)
Returns 0Bh (Mixer) for N=0~3
Returns 00h for N>3
7:0
Connection List Entry (N)
Returns 05h (Front DAC) for N=0~3
Returns 00h for N>3
Codec Response for NID=10h (MIC1 Sel)
Bit
Description
31:24
Connection List Entry (N+3)
Returns 0Fh (Side-Surr DAC Sum Widget) for N=0~3
Returns 00h for N>3
23:16
15:8
7:0
Connection List Entry (N+2)
Returns 0Eh (Cen/Lfe DAC Sum Widget) for N=0~3
Returns 00h for N>3
Connection List Entry (N+1)
Returns 0Dh (Surr DAC Sum Widget) for N=0~3
Returns 00h for N>3
Connection List Entry (N)
Returns 0Ch (Front DAC Sum Widget) for N=0~3
Returns 00h for N>3
Codec Response for NID=11h (MIC2 Sel)
Bit
Description
31:24
Connection List Entry (N+3)
Returns 0Fh (Side-Surr DAC Sum Widget) for N=0~3
Returns 00h for N>3
23:16
15:8
7:0
Connection List Entry (N+2)
Returns 0Eh (Cen/Lfe DAC Sum Widget) for N=0~3
Returns 00h for N>3
Connection List Entry (N+1)
Returns 0Dh (Surr DAC Sum Widget) for N=0~3
Returns 00h for N>3
Connection List Entry (N)
Returns 0Ch (Front DAC Sum Widget) for N=0~3
Returns 00h for N>3
7.1 Channel High Definition Audio Codec
37
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
Codec Response for NID=12h (LINE1 Sel)
Bit
Description
31:24
Connection List Entry (N+3)
Returns 0Fh (Side-Surr DAC Sum Widget) for N=0~3
Returns 00h for N>3
23:16
15:8
7:0
Connection List Entry (N+2)
Returns 0Eh (Cen/Lfe DAC Sum Widget) for N=0~3
Returns 00h for N>3
Connection List Entry (N+1)
Returns 0Dh (Surr DAC Sum Widget) for N=0~3
Returns 00h for N>3
Connection List Entry (N)
Returns 0Ch (Front DAC Sum Widget) for N=0~3
Returns 00h for N>3
Codec Response for NID=13h (LINE2 Sel)
Bit
Description
31:24
Connection List Entry (N+3)
Returns 0Fh (Side-Surr DAC Sum Widget) for N=0~3
Returns 00h for N>3
23:16
15:8
7:0
Connection List Entry (N+2)
Returns 0Eh (Cen/Lfe DAC Sum Widget) for N=0~3
Returns 00h for N>3
Connection List Entry (N+1)
Returns 0Dh (Surr DAC Sum Widget) for N=0~3
Returns 00h for N>3
Connection List Entry (N)
Returns 0Ch (Front DAC Sum Widget) for N=0~3
Returns 00h for N>3
Codec Response for NID=14h (Pin Widget: FRONT-OUT)
Bit
Description
31:8
Connection List Entry (N+3), (N+2), and (N+1)
Returns 000000h
7:0
Connection List Entry (N)
Returns 0Ch (NID=0Ch, Sum Widget) for N=0~3
Returns 00h for N>3
Codec Response for NID=15h (Pin Widget: SURR-OUT)
Bit
Description
31:8
Connection List Entry (N+3), (N+2), and (N+1)
Returns 000000h
7:0
Connection List Entry (N)
Returns 0Dh (NID=0Dh, Sum Widget) for N=0~3
Returns 00h for N>3
7.1 Channel High Definition Audio Codec
38
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
Codec Response for NID=16h (Pin Widget: CEN/LFE-OUT)
Bit
Description
31:8
Connection List Entry (N+3), (N+2), and (N+1)
Returns 000000h
7:0
Connection List Entry (N)
Returns 0Eh (NID=0Eh, Sum Widget) for N=0~3
Returns 00h for N>3
Codec Response for NID=17h (Pin Widget: SIDESURR-OUT)
Bit
Description
31:8
Connection List Entry (N+3), (N+2), and (N+1)
Returns 000000h
7:0
Connection List Entry (N)
Returns 0Fh (NID=0Fh, Sum Widget) for N=0~3
Returns 00h for N>3
Codec Response for NID=18h (Pin Widget: MIC1)
Bit
Description
31:8
Connection List Entry (N+3), (N+2), and (N+1)
Returns 000000h
7:0
Connection List Entry (N)
Returns 10h (NID=10h, Select Widget) for N=0~3
Returns 00h for N>3
Codec Response for NID=19h (Pin Widget: MIC2)
Bit
Description
31:8
Connection List Entry (N+3), (N+2), and (N+1)
Returns 000000h
7:0
Connection List Entry (N)
Returns 11h (NID=11h, Select Widget) for N=0~3
Returns 00h for N>3
Codec Response for NID=1Ah (Pin Widget: LINE1)
Bit
Description
31:8
Connection List Entry (N+3), (N+2), and (N+1)
Returns 000000h
7:0
Connection List Entry (N)
Returns 12h (NID=12h, Select Widget) for N=0~3
Returns 00h for N>3
7.1 Channel High Definition Audio Codec
39
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
Codec Response for NID=1Bh (Pin Widget: LINE2)
Bit
Description
31:8
Connection List Entry (N+3), (N+2), and (N+1)
Returns 000000h
7:0
Connection List Entry (N)
Returns 13h (NID=13h, Select Widget) for N=0~3
Returns 00h for N>3
Codec Response for Other NID
Bit
Description
31:0
Not supported (returns 00000000h)
8.5. Verb – Get Processing State (Verb ID=F03h)
Table 38. Verb – Get Processing State (Verb ID=F03h)
Get Command Format
Codec Response Format
Response [31:0]
32-bit response
Bit [31:28]
Bit [27:20]
Node ID=Xh
Bit [19:8]
Payload Bit [7:0]
CAd=X
Verb ID=F03h
0’s
Codec Response for All NID
Bit
Description
Not supported (returns 00000000h)
31:0
8.6. Verb – Set Processing State (Verb ID=703h)
Table 39. Verb – Set Processing State (Verb ID=703h)
Set Command Format
Codec Response Format
Bit [31:28]
Bit [27:20]
Node ID=Xh
Bit [19:8]
Payload Bit [7:0]
Response [31:0]
CAd=X
Verb ID=703h
Processing State [7:0]
0’s for all nodes
Codec Response for All NID
Bit
Description
31:0
0’s
7.1 Channel High Definition Audio Codec
40
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
8.7. Verb – Get Coefficient Index (Verb ID=Dh)
Table 40. Verb – Get Coefficient Index (Verb ID=Dh)
Get Command Format
Codec Response Format
Bit [31:28]
Bit [27:20]
Bit [19:16]
Payload Bit [15:0]
Response [31:0]
CAd=X
Node ID=Xh
Verb ID=Dh
0’s
Bit [15:0] are Coefficient Index
Codec Response for NID=20h (Realtek Defined Hidden Registers)
Bit
31:16
15:0
Description
Reserved. Read as 0’s
Coefficient Index
Codec Response for Other NID
Bit
Description
31:0
Not supported (returns 00000000h)
8.8. Verb – Set Coefficient Index (Verb ID=5h)
Table 41. Verb – Set Coefficient Index (Verb ID=5h)
Set Command Format
Codec Response Format
Bit [31:28]
Bit [27:20]
Bit [19:16]
Payload Bit [15:0]
Response [31:0]
CAd=X
Node ID=Xh
Verb ID=5h
Coefficient Index [15:0]
0’s for all nodes
Codec Response for All NID
Bit
Description
31:0
0’s
8.9. Verb – Get Processing Coefficient (Verb ID=Ch)
Table 42. Verb – Get Processing Coefficient (Verb ID=Ch)
Get Command Format
Codec Response Format
Bit [31:28]
Bit [27:20]
Node ID=Xh
Bit [19:16]
Payload Bit [15:0]
Response [31:0]
CAd=X
Verb ID=Ch
0’s
Processing Coefficient [15:0]
Codec Response for NID=20h (Realtek Defined Hidden Registers)
Bit
31:16
15:0
Description
Reserved. Read as 0’s
Processing Coefficient
Codec Response for Other NID
Bit
Description
31:0
Not supported (returns 00000000h)
7.1 Channel High Definition Audio Codec
41
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
8.10. Verb – Set Processing Coefficient (Verb ID=4h)
Table 43. Verb – Set Processing Coefficient (Verb ID=4h)
Set Command Format
Codec Response Format
Bit [31:28]
Bit [27:20]
Node ID=Xh
Bit [19:16]
Payload Bit [15:0]
Response [31:0]
CAd=X
Verb ID=4h
Coefficient [15:0]
0’s for all nodes
Codec Response for All NID
Bit
Description
31:0
0’s
8.11. Verb – Get Amplifier Gain (Verb ID=Bh)
This verb is used to get gain/attenuation settings from each widget.
Table 44. Verb – Get Amplifier Gain (Verb ID=Bh)
Get Command Format
Codec Response Format
Response [31:0]
Bit [31:28]
Bit [27:20]
Bit [19:16]
Payload Bit [15:0]
CAd=X
Node ID=Xh
Verb ID=Bh
‘Get’ payload [15:0]
Bit[7:0] are responsible for ‘Get’
‘Get’ Payload in Command Bit[15:0]
Bit
Description
15
Get Input/Output
0: Input amplifier gain is requested
1: Output amplifier gain is requested
Reserved. Read as 0
14
13
Get Left/Right
0: Right amplifier gain is requested
1: Left amplifier gain is requested
Reserved. Read as 0’s
12:4
3:0
Index[3:0] for Input Source
Select amplifier for this converter. If a widget has no multiple input sources, the index will be ignored.
Codec Response for NID=07h (MIC ADC), 08h(LINE ADC) and 09h (MIX ADC)
Bit
31:8
7
Description
0’s
Bit-15 is 0 in ‘Get Amplifier Gain’: Input Amplifier Mute, 0: Unmute, 1: Mute
Bit-15 is 1 in ‘Get Amplifier Gain’: Read as 0 (No Output Amplifier Mute)
6:0
Bit-15 is 0 in ‘Get Amplifier Gain’: Input Amplifier Gain [6:0]. 7-bit step value (0~35) specifying the
volume from 0B~+35dB in 1dB steps
Bit-15 is 1 in ‘Get Amplifier Gain’: Read as 0’s (No Output Amplifier Mute)
7.1 Channel High Definition Audio Codec
42
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
Codec Response for NID=0Bh (MIXER Sum Widget)
Bit
31:8
7
Description
0’s
Bit-15 is 0 in ‘Get Amplifier Gain’: Input Amplifier Mute, 0: Unmute 1: Mute (Default for all
Index).
Bit-15 is 1 in ‘Get Amplifier Gain’: Read as 0 (No Output Amplifier Mute)
6:0
Bit-15 is 0 in ‘Get Amplifier Gain’: Input Amplifier Gain [6:0]. 7-bit step value (0~65) specifying the
volume from –35dB~+30dB in 1dB steps
Bit-15 is 1 in ‘Get Amplifier Gain’: Read as 0’s (No Output Amplifier Mute)
Codec Response for NID=0Ch~0Fh (Sum Widget: Front, Surr, Cen/Lfe, SIDESURR Sum)
Bit
31:8
7
Description
0’s
Bit-15 is 0 in ‘Get Amplifier Gain’: Input Amplifier Mute, 0: Unmute, 1: Mute
Bit-15 is 1 in ‘Get Amplifier Gain’: Read as 0 (No Output Amplifier Mute)
Bit-15 is 0 in ‘Get Amplifier Gain’: Read as 0. (No Input Amplifier Gain)
6:0
Bit-15 is 1 in ‘Get Amplifier Gain’: Output Amplifier Gain [6:0]. 7-bit step value (0~64) specifying the
volume from –64dB~0dB in 1dB steps
Codec Response for NID=14h~1Bh (Pin Complex: Front/Surr/CenLfe/SIDESURR/MIC1/MIC2/LINE1/LINE2)
Bit
31:8
7
Description
0’s
Bit-15 is 0 in ‘Get Amplifier Gain’: Read as 0
Bit-15 is 1 in ‘Get Amplifier Gain’: Output Amplifier Mute, 0: Unmute, 1: Mute
(NID=14h~1Bh,Default=1)
6:0
Bit-15 is 0 in ‘Get Amplifier Gain’: Read as 0’s
Bit-15 is 1 in ‘Get Amplifier Gain’: Read as 0 (No Output Amplifier Gain)
Codec Response to Other NID
Bit
Description
31:0
Not supported (returns 00000000h)
7.1 Channel High Definition Audio Codec
43
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
8.12. Verb – Set Amplifier Gain (Verb ID=3h)
This verb is used to set amplifier gain/attenuation in each widget.
Table 45. Verb – Set Amplifier Gain (Verb ID=3h)
Set Command Format
Codec Response Format
Bit [31:28]
Bit [27:20]
Bit [19:8]
Payload Bit [7:0]
Response [31:0]
CAd=X
Node ID=Xh
Verb ID=3h
‘Set’ payload [7:0]
0’s for all nodes
‘Set’ Payload in Command Bit[15:0]
Bit
Description
15
Set Output Amp
1 indicates output amplifier gain will be set
Set Input Amp
1 indicates input amplifier gain will be set
Set Left Amp
14
13
1 indicates left amplifier gain will be set
Set Right Amp
12
1 indicates right amplifier gain will be set
Index Offset (for input amplifiers on Sum widgets and Selector Widgets)
11:8
5 bits index offset in connection list is used to select which input gain will be set on a Sum or a Selector
widget. The index is ignored if the node is not a Sum or a Selector widget, or the ‘Set Input Amp’ bit is
not set
7
Mute
0: Unmute
1: Mute (-∞ gain)
6:0
Gain[6:0]
A 7-bit step value specifying the amplifier gain
7.1 Channel High Definition Audio Codec
44
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
8.13. Verb – Get Converter Format (Verb ID=Ah)
Table 46. Verb – Get Converter Format (Verb ID=Ah)
Get Command Format
Codec Response Format
Response [31:0]
Bit[15:0] are converter format
Bit [31:28]
Bit [27:20]
Node ID=Xh
Bit [19:16]
Payload Bit [15:0]
CAd=X
Verb ID=Ah
0’s
Codec Response for NID=02h~06h (Output Converters: Front, Surr, Cen/Lfe, Side-Surr DAC, and S/PDIF-OUT).
Codec Response for NID=07h~0Ah (Input Converters: MIC, LINE, UIO1, UIO2, MIX DAC, and S/PDIF-IN)
Bit
31:16
15
Description
Reserved. Read as 0
Stream Type (TYPE)
0: PCM
1: Non-PCM
14
Sample Base Rate (BASE)
0: 48kHz
1: 44.1kHz
13:11
10:8
Sample Base Rate Multiple (MULT)
000b: *1 001b: *2 010b: *3 011b: *4 100b~111b: Reserved
Sample Base Rate Divisor (DIV)
000b: /1 001b: /2 010b: /3 011b: /4 100b: /5
Not supported. Always read as 000b
Reserved. Read as 0
101b: /6 110b: /7 111b: /8
7
6:4
Bits per Sample (BITS)
000b: 8 bits
001b: 16 bits 010b: 20 bits 011b: 24 bits 100b: 32 bits 101b~111b: Reserved
3:0
Number of Channels.
0: 1 channel 1: 2 channels 2: 3 channels ….. 15: 16 channels
Codec Response for other NID
Bit
Description
31:0
Not supported (returns 00000000h)
7.1 Channel High Definition Audio Codec
45
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
8.14. Verb – Set Converter Format (Verb ID=2h)
Table 47. Verb – Set Converter Format (Verb ID=2h)
Set Command Format
Codec Response Format
Bit [31:28]
Bit [27:20]
Bit [19:16]
Payload Bit [15:0]
Response [31:0]
CAd=X
Node ID=Xh
Verb ID=2h
Set format [15:0]
0’s for all nodes
‘Set’ Payload in Command Bit[15:0]
Bit
31:16
15
Description
Reserved. Read as 0
Stream Type (TYPE)
0: PCM
1: Non-PCM
14
Sample Base Rate (BASE)
0: 48kHz
1: 44.1kHz
13:11
10:8
Sample Base Rate Multiple (MULT)
000b: *1 001b: *2 010b: *3 011b: *4 100b~111b: Reserved
Sample Base Rate Divisor (DIV)
000b: /1 001b: /2 010b: /3 011b: /4 100b: /5
Reserved. Read as 0
101b: /6 110b: /7 111b: /8
7
6:4
Bits per Sample (BITS)
000b: 8 bits
001b: 16 bits 010b: 20 bits 011b: 24 bits 100b: 32 bits 101b~111b: Reserved
3:0
Number of Channels
0: 1 channel 1: 2 channels 2: 3 channels …..… 15: 16 channels
7.1 Channel High Definition Audio Codec
46
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
8.15. Verb – Get Power State (Verb ID=F05h)
Table 48. Verb – Get Power State (Verb ID=F05h)
Get Command Format
Codec Response Format
Bit [31:28]
Bit [27:20]
Bit [19:8]
Payload Bit [7:0]
Response [31:0]
CAd=X
Node ID=Xh
Verb ID=Ah
0’s
Power State [7:0]
Codec Response for NID=01h (Audio Function Group)
Bit
31:6
5:4
Description
Reserved. Read as 0’s.
PS-Act. Actual Power State [1:0].
00: Power state is D0
01: Power state is D1
10: Power state is D2
11: Power state is D3
PS-Act indicates the actual power state of the referenced node. For Audio Function Group nodes
(NID=01h), PS-Act is always equal to PS-Set.
3:2
1:0
Reserved. Read as 0’s.
PS-Set. Set Power State [1:0].
00: Power state is D0
01: Power state is D1
10: Power state is D2
11: Power state is D3
PS-Set controls the current power setting of the referenced node.
Codec Response for NID=02h, 03h, 04h, and 05h (Front, Surr, Cen/Lfe and Side-Surr DACs).
Codec Response for NID=07h, 08h, and 09h (MIC, LINE and MIX ADCs)
Bit
31:6
5:4
Description
Reserved. Read as 0’s
PS-Act. Actual Power State [1:0]
00: Power state is D0
01: Power state is D1
10: Power state is D2
11: Power state is D3
PS-Act indicates the actual power state of the referenced node. The actual power state of the referenced
node is also controlled by Audio Function (NID=01h), the PS-Set setting of the referenced node is used
to provide fine-grained power control
3:2
1:0
Reserved. Read as 0’s
PS-Set. Set Power State [1:0]
00: Power state is D0
01: Power state is D1
10: Power state is D2
11: Power state is D3
PS-Set controls current power setting of referenced node
Codec Response for other NID
Bit
Description
31:0
Not supported (returns 00000000h)
7.1 Channel High Definition Audio Codec
47
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
8.16. Verb – Set Power State (Verb ID=705h)
Table 49. Verb – Set Power State (Verb ID=705h)
Set Command Format
Codec Response Format
Bit [31:28]
Bit [27:20]
Bit [19:8]
Payload Bit [7:0]
Response [31:0]
CAd=X
Node ID=Xh
Verb ID=705h
Power State [7:0]
0’s for all nodes
‘Power State’ in Command Bit[7:0]
Bit
7:6
5:4
Description
Reserved. Read as 0’s
PS-Act. Actual Power State [1:0]
00: Power state is D0
01: Power state is D1
10: Power state is D2
11: Power state is D3
PS-Act indicates the actual power state of the referenced node
Reserved. Read as 0’s
3:2
1:0
PS-Set. Set Power State [1:0]
00: Power state is D0
01: Power state is D1
10: Power state is D2
11: Power state is D3
8.17. Verb – Get Converter Stream, Channel (Verb ID=F06h)
Table 50. Verb – Get Converter Stream, Channel (Verb ID=F06h)
Get Command Format
Codec Response Format
Bit [31:28]
Bit [27:20]
Node ID=Xh
Bit [19:8]
Payload Bit [7:0]
Response [31:0]
CAd=X
Verb ID=F06h
0’s
Stream & Channel [7:0]
Codec Response for NID=02h~06h (Output Converters: Front, Surr, Cen/Lfe, SIDESURR DAC, and S/PDIF-OUT)
Codec Response for NID=07h~0Ah (Input Converters: MIC ADC, LINE ADC, MIX DAC, and S/PDIF-IN)
Bit
31:8
7:4
Description
Reserved. Read as 0’s
Stream[3:0]
The link stream used by the converter. 0000b is stream 0, 0001b is stream 1, etc.
Channel[3:0]
3:0
The lowest channel used by the converter. A stereo converter will use the set channel n as well as n+1
for its left and right channel
Codec Response for other NID
Bit
Description
31:0
Not supported (returns 00000000h)
7.1 Channel High Definition Audio Codec
48
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
8.18. Verb – Set Converter Stream, Channel (Verb ID=706h)
Table 51. Verb – Set Converter Stream, Channel (Verb ID=706h)
Codec Response Format
Set Command Format
Bit [31:28]
Bit [27:20]
Node ID=Xh
Bit [19:8]
Payload Bit [7:0]
Response [31:0]
CAd=X
Verb ID=706h
Stream & Channel [7:0]
0’s for all nodes
‘Stream and Channel’ in Command Bit[7:0]
Bit
31:8
7:4
Description
Reserved. Read as 0’s
Set Stream[3:0]
The link stream used by the converter. 0000b is stream 0, 0001b is stream 1, etc.
Set Channel[3:0]
1:0
The lowest channel used by the converter. A stereo converter will use the set channel n as well as n+1
for its left and right channel
Note: This verb assigns stream and channel for output converters (NID=02h~06h) and input converters (NID=07h~0Ah).
Other widgets will ignore this verb.
8.19. Verb – Get Pin Widget Control (Verb ID=F07h)
Table 52. Verb – Get Pin Widget Control (Verb ID=F07h)
Get Command Format
Codec Response Format
Bit [31:28]
Bit [27:20]
Node ID=Xh
Bit [19:8]
Payload Bit [7:0]
Response [31:0]
CAd=X
Verb ID=F07h
0’s
Pin Control [7:0]
Codec Response for NID=14h~1Bh
(Pin Complex: FRONT, SURR, CENLFE, SIDESURR, MIC1, MIC2, LINE1, and LINE2)
Bit
31:1
7
Description
Reserved. Read as 0’s
H-Phn Enable (Headphone Amplifier Enable, EN_AMP for a I/O unit)
0: Disabled
1: Enabled
6
5
Out Enable (Output Buffet Enable, EN_OBUF for a I/O unit)
0: Disabled
1: Enabled
In Enable (Input Buffer Enable, EN_IBUF for a I/O unit)
0: Disabled
1: Enabled
Reserved
4:
7.1 Channel High Definition Audio Codec
49
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
Codec Response for NID=14h~1Bh
(Pin Complex: FRONT, SURR, CENLFE, SIDESURR, MIC1, MIC2, LINE1, and LINE2)
Bit
Description
2:0
VrefEn (Vrefout Enable Control)
000b: Hi-Z (Disabled)
001b: 50% of AVDD
010b: Ground 0V
011b: Reserved
100b: 80% of AVDD
101b: 100% of AVDD
110b~111b: Reserved
Codec Response for other NID
Bit
Description
31:0
Not supported (returns 00000000h)
8.20. Verb – Set Pin Widget Control (Verb ID=707h)
Table 53. Verb – Set Pin Widget Control (Verb ID=707h)
Set Command Format
Codec Response Format
Response [31:0]
0’s for all nodes
Bit [31:28]
Bit [27:20]
Node ID=Xh
Bit [19:8]
Payload Bit [7:0]
CAd=X
Verb ID=707h
Pin Control [7:0]
‘Pin Control’ in command [7:0]: (Pin: FRONT, SURR, CENLFE, SIDESURR, MIC1, MIC2, LINE1, and LINE2)
Bit
31:1
7
Description
Reserved. Read as 0’s
H-Phn Enable
0: Disabled
1: Enabled
6
5
Out Enable
0: Disabled
1: Enabled
In Enable (Input Buffer Enable, EN_IBUF for a I/O unit)
0: Disabled
1: Enabled
Reserved
4:
7.1 Channel High Definition Audio Codec
50
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
‘Pin Control’ in command [7:0]: (Pin: FRONT, SURR, CENLFE, SIDESURR, MIC1, MIC2, LINE1, and LINE2)
Bit
Description
2:0
VrefEn (Vrefout Enable Control)
000b: Hi-Z (Disabled)
001b: 50% of AVDD
010b: Ground 0V
011b: Reserved
100b: 80% of AVDD
101b: 100% of AVDD
110b~111b: Reserved
8.21. Verb – Get Unsolicited Response Control (Verb ID=F08h)
Determines whether a widget is enabled to send an unsolicited response. An HDA codec can use an
unsolicited response to inform software of a real time event.
Table 54. Verb – Get Unsolicited Response Control (Verb ID=F08h)
Get Command Format
Codec Response Format
Bit [31:28]
Bit [27:20]
Bit [19:8]
Payload Bit [7:0]
Response [31:0]
CAd=X
Node ID=Xh Verb ID= F08h
0’s
32-bit Response
Codec Response for NID=0Ah (S/PDIF-IN), 14h~1Bh (Pin Complex), NID=01h for GPIO
Bit
31:8
7
Description
Reserved. Read as 0’s
Unsolicited Response
0: Disabled
1: Enabled
6:4
3:0
Reserved. Read as 0’s
Assigned Tag for Unsolicited Response
The tag [3:0] is assigned by software to determine which widget generates unsolicited responses
Codec Response for other NID
Bit
Description
31:0
Not supported (returns 00000000h)
7.1 Channel High Definition Audio Codec
51
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
8.22. Verb – Set Unsolicited Response Control (Verb ID=708h)
Enable a widget to generate an unsolicited response.
Table 55. Verb – Set Unsolicited Response Control (Verb ID=708h)
Set Command Format
Codec Response Format
Bit [31:28]
Bit [27:20]
Node ID=Xh
Bit [19:8]
Payload Bit [7:0]
Response [31:0]
CAd=X
Verb ID=708h
EnableUnsol [7:0]
0’s for all nodes
‘EnableUnsol’ in Command Bit [7:0]
Bit
31:8
7
Description
Reserved. Read as 0’s
Unsolicited Response
0: Disable
1: Enable
6:4
3:0
Reserved. Read as 0’s
Tag for Unsolicited Response.
Tag[3:0] is defined by software to assign a 4-bit tag for nodes that are enabled to generate unsolicited
responses.
8.23. Verb – Get Pin Sense (Verb ID=F09h)
Returns the Presence Detect status and the impedance of a device attached to the pin.
Table 56. Verb – Get Pin Sense (Verb ID=F09h)
Get Command Format
Codec Response Format
Bit [31:28]
Bit [27:20]
Bit [19:8]
Payload Bit [7:0]
Response [31:0]
CAd=X
Node ID=Xh Verb ID= F09h
0’s
32-bit Response
Codec Response for NID=14h~1Bh (Pin Complex)
Bit
Description
31
Presence Detect Status
0: No device is attached to the pin
1: Device is attached to the pin
Measured Impedance
30:0
0x7FFFFFFF or 0xFFFFFFFF: Valid sense is not available or busy
Codec Response for other NID
Bit
Description
31:0
Not supported (returns 00000000h)
7.1 Channel High Definition Audio Codec
52
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
8.24. Verb – Execute Pin Sense (Verb ID=709h)
Table 57. Verb – Execute Pin Sense (Verb ID=709h)
Command Format
Codec Response Format
Bit [31:28]
Bit [27:20]
Bit [19:8]
Payload Bit [7:0]
Response [31:0]
CAd=X
Node ID=Xh Verb ID= 709h
Right Channel[0]
0’s for all nodes
‘Payload’ in Command Bit[7:0]
Bit
7:1
0
Description
Reserved. Read as 0’s
Right (Ring) Channel Select
0: Sense Left channel (Tip)
1: Sense Right channel (Ring)
8.25. Verb – Get Configuration Default (Verb ID=F1Ch)
Read the 32-bit sticky register for each Pin Widget configured by software.
Table 58. Verb – Get Configuration Default (Verb ID=F1Ch)
Get Command Format
Codec Response Format
Bit [31:28]
Bit [27:20]
Bit [19:8]
Payload Bit [7:0]
Response [31:0]
CAd=X
Node ID=Xh Verb ID= F1Ch
0’s
32-bit Response
Codec Response for NID=14h, 15h, 16h, 17h, 18h, 19h, 1Ah, 1Bh, 1Eh, and 1Fh
Bit
Description
31:0
32-bit configuration information for each pin widget
Note: The 32-bit registers for each Pin Widget are sticky and will not be reset by a LINK Reset or Codec Reset (Function
Reset Verb).
7.1 Channel High Definition Audio Codec
53
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
8.26. Verb – Set Configuration Default Bytes 0, 1, 2, 3
(Verb ID=71Ch/71Dh/71Eh/71Fh for Bytes 0, 1, 2, 3)
The BIOS can use this verb to figure out the default conditions for the Pin Widgets 14h~1Bh and
1Eh~1Fh such as placement and expected default device.
Table 59. Verb – Set Configuration Default Bytes 0, 1, 2, 3
(Verb ID=71Ch/71Dh/71Eh/71Fh for Bytes 0, 1, 2, 3)
Set Command Format
Codec Response Format
Bit [31:28]
Bit [27:20]
Node ID=Xh
Bit [19:8]
Payload Bit [7:0]
Response [31:0]
CAd=X
Verb ID=71Ch,
Label [7:0]
0’s for all nodes
71Dh, 71Eh, 71Fh
Note: Supported by Pin Widget NID=14h~1Bh, 1Eh and 1Fh. Other widgets will ignore this verb.
Codec Response for All NID
Bit
Description
31:0
0’s
8.27. Verb – Get BEEP Generator (Verb ID=F0Ah)
Table 60. Verb – Get BEEP Generator (Verb ID= F0Ah)
Get Command Format
Codec Response Format
Bit [31:28]
Bit [27:20]
Bit [19:8]
Payload Bit [7:0]
Response [31:0]
CAd=X
Node ID=Xh Verb ID= F1Bh
0’s
Divider [7:0]
‘Response’ for NID=01h (Audio Function Group)
Bit
Description
31:8
7:0
Reserved.
Frequency Divider, F[7:0]
The internal BEEP frequency is the result of dividing the 48kHz clock by 4 times the number specified
in F[7:0]
The lowest tone is 48kHz/(255*4)=47Hz
The highest tone is 48kHz/(1*4)=12kHz
A value of 00h in F[7:0] disables internal BEEP generator and allows external PCBEEP input
Codec Response for Other NID
Bit
Description
31:0
0’s
7.1 Channel High Definition Audio Codec
54
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
8.28. Verb – Set BEEP Generator (Verb ID=70Ah)
Table 61. Verb – Set BEEP Generator (Verb ID= 70Ah)
Set Command Format
Codec Response Format
Response [31:0]
0’s for all nodes
Bit [31:28]
Bit [27:20]
Bit [19:8]
Payload Bit [7:0]
CAd=X
Node ID=Xh Verb ID=71Bh
Divider [7:0]
‘Divider’ in Set Command
Bit
31:8
7:0
Description
Reserved
Frequency Divider, F[7:0]
The internal BEEP frequency is the result of dividing the 48kHz clock by 4 times the number specified
in F[7:0]
The lowest tone is 48kHz/(255*4)=47Hz
The highest tone is 48kHz/(1*4)=12kHz
A value of 00h in F[7:0] disables the internal BEEP generator and allows external PCBEEP input
Note: All nodes except Audio Function Group (NID=01h) will ignore this verb.
Codec Response for All NID
Bit
Description
31:0
0’s
8.29. Verb – Get GPIO Data (Verb ID= F15h)
Table 62. Verb – Get GPIO Data (Verb ID= F15h)
Get Command Format
Codec Response Format
Response [31:0]
Bit [31:28]
Bit [27:20]
Bit [19:8]
Payload Bit [7:0]
CAd=X
Node ID=Xh
Verb ID=F15h
0’s
32-bit Response
Codec Response for NID=01h (Audio Function Group)
Bit
31:8
7:2
Description
Reserved
GPIO[7:2] Data. Not supported
GPIO[1:0] Data
1:0
The value written (output) or sensed (input) on the corresponding pin if it is enabled
Codec Response for Other NID
Bit
Description
31:0
0’s
7.1 Channel High Definition Audio Codec
55
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
8.30. Verb – Set GPIO Data (Verb ID= 715h)
Table 63. Verb – Set GPIO Data (Verb ID= 715h)
Set Command Format
Codec Response Format
Bit [31:28]
Bit [27:20]
Bit [19:8]
Payload Bit [7:0]
Response [31:0]
CAd=X
Node ID=Xh
Verb ID=715h
Data [7:0]
0’s for all nodes
‘Data’ in Set command for NID=01h (Audio Function Group)
Bit
31:8
7:2
Description
Reserved
GPIO[7:2] output Data. Not supported
GPIO[1:0] Output Data
1:0
The value written determines the value driven on a pin that is configured as an output pin
Codec Response for All NID
Bit
Description
31:0
0’s
8.31. Verb – Get GPIO Enable Mask (Verb ID=F16h)
Table 64. Verb – Get GPIO Enable Mask (Verb ID= F16h)
Get Command Format
Codec Response Format
Bit [31:28]
Bit [27:20]
Node ID=Xh
Bit [19:8]
Payload Bit [7:0]
Response [31:0]
CAd=X
Verb ID=F16h
0’s
EnableMask [7:0]
Codec Response for NID=01h (Audio Function Group)
Bit
31:8
7:2
Description
Reserved
Reserved
1:0
GPIO[1:0] Enable mask
0: The corresponding GPIO pin is disabled and is in Hi-Z state
1: The corresponding GPIO pin is enabled. Its behavior is determined by the GPIO direction control
Note: All nodes except Audio Function Group (NID=01h) will ignore this verb.
Codec Response for Other NID
Bit
Description
31:0
0’s
7.1 Channel High Definition Audio Codec
56
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
8.32. Verb – Set GPIO Enable Mask (Verb ID=716h)
Table 65. Verb – Set GPIO Enable Mask (Verb ID=716h)
Set Command Format
Codec Response Format
Response [31:0]
0’s for all nodes
Bit [31:28]
Bit [27:20]
Node ID=Xh
Bit [19:8]
Payload Bit [7:0]
CAd=X
Verb ID=716h
Enable Mask [7:0]
Codec Response for NID=01h (Audio Function Group)
Bit
31:8
7:2
Description
Reserved
GPIO[7:2] Enable Mask. Not supported
GPIO[1:0] Enable Mask
1:0
0: The corresponding GPIO pin is disabled and is in Hi-Z state
1: The corresponding GPIO pin is enabled. Its behavior is determined by the GPIO direction control
Note: All nodes except Audio Function Group (NID=01h) will ignore this verb.
Codec Response for All NID
Bit
Description
31:0
0’s
8.33. Verb – Get GPIO Direction (Verb ID=F17h)
Table 66. Verb – Get GPIO Direction (Verb ID=F17h)
Get Command Format
Codec Response Format
Bit [31:28]
Bit [27:20]
Node ID=Xh
Bit [19:8]
Payload Bit [7:0]
Response [31:0]
CAd=X
Verb ID=F17h
0’s
Direction [7:0]
Codec Response for NID=01h (Audio Function Group)
Bit
31:8
7:2
Description
Reserved
GPIO[7:2] Direction Control. Not supported
GPIO[1:0] Direction Control
1:0
0: The corresponding GPIO pin is configured as an input
1: The corresponding GPIO pin is configured as an output
Note: All nodes except Audio Function Group (NID=01h) will ignore this verb.
Codec Response for Other NID
Bit
Description
31:0
0’s
7.1 Channel High Definition Audio Codec
57
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
8.34. Verb – Set GPIO Direction (Verb ID=717h)
Table 67. Verb – Set GPIO Direction (Verb ID=717h)
Set Command Format
Codec Response Format
Bit [31:28]
Bit [27:20]
Bit [19:8]
Payload Bit [7:0]
Response [31:0]
CAd=X
Node ID=Xh
Verb ID=717h
Direction [7:0]
0’s for all nodes
Codec Response for NID=01h (Audio Function Group)
Bit
31:8
7:2
Description
Reserved
GPIO[7:2] Direction Control. Not supported
GPIO[1:0] Direction Control
1:0
0: The corresponding GPIO pin is configured as an input
1: The corresponding GPIO pin is configured as an output
Note: All nodes except Audio Function Group (NID=01h) will ignore this verb.
Codec Response for Other NID
Bit
Description
31:0
0’s
8.35. Verb – Get GPIO Unsolicited Response Enable Mask
(Verb ID=F19h)
Table 68. Verb – Get GPIO Unsolicited Response Enable Mask (Verb ID=F19h)
Get Command Format
Codec Response Format
Bit [31:28]
Bit [27:20]
Node ID=Xh
Bit [19:8]
Payload Bit [7:0]
Response [31:0]
CAd=X
Verb ID=F19h
0’s
UnsolEnable [7:0]
Codec Response for NID=01h (Audio Function Group)
Bit
31:8
7:2
Description
Reserved
GPIO[7:2] Unsolicited Enable Mask. Not supported
GPIO[1:0] Unsolicited Enable mask
0: Unsolicited response will not be sent on link
1:0
1: Unsolicited response will be sent on link when state of corresponding GPIO has been changed
Note: All nodes except Audio Function Group (NID=01h) will ignore this verb.
Codec Response for Other NID
Bit
Description
31:0
0’s
7.1 Channel High Definition Audio Codec
58
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
8.36. Verb – Set GPIO Unsolicited Response Enable Mask
(Verb ID=719h)
Table 69. Verb – Set GPIO Unsolicited Response Enable Mask (Verb ID=719h)
Set Command Format
Codec Response Format
Response [31:0]
0’s for all nodes
Bit [31:28]
Bit [27:20]
Bit [19:8]
Payload Bit [7:0]
CAd=X
Node ID=Xh
Verb ID=719h
UnsolEnable [7:0]
Codec Response for NID=01h (Audio Function Group)
Bit
31:8
7:2
Description
Reserved
GPIO[7:2] Unsolicited Enable Mask. Not supported
GPIO[1:0] Unsolicited Enable Mask
0: Unsolicited response will not be sent on link
1:0
1: Unsolicited response will be sent on link when state of corresponding GPIO has been changed
Note 1: All nodes except the Audio Function Group (NID=01h) will ignore this verb.
Note 2: The unsolicited response of corresponding GPIO is enabled when it’s ‘Enable Mask’and Verb-‘Unsolicited
Response’for NID=01h are enabled.
Codec Response for Other NID
Bit
Description
31:0
0’s
8.37. Verb – Function Reset (Verb ID=7FFh)
Table 70. Verb – Function Reset (Verb ID=7FFh)
Command Format (NID=01H)
Codec Response Format
Response [31:0]
0’s
Bit [31:28]
Bit [27:20]
Bit [19:8]
Payload Bit [7:0]
CAd=X
Node ID=01h Verb ID=7FFh
0’s
Codec Response
Bit
Description
31:0
Reserved. Read as 0’s
Note: The Function Reset command causes all widgets to return to their power-on default state.
7.1 Channel High Definition Audio Codec
59
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
8.38. Verb – Get Digital Converter Control 1 & Control 2
(Verb ID= F0Dh, F0Eh)
Table 71. Verb – Get Digital Converter Control 1 & Control 2 (Verb ID= F0Dh, F0Eh)
Get Command Format
Codec Response Format
Bit [31:28]
Bit [27:20]
Bit [19:8]
Payload Bit [7:0]
Response [31:0]
CAd=X
Node ID=Xh Verb ID=F0Dh/
F0Eh
0’s
Bit[31:16]=0’s, Bit[15:0] are SIC bit
NID=06h (S/PDIF-OUT) Response to ‘Get verb’ – F0Dh (Control 1 for SIC bit[15:0]).
NID=06h (S/PDIF-OUT) Response to ‘Get verb’ – F0Eh (Control 2 for SIC bit[15:0])
Bit
31:16
15
Description – SIC (S/PDIF IEC Control) Bit[7:0]
Read as 0’s
Reserved. Read as 0’s
14:8
7
CC[6:0] (Category Code)
LEVEL (Generation Level)
PRO (Professional or Consumer format)
0: Consumer format
6
1: Professional format
5
4
3
/AUDIO (Non-Audio Data type)
0: PCM data
1: AC3 or other digital non-audio data
COPY (Copyright)
0: Asserted
1: Not asserted
PRE (Pre-emphasis)
0: None
1: Filter pre-emphasis is 50/15 microseconds
VCFG for Validity Control (control V bit and data in Sub-Frame)
V for Validity Control (control V bit and data in Sub-Frame)
Digital Enable. DigEn
2
1
0
0: OFF
1: ON
NID=0Ah (S/PDIF-IN) Response to ‘Get verb (F0Dh)’
NID=0Ah (S/PDIF-IN) Response to ‘Get verb (F0Eh)’
Bit
31:16
15
Description (a part of S/PDIF-IN Channel Status)
Reserved. Read as 0’s
Reserved. Read as 0’s
14:8
7
CC[6:0] (Category Code)
LEVEL (Generation Level)
PRO (Professional or Consumer format)
0: Consumer format
6
1: Professional format
7.1 Channel High Definition Audio Codec
60
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
NID=0Ah (S/PDIF-IN) Response to ‘Get verb (F0Dh)’
NID=0Ah (S/PDIF-IN) Response to ‘Get verb (F0Eh)’
Bit
Description (a part of S/PDIF-IN Channel Status)
5
/AUDIO (Non-Audio Data type)
0: PCM data
1: AC3 or other digital non-audio data
COPY (Copyright)
0: Asserted
4
3
1: Not asserted
PRE (Pre-emphasis)
0: None
1: Filter pre-emphasis is 50/15 microseconds
Reserved
2
1
In‘V’alid. V bit in sub-frame of S/PDIF-IN
0: Data X and Y are valid, or S/PDIF-IN is not locked
1: At least one of data X and Y is invalid
Digital Enable. DigEn
0: OFF
0
1: ON
Codec Response for Other NID
Bit
Description
31:0
0’s
8.39. Verb – Set Digital Converter Control 1 & Control 2
(Verb ID=70Dh, 70Eh)
Table 72. Verb – Set Digital Converter Control 1 & Control 2 (Verb ID=70Dh, 70Eh)
Set Command Format (Verb ID=70Xh, Set Control 1)
Codec Response Format
Response [31:0]
0’s
Bit [31:28]
Bit [27:20]
Bit [19:8]
Payload Bit [7:0]
CAd=X
Node ID=Xh Verb ID=70Dh
SIC [7:0]
Set Command Format (Verb ID=70Yh, Set Control 2)
Codec Response Format
Response [31:0]
0’s
Bit [31:28]
Bit [27:20]
Bit [19:8]
Payload Bit [7:0]
CAd=X
Node ID=Xh
Verb ID=70Eh
SIC [15:8]
7.1 Channel High Definition Audio Codec
61
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
‘Payload’ in Set Control 1 for NID=06h (S/PDIF-OUT)
Bit
7
Description – SIC (S/PDIF IEC Control) Bit[7:0]
LEVEL (Generation Level)
PRO (Professional or Consumer format)
0: Consumer format
6
1: Professional format
5
4
3
/AUDIO (Non-Audio Data type)
0: PCM data
1: AC3 or other digital non-audio data
COPY (Copyright)
0: Asserted
1: Not asserted
PRE (Pre-emphasis)
0: None
1: Filter pre-emphasis is 50/15 microseconds
VCFG for Validity Control (control V bit and data in Sub-Frame)
V for Validity Control (control V bit and data in Sub-Frame)
Digital Enable. DigEn
2
1
0
0: OFF
1: ON
‘Payload’ in Set Control 2 for NID=06h (S/PDIF-OUT)
Bit
7
Description – SIC (S/PDIF IEC Control) Bit[7:0]
Reserved. Read as 0’s
6:0
CC[6:0] (Category Code)
‘Payload’ in Set Control 1 for NID=0Ah (S/PDIF-IN)
Bit
7:1
0
Description – SIC (S/PDIF IEC Control) Bit[7:0]
Reserved
Digital Enable. DigEn
0: OFF
1: ON
‘Payload’ in Set Control 2 for NID=0Ah (S/PDIF-IN)
Bit
Description – SIC (S/PDIF IEC Control) Bit[7:0]
Reserved. Read as 0’s
7:0
Note: Other widgets will ignore this verb.
7.1 Channel High Definition Audio Codec
62
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
8.40. Get/Set Volume Knob Widget (NID=21h)
(Verb ID= F0Fh/70Fh)
Table 73. Get/Set Volume Knob Widget (NID=21h) (Verb ID= F0Fh/70Fh)
Get Command Format Codec Response Format
Bit [31:28]
Bit [27:20]
Bit [19:8]
Payload Bit [7:0]
Response [31:0]
CAd=X
Node ID=Xh
Verb ID=F0Fh
0’s
Bit[31:8]=0’s, Bit[7:0] is volume
Codec Response for NID=21h (Volume Knob Widget)
Bit
31:8
7
Description
Reserved
Direct
0: The volume generated by an external HW volume control will be sent by unsolicited response.
Software is responsible for programming the amplifier appropriately
1: The volume generated by an external HW volume control will directly affect amplifier volume
Volume in steps
6:0
Set Command Format (Verb ID=70Yh, Set Control 2)
Codec Response Format
Response [31:0]
0’s
Bit [31:28]
Bit [27:20]
Bit [19:8]
Payload Bit [7:0]
CAd=X
Node ID=Xh
Verb ID=70Fh Bit[7] is ‘Direct’ control
‘Payload’ in Set Command for NID=21h (Volume Knob Widget)
Bit
Description
Reserved
Direct
31:8
7
0: The volume generated by an external HW volume control will be sent by unsolicited response.
Software is responsible for programming the amplifier appropriately
1: The volume generated by an external HW volume control will directly affect amplifier volume
Reserved
6:0
Note: Other nodes will ignore this verb.
7.1 Channel High Definition Audio Codec
63
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
8.41. Verb – Get Subsystem ID [31:0]
(Verb ID=F20h/F21h/D22h/F23h)
Table 74. Verb – Get Subsystem ID [31:0] (Verb ID=F20h/F21h/F22h/F23h)
Get Command Format Codec Response Format
Bit [31:28]
Bit [27:20]
Bit [19:8]
Payload Bit [7:0]
Response [31:0]
CAd = X
Node ID=01h Verb ID=F20h
0s
32-bit Response
Codec Response for NID=01h
Bit
31:16
15:8
7:0
Description
Subsystem ID (Default=0880h)
Reserved. Read as 0s
Assembly ID. Read as 0
Note: Not supported by the ALC880, ALC880D, ALC880-LF, and ALC880D-LF.
8.42. Verb – Set Subsystem ID [31:0]
(Verb ID=723h, 722h, 721h, 720h)
Table 75. Verb – Set Subsystem ID [31:0]
(Verb ID=723h for [31:24], 722h for [23:16], 721h for [15:8], 720h for [7:0])
Set Command Format
Codec Response Format
Bit [31:28] Bit [27:20]
Bit [19:8]
Payload Bit [7:0]
Response [31:0]
CAd = X Node ID=01h Verb ID=723h,
Label [7:0]
0s for all nodes
722h, 721h,
720h
Note1: Supported by Audio Function Group NID=01h, other widgets will ignore this verb.
Note2: The BIOS can use these verbs to set the customized subsystem ID for Audio Function Group (NID=01h).
Note3: Not supported by the ALC880, ALC880D, ALC880-LF, and ALC880D-LF.
Codec Response for all NID
Bit
Description
0s
31:0
7.1 Channel High Definition Audio Codec
64
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
9. Electrical Characteristics
9.1. DC Characteristics
9.1.1. Absolute Maximum Ratings
Table 76. Absolute Maximum Ratings
Parameter
Power Supplies:
Digital
Symbol
Minimum
Typical
Maximum
Units
DVDD
AVDD
Ta
3.0
3.0
0
3.3
5.0
-
3.6
5.5
V
V
oC
Analog
Ambient Operating
Temperature
+70
Storage Temperature
All Pins
Ts
+125
oC
ESD (Electrostatic Discharge)
Susceptibility Voltage
4500V
9.1.2. Threshold Voltage
DVDD= 3.3V±5%, Tambient=25°C, with 50pF external load.
Table 77. Threshold Voltage
Parameter
Symbol
Vin
Minimum
Typical
Maximum
Units
V
Input Voltage Range
-0.30
-
-
-
DVDD +0.30
0.30*DVDD
(1.00)
Low Level Input Voltage
(BCLK, RST#, SDO, SYNC, SDI)
High Level Input Voltage
(BCLK, RST#, SDO, SYNC, SDI)
Low Level Input Voltage
(S/PDIF-IN/OUT, GPIOs)
High Level Input Voltage
(S/PDIF-IN/OUT, GPIOs)
High Level Output Voltage
Low Level Output Voltage
Input Leakage Current
VIL
V
VIH
VIL
VIH
0.65* DVDD
-
-
-
-
V
V
V
(2.00)
-
0.44*DVDD
(1.45)
-
0.56* DVDD
(1.85)
VOH
0.9*DVDD
-
V
V
VOL
-
-10
-10
-
-
-
0.1*DVDD
-
-
-
-
10
10
µA
µA
mA
Ω
Output Leakage Current (Hi-Z)
Output Buffer Drive Current
Internal Pull Up Resistance
-
5
-
-
50k
100k
7.1 Channel High Definition Audio Codec
65
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
9.1.3. Digital Filter Characteristics
Table 78. Digital Filter Characteristics
Filter
Symbol
Passband
Minimum
Typical
Maximum
Units
kHz
kHz
dB
ADC Lowpass Filter
0
-
19.2
Stopband
28.8
Stopband Rejection
Passband
-76.0
dB
±0.20
Frequency Response
Passband
DAC Lowpass Filter
0
-
19.2
kHz
kHz
dB
Stopband
28.8
Stopband Rejection
Passband
-78.5
dB
±0.20
Frequency Response
9.1.4. S/PDIF Input/Output Characteristics
DVDD= 3.3V, Tambient=25°C, with 75Ω external load.
Table 79. S/PDIF Input/Output Characteristics
Parameter
Symbol
VOH
VOL
VIH
Minimum
Typical
Maximum
Units
V
S/PDIF-OUT High Level Output
S/PDIF-OUT Low Level Output
S/PDIF-IN High Level Input
S/PDIF-IN Low Level Input
S/PDIF-IN Bias Level
3.0
3.3
-
0.3
-
-
0
V
1.85
-
-
V
VIL
-
-
1.45
-
V
Vt
1.65
V
7.1 Channel High Definition Audio Codec
66
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
9.2. AC Characteristic
9.2.1. Link Reset and Initialization Timing
Table 80. Link Reset and Initialization Timing
Parameter
Symbol
TRST
Minimum
Typical
Maximum
Units
µs
RESET# Active Low Pulse Width
RESET# Inactive to BCLK
Startup delay for PLL ready time
SDI Initialization Request
1.0
20
-
-
-
-
TPLL
µs
TFRAME
-
-
1
Frame Time
Initialization
Sequence
>= 4 BCLK
4 BCLK
4 BCLK
BCLK
SYNC
Normal Frame
SYNC
SDO
SDI
Initialization
Request
RESET#
TRST
TPLL
TFRAME
Figure 15. Link Reset and Initialization Timing
7.1 Channel High Definition Audio Codec
67
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
9.2.2. Link Timing Parameters at the Codec
Table 81. Link Timing Parameters at the Codec
Parameter
Symbol
Minimum
Typical
Maximum
Units
MHz
ns
BCLK Frequency
BCLK Period
-
24.0
-
Tcycle
Tjitter
Thigh
-
41.67
-
BCLK Jitter
-
-
-
2.0
ns
BCLK High Pulse Width
18.75
(45%)
18.75
(45%)
2.1
22.91
(55%)
22.91
(55%)
-
ns
(%)
ns
(%)
ns
BCLK Low Pulse Width
Tlow
-
SDO Setup Time at Both Rising
and Falling Edge of BCLK
Tsetup
Thold
Ttco
-
SDO Hold Time at Both Rising and
Falling Edge of BCLK
2.1
-
-
8.0
-
ns
ns
ns
SDI Valid Time After Rising Edge
of BCLK (1: 50pF external load)
-
-
7.5
2.0
SDI Flight Time
Tflight
T_cycle
T_high
V
IH
BCLK
SDO
V
V
T
IL
T_low
T_setup T_hold
T_tco
V
OH
SDI
V
OL
T_flight
Figure 16. Link Signal Timing
7.1 Channel High Definition Audio Codec
68
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
9.2.3. S/PDIF Output and Input Timing
Table 82. S/PDIF Output and Input Timing
Parameter
Symbol
-
Minimum
Typical
6.144
Maximum
Units
MHz
ns
S/PDIF-OUT Frequency *1
S/PDIF-OUT Period *1
S/PDIF-OUT Jitter
-
-
Tcycle
Tjitter
THigh
TLow
Trise
-
162.8
-
-
-
4
ns
S/PDIF-OUT High Level Width *1
S/PDIF-OUT Low Level Width*1
S/PDIF-OUT Rising Time
S/PDIF-OUT Falling Time
S/PDIF-IN Period *2
78.1 (48%)
81.4 (50%)
81.4 (50%)
2.0
84.6 (52%)
ns (%)
ns (%)
ns
78.1 (48%)
84.6 (52%)
-
-
Tfall
-
2.0
-
ns
Tcycle
Tjitter
THigh
TLow
-
162.8
-
ns
S/PDIF-IN Jitter
-
-
10
ns
S/PDIF-IN High Level Width*2
S/PDIF-IN Low Level Width*2
73.2 (45%)
73.2 (45%)
81.4 (50%)
81.4 (50%)
89.5 (55%)
89.5 (55%)
ns (%)
ns (%)
*1: Bit parameters for 48kHz sample rate of S/PDIF-OUT
*2: Bit parameters for 48kHz sample rate of S/PDIF-IN
T
cycle
T
T
low
high
V
OH
V
IH
V
t
V
IL
V
OL
T
T
rise
fall
Figure 17. Input and Output Timing
9.2.4. Test Mode
Codec test mode and Automatic Test Equipment (ATE) mode are not supported.
7.1 Channel High Definition Audio Codec
69
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
9.3. Analog Performance
• Tambient=25 oC, DVDD= 3.3V ±5%, AVDD=5.0V±5%
Standard Test Conditions
• 1kHz input sine wave; Sampling frequency=48kHz; 0dB=1Vrms
• 10KΩ/50pF load; Test bench Characterization BW: 10Hz~22kHz,
0dB attenuation
Table 83. Analog Performance
Parameter
Min
Typ
Max
Units
Full Scale Input Voltage
All Inputs (gain=0dB)
All ADC
-
-
1.5
1.1
-
-
Vrms
Vrms
Full Scale Output Voltage
All DAC
-
1.1
1.4
Vrms
S/N (A Weighted)
Analog Inputs to Outputs
All ADC
-
-
-
95
88
95
100
-
-
dB FSA
dB FSA
dB FSA
All DAC
THD+N
Analog Inputs to Outputs
ADC
All DAC
-
-
-
-90
-80
-86
-
-
-
dB FS
dB FS
dB FS
Frequency Response
Mixers
10
16
-
-
-
22,000
19,200
Hz
Hz
dB
dB
dB
dB
KΩ
ADC, DAC
Power Supply Rejection
Total Out-of-Band Noise (28.8kHz~100kHz)
Amplifier Gain Step
Crosstalk Between Input Channels
Input Impedance (gain=0dB)
Output Impedance
Amplified Output
Non-amplified Output
-40
-60
1
-
-
-
-
-
-
-80
64
1
100
Ω
Ω
Digital Power Supply Current (normal operation)
DVDD=3.3V
-
-
-
35
-
-
600
-
mA
µA
Digital Power Supply Current (power down mode)
DVDD=3.3V
Analog Power Supply Current (normal operation)
AVDD=5.0V/3.3V
68/52
mA
Analog Power Supply Current (power down mode)
AVDD=5.0V/3.3V
-
-
2.50
5
600/400
3.75
µA
V
VREFOUTx Output Voltage
2.25
VREFOUTx Output Current
mA
7.1 Channel High Definition Audio Codec
70
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
10. Application Circuits
Designers are suggested to contact Realtek to get the latest application circuits. To get the best
compatibility in hardware design and software driver, any modifications of application circuits should be
confirmed by Realtek. Realtek may update the latest application circuits onto our web site
(www.realtek.com.tw) without modifying this data sheet.
7.1 Channel High Definition Audio Codec
71
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
11. Mechanical Dimensions
L
L1
See the Mechanical Dimensions notes on the next page.
7.1 Channel High Definition Audio Codec
72
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
11.1. Mechanical Dimensions Notes
MILLIMETER
INCH
SYMBOL
MIN. TYP MAX. MIN. TYP MAX
A
A1
A2
c
1.60
0.15 0.002
0.063
0.006
0.05
TITLE: LQFP-48 (7.0x7.0x1.6mm)
PACKAGE OUTLINE DRAWING,
FOOTPRINT 2.0mm
1.35 1.40 1.45 0.053 0.055 0.057
0.09 0.20 0.004 0.008
0.354 BSC
D
9.00 BSC
7.00 BSC
5.50
LEADFRAME MATERIAL
D1
D2
E
E1
E2
b
0.276 BSC
0.217
0.354 BSC
0.276 BSC
0.217
APPROVE
CHECK
DOC. NO.
VERSION 02
DWG NO. PKGC-065
DATE
9.00 BSC
7.00BSC
5.50
REALTEK SEMICONDUCTOR CORP.
0.17 0.20 0.27 0.007 0.008 0.011
e
TH
L
0.50 BSC
0.0196 BSC
0o
3.5o
7o
0o
3.5o 7o
0.45 0.60 0.75 0.018 0.0236 0.030
1.00 0.0393
L1
7.1 Channel High Definition Audio Codec
73
Track ID: JATR-1076-21 Rev. 1.4
ALC880 Series
Datasheet
12. Ordering Information
Table 84. Ordering Information
Part Number
ALC880
Package
Status
Standard product. LQFP-48
ALC880D
ALC880 + Dolby Digital Live (software feature)
ALC880 with Lead (Pb)-Free LQFP-48 package
ALC880D with Lead (Pb)-Free LQFP-48 package
Standard product + HDA 1.0 compliant LQFP-48 package
ALC880-VH + Dolby Digital Live (software feature)
ALC880-VH with Lead (Pb)-Free LQFP-48 package
ALC880D-VH with Lead (Pb)-Free LQFP-48 package
ALC880-LF
ALC880D-LF
ALC880-VH
ALC880D-VH
ALC880-VH-LF
ALC880D-VH-LF
Note 1: See page 5 for Green package and version identification.
Note 2: Above parts are tested under AVDD =5.0V. If customers have lower AVDD request, please contact
Realtek sales representatives or agents.
Realtek Semiconductor Corp.
Headquarters
No. 2, Industry East Road IX, Science-based
Industrial Park, Hsinchu, 300, Taiwan, R.O.C.
Tel: 886-3-5780211 Fax: 886-3-5776047
www.realtek.com.tw
7.1 Channel High Definition Audio Codec
74
Track ID: JATR-1076-21 Rev. 1.4
相关型号:
©2020 ICPDF网 联系我们和版权申明