AU5783D,518 [NXP]

IC SPECIALTY INTERFACE CIRCUIT, PDSO14, 3.90 MM, PLASTIC, SO-14, Interface IC:Other;
AU5783D,518
型号: AU5783D,518
厂家: NXP    NXP
描述:

IC SPECIALTY INTERFACE CIRCUIT, PDSO14, 3.90 MM, PLASTIC, SO-14, Interface IC:Other

光电二极管 接口集成电路
文件: 总14页 (文件大小:91K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
INTEGRATED CIRCUITS  
AU5783  
J1850/VPW transceiver with  
supply control function  
Preliminary specification  
2001 Feb 15  
Supersedes data of 2000 Nov 29  
Philips  
Semiconductors  
Philips Semiconductors  
Preliminary specification  
J1850/VPW transceiver with supply control function  
AU5783  
FEATURES  
DESCRIPTION  
The AU5783 is a line transceiver being primarily intended for  
in-vehicle multiplex applications. It provides interfacing between a  
J1850 link controller and the physical bus wire. The device supports  
the SAE/J1850 VPWM standard with a nominal bus speed of  
10.4 kbit/s. For data upload and download purposes the 4X  
transmission mode is supported with a nominal bus speed of  
41.6 kbit/s. The AU5783 provides protection against loss of ground  
conditions, thus ensuring the network will be operational in case of  
an electronic control unit loosing connection to ground potential. Low  
power operation is supported through provision of a sleep mode with  
very low power consumption. In addition an external voltage  
regulator can be turned off via the AU5783 transceiver to further  
reduce the overall power consumption. The voltage regulator will be  
activated again upon detection of bus activity or upon a local  
wake-up event.  
Supports SAE/J1850 VPW standard for in-vehicle class B  
multiplexing  
Bus speed 10.4 kbit/s nominal  
4X transmission mode (41.6 kbit/s)  
Drive capability 32 bus nodes  
Low RFI due to output waveshape function  
Direct battery operation with protection against +40 V load dump  
and 8 kV ESD  
Bus terminals proof against automotive transients up to  
+100 V/–150 V and 8 kV ESD  
Power supply enable function  
Very low sleep mode power consumption  
Diagnostic loop-back mode  
Thermal overload protection  
14-pin SOIC  
ORDERING INFORMATION  
PACKAGE  
DESCRIPTION  
plastic small outline package; 14 leads; body width 3.9 mm  
TEMPERATURE  
RANGE  
TYPE NUMBER  
NAME  
VERSION  
AU5783D  
SO14  
SOT108-1  
–40 to +125°C  
QUICK REFERENCE DATA  
SYMBOL  
PARAMETER  
CONDITIONS  
MIN.  
TYP.  
MAX.  
UNIT  
V
BAT.op  
Operating supply voltage, including low battery  
operation  
5.5  
12  
16  
V
T
Operating ambient temperature range  
Battery voltage  
–40  
+125  
+40  
8.0  
4.2  
90  
°C  
V
amb  
V
load dump, 1s  
BAT.ld  
V
V
Bus output voltage  
250 < R < 1.6 kΩ  
6.7  
3.4  
V
BOH  
L
Bus input threshold  
V
BI  
I
t
t
Sleep mode supply current  
Propagation delay  
µA  
µs  
µs  
BAT.lp  
Tx to Rx  
25  
P
r
Bus output rise time  
14  
2
2001 Feb 15  
Philips Semiconductors  
Preliminary specification  
J1850/VPW transceiver with supply control function  
AU5783  
BLOCK DIAGRAM  
BATTERY (+12V)  
BAT  
VOLTAGE  
TEMP.  
R/F  
REFERENCE  
PROTECTION  
Rs  
TX–  
OUTPUT  
BUFFER  
TX  
BUS  
BUFFER  
NSTB  
MODE  
Rld  
CONTROL  
4X/LOOP  
Vcc (+5V)  
1.6V  
Rd  
LOAD  
LOAD  
SWITCH  
RX  
VOLTAGE  
REFERENCE  
Vbat  
INH  
WAKE-UP  
CONTROL  
AU5783  
LWAKE  
GND  
SL01224  
Figure 1. Block diagram  
3
2001 Feb 15  
Philips Semiconductors  
Preliminary specification  
J1850/VPW transceiver with supply control function  
AU5783  
PINNING  
Pin configuration  
FUNCTIONAL DESCRIPTION  
The AU5783 is an integrated line transceiver IC that interfaces an  
SAE/J1850 protocol controller IC to the vehicle’s multiplex bus line.  
It is primarily intended for automotive “Class B” multiplexing  
applications in passenger cars using VPW (Variable Pulse Width)  
modulated signals with a nominal transmission speed of 10.4 kbit/s.  
The device provides transmit and receive capability as well as  
protection to a J1850 electronic module.  
1
14  
13  
12  
11  
10  
9
GND  
N.C.  
R/F  
2
3
4
5
6
7
GND  
4X/LOOP  
NSTB  
TX  
BUS  
A J1850 link controller feeds the transmit data stream to the  
transceiver’s TX input. The AU5783 transceiver waveshapes the TX  
data input signal so as to minimize electromagnetic emission. The  
bus output signal features controlled rise & fall characteristic  
including rounded shape. A resistance being connected to the R/F  
control input sets the bus output slew rate.  
LOAD  
INH  
AU5783  
LWAKE  
BAT  
RX  
The LOAD output is connected to the physical bus line via an  
N.C.  
8
external load resistor R . The load resistor pulls the bus line to  
ld  
SO14  
ground potential being the default state, e.g., when no transmitter  
outputs an active state. This output ensures the J1850 network will  
not be affected by a potential loss of ground condition at an  
individual electronic control unit.  
SL01225  
Figure 2. Pin configuration  
The AU5783 includes a bus receiver with filter function to minimize  
susceptibility against interference. The logic state of the J1850 bus  
signal is indicated at the RX output being connected to the J1850  
link controller.  
Pin description  
SYMBOL PIN  
DESCRIPTION  
The AU5783 also provides advanced low-power modes to help  
minimize ignition-off power consumption of an electronic control unit.  
The bus receiver function is kept alive in the low-power modes. If an  
active state is being detected on the bus line this will be indicated  
via the RX output. By default the AU5783 enters the low-power  
standby mode when the mode control inputs NSTB and 4X/LOOP  
are not driven. A 100 kpull down resistor is required on NSTB.  
R/F  
1
Rise/fall time control input; connect to ground  
potential via a resistor  
GND  
2
3
Ground  
4X/LOOP  
Tx mode control input; low: normal mode;  
high: 4X mode; float: loopback  
NSTB  
4
Network STandBy power control input; low:  
transmit function disabled (low power modes);  
high: transmit function enabled  
Ignition-off current draw can be reduced further by turning off the  
voltage regulator being typically provided in an electronic control  
unit. This is supported by the activity indication function of the  
AU5783. In this application the activity indication flag INH will control  
external devices such as a voltage regulator. To turn-off the INH flag  
and thus the voltage regulator, the go to sleep command needs to  
be applied to the Network Standby power control input,  
e.g., NSTB = 0. The INH output is turned off after the sleep time-out  
period thereby, reducing the power consumption of an electronic  
control unit to an extremely low level.  
TX  
RX  
5
6
Transmit data input; low: transmitter passive;  
high: transmitter active  
Receive data output; low: active bus condition  
detected; high: otherwise  
N.C.  
7
8
9
Not connected  
BAT  
Battery supply input, 12V nominal  
Local wake-up input, edge sensitive  
LWAKE  
INH  
10 Activity indication flag (inhibit) output high side  
driver; e.g., to control a voltage regulator.  
Active high enables the regulator  
The activity indication flag INH will be turned on again upon  
detection of a remote wake-up condition (i.e. bus activity) or upon  
detection of a local wake-up condition or a respective command  
from the microcontroller. A local wake-up condition is detected  
when an edge occurs at the wake-up input LWAKE. The INH flag  
will also be turned on upon detection of a high input level at the  
mode control input NSTB. Activation of the INH output enables  
external devices, e.g., a voltage regulator. This condition will power-up  
logic devices, e.g., a microcontroller in order to perform appropriate  
action, e.g., activation of the AU5783 and the J1850 network.  
LOAD  
BUS  
11 Bus load in/output  
12 Bus line transmit/receive input/output, active  
high side driver  
N.C.  
13 Not connected  
14 Ground  
GND  
The AU5783 contain a power on reset (POR) circuit, which is active  
at low voltages. This circuit insures that if the control input NSTB is  
at 0 V or floating during power up, the device will be forced into the  
standby mode by the time the battery voltage rises to 4.4 V. This will  
also insure that the INH pin is in the high state to turn on the local  
voltage regulator. If there is a dip going below 4.4 V in battery  
voltage while in the sleep mode, the device may return to the  
4
2001 Feb 15  
Philips Semiconductors  
Preliminary specification  
J1850/VPW transceiver with supply control function  
AU5783  
standby mode if the POR is tripped. Even if the device is not in  
sleep mode the INH output will turn off at some battery voltages  
below 4.4 V when the internal POR circuit is active. At still lower  
voltages where the POR circuit does not operate, the INH may  
again pull up toward the battery level, typically with battery voltages  
below approximately 3.6 V. The operation of the POR circuit can be  
verified by placing the device in the sleep mode while the battery  
voltage is above 4.4 V. The INH output, which is a high side driver,  
should turn off when the sleep mode is entered. Next ramp the  
battery voltage down to 2.0V and finally return the battery voltage to  
4.4 V. When the battery supply is returned to 4.4V, the INH output  
will pull high since the device enters standby mode. The actual  
voltages at which the POR engages and releases will vary from part  
to part. The lowest voltage at which the POR will be active is 2.6 V  
and it will always release below 4.4 V.  
essentially disconnecting an electronic control unit from the J1850  
bus line. The TX signal is internally looped back to the RX output.  
The AU5783 only requires one power supply V . Bus  
BAT  
transmissions can continue with battery voltage down to 5.5 V. The  
bus output voltage will track 1.3V bellow the battery voltage. The  
bus input voltage threshold will also follow the battery voltage going  
down as shown in Figure 3. This ratio metric behavior of the input  
threshold partially compensates for the reduced dominant level  
transmitted during low battery operation.  
The AU5783 features special robustness at its BAT and BUS pins  
hence the device is well protected for applications in the automotive  
environment. Specifically the BAT input is protected against 40 V  
load dump and jump start condition. The BUS output is protected  
against wiring fault conditions, e.g., short circuit to ground and  
battery voltage as well as typical automotive transients and  
electrostatic discharge. In addition, an over-temperature shutdown  
function with hysteresis is incorporated which protects the device  
under network fault conditions. In case of the die temperature  
reaching the trip point, the AU5783 will latch-off the transceiver  
function. The device is reset on the first rising edge on the TX input  
after a decrease in the junction temperature.  
The AU5783 provides a high-speed data transmission mode where  
the bus output waveshape function is disabled. In this mode transmit  
signals are output as fast as possible thus allowing higher data  
rates, e.g., the so-called 4X mode with 41.6 kbit/s nominal speed.  
The AU5783 also provides a loop-back mode for diagnostic  
purpose, e.g., self-test of an electronic control unit. In loop-back  
mode the bus transmit and receive functions are disabled thus  
8
6.7  
5.5  
4.2  
bus output  
bus input  
3.9  
3.4  
1.9  
5.5 5.8  
7
8
16  
SL01254  
Battery Voltage (V)  
Figure 3. Bus voltage vs battery voltage  
5
2001 Feb 15  
Philips Semiconductors  
Preliminary specification  
J1850/VPW transceiver with supply control function  
AU5783  
Table 1. Control input summary  
Z = Input connected to high impedance permitting it to float. Typically accomplished by turning off the output of a microcontroller.  
X = Don’t care; The input may be at either logic level.  
NSTB  
4X/LOOP  
TX  
Mode  
Bus  
transmitter  
BUS  
RX (out)  
INH  
1
1
0
0
1
0
normal operation  
normal operation  
active  
high  
float  
low  
high  
high  
passive  
bus state,  
Note 2  
1
1
1
1
1
0
4X transmit  
4X transmit  
active  
high  
float  
low  
high  
high  
passive  
bus state,  
Note 2  
1
1
Z
Z
X
1
0
loop-back  
loop-back  
passive  
passive  
off  
float  
float  
float  
low  
high  
high  
high  
high  
0 or Z  
X
standby (default state after power on),  
Note 1, Note 6  
bus state,  
Note 5  
1 –> 0  
0 or Z  
X
X
0
go to sleep command, Note 4, Note 6  
off  
off  
float  
float  
bus state,  
Note 5  
float, Note 3  
float  
X
sleep, Note 4, Note 6  
bus state,  
Note 5  
NOTES:  
1. After power-on, the AU5783 enters standby mode since the input pins NSTB and 4X/LOOP are assumed to be floating. In standby mode the  
voltage regulator is enabled via the INH output, and therefore power is supplied to the microcontroller. When the microcontroller begins  
operation it will normally set the control inputs NSTB high and 4X/LOOP to low state in order to start normal operation of the AU5783.  
2. RX outputs the bus state. If the bus level is below the receiver threshold (i.e., all transmitters passive), then RX will be high. Otherwise, if the  
bus level is above the receiver threshold (i.e., at least one transmitter is active), then RX will be low.  
3. INH is turned off after a time-out period.  
4. For entering the sleep mode (e.g., to deactivate INH), the “Go To Sleep” command needs to be applied. The “Go To Sleep” command is a  
high-to-low transition on the NSTB input. When the “Go To Sleep” command is present, the INH flag is deactivated. This signal can be used  
to turn-off the voltage regulator of an electronic module. After the voltage regulator is turned off the microcontroller is no longer supplied and  
the NSTB input will be floating. The INH output will be set again upon detection of bus activity or occurrence of a local wake-up event.  
5. In standby and sleep mode, the detection of a wake-up condition (e.g., high level on BUS) will be signalled on the output RX.  
6. The NSTB pin contains a weak pull down which is active in the normal, loop-back and high-speed modes but is disabled in the sleep mode.  
To insure a logic 0 input if the microcontroller’s outputs are tri-stated or the microcontroller is not powered, a 100 kresistor between NSTB  
and ground is suggested.  
6
2001 Feb 15  
Philips Semiconductors  
Preliminary specification  
J1850/VPW transceiver with supply control function  
AU5783  
ABSOLUTE MAXIMUM RATINGS  
According to the IEC 134 Absolute Maximum System.  
Unless otherwise specified, operation is not guaranteed under these conditions: all voltages are referenced to pin GND; positive currents flow  
into the IC.  
SYMBOL  
PARAMETER  
Voltage on pin BAT  
CONDITIONS  
MIN.  
–0.3  
MAX.  
+34  
UNIT  
V
BAT  
V
V
Short-term supply voltage  
load dump, t < 1s  
+40  
V
V
BAT.ld  
BAT.tr  
V
Transient voltage on pin BAT and pin  
LWAKE  
SAE J1113 test pulses 3A and 3B,  
Rwake > 9 kΩ  
–150  
+100  
V
B0  
V
B1  
V
B.tr  
Bus voltage  
V
< 2 V, R > 1.4 kΩ  
–16  
+18  
V
V
V
BAT  
BAT  
ld  
Bus voltage  
V
> 2 V, R > 1.4 kΩ  
–10  
+18  
ld  
Transient bus voltage  
SAE J1113, test pulses 3A and 3B,  
coupled via C = 1 nF; R > 1.4 kΩ  
–150  
+100  
ld  
V
WKE  
V
WKR  
V
INH  
V
I
Voltage on pin LWAKE  
Voltage on pin LWAKE  
DC voltage on pin INH  
–0.3  
–16  
V  
V
V
V
V
BAT  
via series resistor of Rwake > 9 kΩ  
+34  
–0.3  
–0.3  
V  
BAT  
DC voltage on pins TX, RX, NSTB and  
4X/LOOP  
7.0  
V
DC voltage on pin R/F  
–0.3  
–8  
5.0  
+8  
V
I,RF  
ESD  
ESD capability of pins BAT, BUS, LOAD  
and LWAKE  
Human body model, direct contact  
discharge, R = 1.5 k, C = 100 pF,  
kV  
HBM1  
R
> 1.4 k; Rwake > 9 kΩ  
ld  
ESD  
ESD capability of all pins  
Human body model, direct contact  
discharge, R = 1.5 k, C = 100 pF  
–2  
+2  
kV  
HBM2  
P
Maximum power dissipation  
Thermal impedance  
@ T  
= +125°C  
205  
mW  
°C/W  
°C  
tot  
amb  
Θ
with standard test PCB  
120  
JA  
T
amb  
Operating ambient temperature  
Operating junction temperature  
Storage temperature  
–40  
–40  
–40  
+125  
+150  
+150  
T
vj  
°C  
T
stg  
°C  
7
2001 Feb 15  
Philips Semiconductors  
Preliminary specification  
J1850/VPW transceiver with supply control function  
AU5783  
DC ELECTRICAL CHARACTERISTICS  
7V < V  
< 16 V; –40 °C < T < +125 °C; 250 < R < 1.6 k; 1.4 k< R < 12 k;  
amb L ld  
BAT  
–2V < V  
< +9 V; NSTB = 5 V; 4X/LOOP = 5 V; R = 56 k± 1%; RX connected to +5 V via R = 3.9 k; INH loaded with 100 kto GND;  
bus  
s
d
LWAKE connected to BAT via 10 kresistor; all voltages are referenced to pin 14 (GND); positive currents flow into the IC;  
typical values reflect the approximate average value at V = 13 V and T = 25 °C; unless otherwise specified.  
BAT  
amb  
SYMBOL  
PARAMETER  
CONDITIONS  
MIN.  
TYP.  
MAX.  
UNIT  
Pin BAT & thermal shutdown  
I
I
I
Sleep mode supply current  
Standby mode supply current  
Note 1  
Note 1  
90  
µA  
µA  
mA  
BAT.sl  
500  
3
BAT.sb  
BAT.p.nl  
Supply current; passive state, in normal or  
loopback modes  
TX = 5 V; LWAKE = 0 V,  
4X/LOOP = 0 or Z  
I
Supply current; passive state, in high  
speed mode  
TX = 5 V; LWAKE = 0 V,  
4X/LOOP = 5 V  
10  
mA  
BAT.p.h  
I
I
Supply current; weak load  
Supply current; full load  
TX = 5 V, R = 1.38 k, Note 2  
25  
mA  
mA  
°C  
BAT.wl  
L
TX = 5 V, R = 250 Ω  
45  
BAT.fl  
L
T
Thermal shutdown temperature  
Thermal shutdown hysteresis  
Note 2  
Note 2  
155  
190  
15  
sd  
T
5
°C  
hys  
Pins TX, NSTB  
V
V
High level input voltage  
Low level input voltage  
TX high level input current  
2.7  
V
ih  
0.9  
200  
50  
V
il  
I
I
V
V
= 5 V  
50  
10  
µA  
µA  
ihtx  
TX  
NSTB high level input current in normal,  
loop back and high speed modes  
= 5 V  
ih.nstb,nlh  
NSTB  
I
il  
Low level input current  
V = 0 V  
i
–2  
+2  
µA  
Pin 4X/LOOP  
V
High level input voltage (High Speed  
Mode)  
NSTB = 5 V  
2.7  
2.9  
50  
V
ih  
NSTB = 5 V, Bare Die  
4X/LOOP = 5 V, NSTB = 5 V  
4X/LOOP = 3 V, NSTB = 3 V  
NSTB = 5 V  
V
I
I
High level input current with 5 V logic  
High level input current with 3 V logic  
300  
250  
1.65  
µA  
µA  
V
ih-5  
30  
ih-3  
V
ilb  
Mid level input voltage (Loop back  
operation)  
1.25  
I
Loopback mode input current  
Low level input voltage (Normal Mode)  
Low level input current  
NSTB = 5 V; Note 4  
NSTB = 5 V  
–2  
2
µA  
V
ilb  
V
+0.7  
200  
+5  
il  
–I  
–I  
V
4X  
V
4X  
= 0 V, NSTB = 5 V  
= 0 V, NSTB = 0 V  
50  
–5  
µA  
µA  
il  
Low level input current in standby and  
sleep mode  
ils  
Pin LWAKE  
V
V
Local wake-up high  
Local wake-up low  
Low level input current  
NSTB = 0 V  
NSTB = 0 V  
3.9  
2
V
i_wh  
i_Wl  
2.5  
25  
V
–I  
V
= 0 V  
µA  
I_w  
LWAKE  
Pin INH  
–I  
INH high level output current  
INH off-state output leakage  
V
= V  
– 1 V;  
BAT  
120  
–5  
500  
µA  
oh_inh  
INH  
4.9 V < V  
< 16 V  
BAT  
–I  
ol_inh  
V
INH  
= 0 V; NSTB = 0 V  
+5  
µA  
V
Power-on reset release voltage; Battery  
voltage threshold for setting INH output  
high  
NSTB = 0 V, BUS = 0 V,  
= 4.4 V, verify INH = 1  
4.4  
V
bat_POR  
V
BAT  
Pin RX  
V
ol_rx  
Low level output voltage  
I
= 1.6 mA, BUS = 7 V,  
0
0.45  
V
RX  
all modes  
I
I
Low level output current  
High level output leakage  
V
RX  
V
RX  
= 5 V, BUS = 7 V  
2
20  
mA  
ol_rx  
= 5 V, BUS = 0 V, all modes  
–10  
+10  
µA  
oh_rx  
8
2001 Feb 15  
Philips Semiconductors  
Preliminary specification  
J1850/VPW transceiver with supply control function  
AU5783  
SYMBOL  
Pin BUS  
PARAMETER  
CONDITIONS  
MIN.  
TYP.  
MAX.  
8.0  
UNIT  
V
BOh_n  
V
BOh_h  
V
BOhl  
BUS output high voltage in normal mode  
TX = 5 V, 4X/LOOP = 0 V;  
6.7  
6.7  
V
8 V < V  
< 16 V  
BAT  
250 < R < 1.6 k; Note 3  
L
BUS output high voltage in high speed  
mode  
TX = 5 V, 4X/LOOP = 5 V;  
9.0  
V
V
8 V < V  
< 16 V  
BAT  
250 < R < 1.6 k; Note 3  
L
BUS voltage; low battery  
TX = 5 V; Note 3  
V
–1.3  
BAT  
V
BAT  
5.5 V<V  
< 8 V;  
BAT  
250 < R < 1.6 kΩ  
L
–I  
–I  
BUS short circuit current  
TX = 5 V; V  
= –2 V  
BUS  
30  
100  
mA  
BO.LIM  
BUS leakage current; passive state  
TX = 0 V; 0 V < V  
< 16 V;  
–100  
–100  
–100  
+100  
µA  
BO.LK1  
BAT  
< +9 V  
–2 V < V  
BUS  
–I  
BO.LK0  
–I  
BO.LK5  
,
BUS current with loss of battery  
V
BAT  
< 2 V; –2 V < V < +9 V  
BUS  
+100  
+100  
+100  
µA  
µA  
–I  
–I  
,
BUS leakage current; loop back mode  
TX = 0 V or 5 V; 0 V<V  
<16 V;  
BAT  
BO.LKLB0  
BO.LKLB5  
–2 V < V  
< +9 V  
BUS  
–I  
BUS leakage current at loss of ground  
BUS input high voltage  
0 V < V  
< 16 V; see test circuit  
–20  
4.2  
µA  
LOG  
Bih  
BAT  
V
5.8 V < V  
< 16 V,  
V
BAT  
4X/LOOP = 5 V and  
4X/LOOP = 0 V  
V
V
V
BUS input low voltage  
4X/LOOP = 5 V or  
4X/LOOP = 0 V  
3.4  
0.5  
V
V
V
Bil  
BUS input hysteresis  
4X/LOOP = 5 V and  
4X/LOOP = 0 V  
0.1  
Bhy  
Bih_l  
BUS input high voltage at low battery  
5.5 V < V  
< 5.8 V,  
V
BAT  
BAT  
4X/LOOP = 5 V and  
4X/LOOP = 0 V  
1.6 V  
V
BiL_L  
V
Bih_s  
BUS input low voltage at low battery  
5.5 V < V  
4X/LOOP = 5 V and  
4X/LOOP = 0 V  
< 7 V,  
V
BAT  
3.6 V  
V
V
BAT  
BUS input high voltage in standby and  
sleep mode  
NSTB = 0 V,  
4X/LOOP = 5 V and  
4X/LOOP = 0 V,  
4.2  
6 V < V  
< 16 V  
BAT  
V
V
V
BUS input low voltage in standby  
and sleep mode  
NSTB = 0 V,  
4X/LOOP = 5 V and  
4X/LOOP = 0 V,  
2.2  
V
V
V
Bil_s  
6 V < V  
< 16 V  
BAT  
1
BUS input high voltage in standby and  
sleep mode at low battery  
NSTB = 0 V,  
4X/LOOP = 5 V and  
4X/LOOP = 0 V ,  
/ (V  
+
BAT  
Bih_sl  
Bil_sl  
2
2.4)  
4.5 V < V  
< 6 V  
BAT  
1
BUS input low voltage in standby and  
sleep mode at low battery  
NSTB = 0 V,  
4X/LOOP = 5 V and  
4X/LOOP = 0 V ,  
/ (V  
2
BAT  
1.6)  
4.5 V < V  
< 6 V  
BAT  
Pin LOAD  
V
V
Load output voltage  
Il = 2 mA  
0.2  
1
V
V
ld  
d
Load output voltage unpowered  
I
ld  
= 6 mA, V  
= 0 V  
BAT  
ldoff  
NOTES:  
1. TX = 0 V; NSTB = 0 V; 7 V < V  
< 13 V; T < 125°C; –1 V < V < 1 V; LWAKE connected to BAT via 10 k; INH not connected.  
BUS  
BAT  
j
2. This parameter is characterized but not subject to production test.  
3. For V < 8.3 V the bus output voltage is limited by the supply voltage.  
BAT  
For 16 V < V  
< 27 V the load is limited by the package power dissipation ratings. The duration of the latter condition is recommended  
BAT  
to be less than 2 minutes.  
4. For 3-State devices driving the 4X/LOOP Pin, the leakage in the 3-State output must be below the specified input current to ensure the pin is  
biased in the center state to provide the loop back function. For 3-State devices driving the 4X/LOOP pin, the leakage in the 3-State output  
must be below the specified input current to insure the pin is biased in the center state to provide the loop back function. If the leakage  
current of the microcontroller is too high, then an alternate approach is to connect a resistor voltage divider between the V and ground of  
CC  
the microcontroller’s supply to provide approximately 1.45 V bias on the 4X/LOOP pin.  
9
2001 Feb 15  
Philips Semiconductors  
Preliminary specification  
J1850/VPW transceiver with supply control function  
AU5783  
DYNAMIC CHARACTERISTICS  
7 V < V  
< 16 V; –40°C < T  
< +125°C; –2 V < V  
< +9 V; 1.4 k< R < 12 kΩ  
bus ld  
BAT  
amb  
BUS: 250 < R < 1.6 k; 3 nF < C < 17 nF; 1.7 µs < (R * C ) < 5.2 µs  
L
L
L
L
Bus load A: R = 1.38 k, C = 3.3 nF; Bus load B: R = 300 , C = 16.5 nF  
L
L
L
L
R/F pin: R = 56 k± 1%; INH loaded with 100 kand 30 pF to GND  
s
RX pin: R = 3.9 kto 5 V; C = 30 pF to GND; NSTB = 5 V; 4X/LOOP = 0 V  
d
L
Typical values reflect the approximate average value at V  
NSTB and 4X/LOOP rise and fall times < 10 ns.  
= 13 V and T  
= 25°C, unless otherwise specified.  
BAT  
amb  
SYMBOL  
PARAMETER  
CONDITIONS  
MIN.  
TYP. MAX. UNIT  
CTX  
TX input capacitance  
Note 1  
15  
pF  
INH output function  
t
t
t
INH turn-off delay  
BUS = 0 V, LWAKE = V  
measured from NSTB = 0.9 V to INH = 3.5 V  
or 0 V, go to sleep command,  
200  
100  
60  
µs  
µs  
µs  
inhoff  
inhonl  
inhonr  
BAT  
LWAKE to INH turn-on delay  
BUS to INH turn-on delay  
NSTB = 0 V, BUS = 0 V, measured from LWAKE = 3 V to  
INH = 3.5 V  
sleep mode, LWAKE = V , measured from BUS = 3.875 V to  
INH = 3.5 V  
BAT  
BUS output function  
t
t
;
Delay TX to BUS rising and  
falling edge  
from TX = 2.5 V to BUS = 3.875 V; bus load A and bus load B 13  
22  
µs  
BOon  
BOoff  
t
t
t
t
t
BUS voltage rise time  
bus load A, 9 V < V  
bus load B, 9 V < V  
bus load A, 9 V < V  
bus load B, 9 V < V  
< 16 V, measured at 1.5 V and 6.25 V 11  
< 16 V, measured at 1.5 V and 6.25 V 11  
< 16 V, measured at 1.5 V and 6.25 V 11  
< 16 V, measured at 1.5 V and 6.25 V 11  
18  
18  
18  
18  
µs  
µs  
µs  
µs  
µs  
BrA  
BrB  
BfA  
BfB  
ir  
BAT  
BAT  
BAT  
BAT  
BUS voltage rise time  
BUS output voltage fall time  
BUS output voltage fall time  
BUS output current rise time  
bus load B connected to –2 V,  
9 V < V < 16 V, measured at 20% and 80% of load  
4
BAT  
capacitor current  
t
BUS output current fall time  
BUS high pulse width  
bus load B connected to –2 V,  
4
µs  
µs  
if  
9 V < V  
< 16 V, measured at 20% and 80% of load  
BAT  
capacitor current  
t
TX = high for 64 µs, bus load condition A, 9 V < V  
< 16 V; 35  
93  
wBh  
BAT  
minimum width measured at BUS = 6.25 V, maximum width  
measured at BUS = 1.5 V  
B
BUS output voltage harmonic  
content; normal mode  
f = 530 kHz to 1670 kHz, bus load B connected to –2 V,  
70  
5
dBµV  
µs  
HRM  
TX = 7.81 kHz, 50% duty cycle, 9 V < V  
< 16 V, Note 1  
BAT  
t
t
;
TX to BUS delay in 4X mode  
4X/LOOP = 1 V, bus load B,  
0.5  
13  
13  
BO4Xon  
BO4Xoff  
9 V < V  
< 16 V, from TX = 1.8 V to BUS = 3.875 V  
BAT  
t
t
;
Delay TX to RX rising and  
falling edge in normal mode  
measured from 1.8 V on TX to 2.5 V on RX  
25  
25  
µs  
pon  
poff  
t
t
;
Delay TX to RX rising and  
falling edge in loop-back mode 2.5 V on RX  
NSTB = 5 V, 4X = floating, measured from 1.8 V on TX to  
µs  
plbon  
plboff  
BUS input function  
t
t
;
BUS input delay time, rising  
and falling edge  
measured from V  
= 3.875 V to V = 2.5 V  
0.2  
2
1
5
µs  
µs  
µs  
DRXon  
DRXoff  
BUS  
RX  
t
RX output transition time, rising NSTB = 5 V, measured at 10% and 90% of waveform  
and falling edge  
tRX  
t
RX output transition time in  
standby and sleep mode, rising  
and falling edge  
NSTB = 0 V, measured at 10% and 90% of waveform  
tRXsl  
t
BUS to RX delay in sleep and  
standby modes  
NSTB = 0 V, LWAKE = V , measured from BUS = 3.875 V  
to RX = 2.5 V  
8
60  
µs  
DRXsl  
BAT  
NOTES:  
1. This parameter is characterized but not subject to production test.  
10  
2001 Feb 15  
Philips Semiconductors  
Preliminary specification  
J1850/VPW transceiver with supply control function  
AU5783  
TEST CIRCUITS  
5.1V  
INH  
100k  
R/F  
56k  
TX  
GND  
NSTB  
BUS  
AU5783  
S1  
1uF  
1.5k  
4X/LOOP  
LOAD  
10.7k  
S2  
RX  
BAT  
S3  
LWAKE  
+
3.9k  
I_LOG  
V_bat  
10k  
SL01226  
NOTE:  
1. Check I_LOG with the following switch positions:  
1. S1 = open = S2  
2. S1 = open, S2 = closed  
3. S1 = closed, S2 = open  
4. S1 = closed = S2  
Figure 4. Test circuit for loss of ground condition  
11  
2001 Feb 15  
Philips Semiconductors  
Preliminary specification  
J1850/VPW transceiver with supply control function  
AU5783  
APPLICATION INFORMATION  
µC with J1850 Link Controller  
+5V  
V
CC  
VPWI  
VPWO  
port  
port  
3.9 k  
Rb  
1 k  
5V  
Reg.  
100 KΩ  
4X/LOOP  
TX  
RX  
NSTB  
INH  
BAT  
+12V  
Ra  
AU5783  
10 k  
LWAKE  
Transceiver  
GND  
100 nF  
R/F  
LOAD  
BUS  
10.7 k  
Rld  
56 k  
Rs  
1%  
1%  
47 uH  
470 pF  
SAE/J1850/VPW BUS LINE  
SL01227  
NOTES:  
1. Value of R depends, e.g., on type of bus node. Example: secondary node R =10.7 k, primary node R =1.5 k.  
ld  
ld  
ld  
2. For connection of the NSTB and 4X/LOOP pins there are different options, e.g., connect to a port pin or to V or to active low reset.  
CC  
Figure 5. Application of the AU5783 transceiver  
12  
2001 Feb 15  
Philips Semiconductors  
Preliminary specification  
J1850/VPW transceiver with supply control function  
AU5783  
SO14: plastic small outline package; 14 leads; body width 3.9 mm  
SOT108-1  
13  
2001 Feb 15  
Philips Semiconductors  
Preliminary specification  
J1850/VPW transceiver with supply control function  
AU5783  
Data sheet status  
[1]  
Data sheet  
status  
Product  
status  
Definition  
Objective  
specification  
Development  
This data sheet contains the design target or goal specifications for product development.  
Specification may change in any manner without notice.  
Preliminary  
specification  
Qualification  
This data sheet contains preliminary data, and supplementary data will be published at a later date.  
Philips Semiconductors reserves the right to make changes at any time without notice in order to  
improve design and supply the best possible product.  
Product  
specification  
Production  
This data sheet contains final specifications. Philips Semiconductors reserves the right to make  
changes at any time without notice in order to improve design and supply the best possible product.  
[1] Please consult the most recently issued datasheet before initiating or completing a design.  
Definitions  
Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For  
detailed information see the relevant data sheet or data handbook.  
Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one  
or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or  
at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended  
periods may affect device reliability.  
Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips  
Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or  
modification.  
Disclaimers  
Life support — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can  
reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications  
do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.  
RighttomakechangesPhilipsSemiconductorsreservestherighttomakechanges, withoutnotice, intheproducts, includingcircuits,standard  
cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no  
responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these  
products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless  
otherwise specified.  
Bare Die — All die are tested and guaranteed to comply with all data sheet limits up to the point of wafer sawing for a period of ninety (90) days  
from the date of Philips’ delivery. If there are data sheet limits that are not guaranteed, these will be separately indicated in the data sheet. There  
are no post packing tests performed on individual die or wafers. Philips Semiconductors has no control over third party procedures in the sawing,  
handling, packing, or assembly of the die. Accordingly, Philips Semiconductors assumes no liability for device functionality or performance of the  
die or system after third party sawing, handling, packaging, or assembly of the die. It is the responsibility of the customer to test and qualify their  
application in which the die is used.  
Philips Semiconductors  
811 East Arques Avenue  
P.O. Box 3409  
Copyright Philips Electronics North America Corporation 2001  
All rights reserved. Printed in U.S.A.  
Sunnyvale, California 94088–3409  
Telephone 800-234-7381  
Date of release: 02-01  
Document order number:  
9397 750 08083  
Philips  
Semiconductors  

相关型号:

AU5783D-T

J1850/VPW transceiver with supply control function
NXP

AU5790

Single wire CAN transceiver
NXP

AU5790D

Single wire CAN transceiver
NXP

AU5790D,112

IC DATACOM, INTERFACE CIRCUIT, PDSO8, PLASTIC, SO-8, Network Interface
NXP

AU5790D,118

IC DATACOM, INTERFACE CIRCUIT, PDSO8, PLASTIC, SO-8, Network Interface
NXP

AU5790D-T

CAN Transceiver, 1-Trnsvr, BICMOS, PDSO8,
PHILIPS

AU5790D/N,112

IC DATACOM, INTERFACE CIRCUIT, PDSO8, PLASTIC, SO-8, Network Interface
NXP

AU5790D/N,118

IC DATACOM, INTERFACE CIRCUIT, PDSO8, PLASTIC, SO-8, Network Interface
NXP

AU5790D14

Single wire CAN transceiver
NXP

AU5790D14,512

IC DATACOM, INTERFACE CIRCUIT, PDSO14, PLASTIC, SO-14, Network Interface
NXP

AU5790D14,518

IC DATACOM, INTERFACE CIRCUIT, PDSO14, PLASTIC, SO-14, Network Interface
NXP

AU5790D14-T

CAN Transceiver, 1-Trnsvr, PDSO14,
PHILIPS