LM322N [NSC]
Precision Timers; 精密定时器型号: | LM322N |
厂家: | National Semiconductor |
描述: | Precision Timers |
文件: | 总14页 (文件大小:282K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
February 1995
LM122/LM322/LM3905 Precision Timers
General Description
The LM122 series are precision timers that offer great ver-
satility with high accuracy. They operate with unregulated
supplies from 4.5V to 40V while maintaining constant timing
periods from microseconds to hours. Internal logic and reg-
ulator circuits complement the basic timing function
enabling the LM122 series to operate in many different ap-
plications with a minimum of external components.
The comparator used in the LM122 utilizes high gain PNP
input transistors to achieve 300 pA typical input bias current
over a common mode range of 0V to 3V. A boost terminal
allows the user to increase comparator operating current for
timing periods less than 1 ms. This lets the timer operate
over a 3 ms to multi-hour timing range with excellent repeat-
ability.
b
The LM122 operates over a temperature range of 55 C to
The output of the timer is a floating transistor with built in
current limiting. It can drive either ground referred or supply
referred loads up to 40V and 50 mA. The floating nature of
this output makes it ideal for interfacing, lamp or relay driv-
ing, and signal conditioning where an open collector or emit-
ter is required. A ‘‘logic reverse’’ circuit can be programmed
by the user to make the output transistor either ‘‘on’’ or
‘‘off’’ during the timing period.
§
125 C. An electrically identical LM322 is specified from
a
§
0 C to 70 C. The LM3905 is identical to the LM122 series
a
§
§
except that the boost and V
ADJ
able, limiting minimum timing period to 1 ms.
pin options are not avail-
Features
Y
Immune to changes in trigger voltage during timing
interval
The trigger input to the LM122 series has a threshold of
1.6V independent of supply voltage, but it is fully protected
Y
Timing periods from microseconds to hours
g
against inputs as high as 40VÐeven when using a 5V
Y
Internal logic reversal
supply. The circuitry reacts only to the rising edge of the
trigger signal, and is immune to any trigger voltage during
the timing periods.
Y
Immune to power supply ripple during the timing
interval
Y
Operates from 4.5V to 40V supplies
An internal 3.15V regulator is included in the timer to reject
supply voltage changes and to provide the user with a con-
venient reference for applications other than a basic timer.
External loads up to 5 mA can be driven by the regulator. An
internal 2V divider between the reference and ground sets
the timing period to 1 RC. The timing period can be voltage
controlled by driving this divider with an external source
Y
g
Input protected to 40V
Y
Y
Y
Y
Floating transistor output with internal current limiting
Internal regulated reference
Timing period can be voltage controlled
TTL compatible input and output
through the V
achieved.
pin. Timing ratios of 50:1 can be easily
ADJ
Connection Diagrams
Metal Can Package
Dual-In-Line Package
Dual-In-Line Package
TL/H/7768–6
Top View
TL/H/7768–8
Top View
Order Number LM3905N
See NS Package Number N08E
Order Number LM122H
See NS Package Number H10C
TL/H/7768–7
Top View
Order Number LM322N
See NS Package Number N14A
C
1995 National Semiconductor Corporation
TL/H/7768
RRD-B30M115/Printed in U. S. A.
Absolute Maximum Ratings
If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales
Office/Distributors for availability and specifications.
Logic Reverse Voltage
5.5V
Output Short Circuit Duration (Note 1)
Lead Temperature
(Soldering, 10 sec.)
Power Dissipation
Va Voltage
500 mW
40V
260 C
§
Operating Temperature Range
s
s
s
a
b
Collector Output Voltage
40V
LM122
LM322
LM3905
55 C
T
T
T
125 C
§
§
0 C
A
s
a
70 C
§
§
§
A
A
V
Current
5 mA
REF
Trigger Voltage
Voltage (Forced)
s
s
a
0 C
70 C
§
g
40V
5V
V
ADJ
Electrical Characteristics (Note 2)
LM122
Typ Max
LM322
LM3905
Typ Max
Parameter
Conditions
Units
Min
Min
Typ Max
Min
a
s
s
e
Timing Ratio
T
A
25 C, 4.5V
§
V
40V 0.626 0.632 0.638 0.620 0.632 0.644 0.620 0.632 0.644
0.620 0.632 0.644 0.620 0.632 0.644
Boost Tied to Va, (Note 3)
a
s
s
e
Comparator Input
Current
T
25 C, 4.5V
§
V
40V
0.3
30
1.0
0.3
30
1.5
0.5
1.5
nA
nA
A
Boost Tied to Va
100
100
a
s
s
e
e
t
Trigger Voltage
Trigger Current
Supply Current
Timing Ratio
T
T
T
25 C, 4.5V
§
V
40V 1.2
1.6
25
2
1.2
1.6
25
2
1.2
1.6
25
2
V
A
A
A
e
25 C, V
§
2V
mA
mA
TRIG
a
s
s
40V
25 C, 4.5V
§
V
2.5
4
2.5
4.5
2.5
4.5
a
s
s
40V
4.5V
V
0.62
0.62
0.644 0.61
0.644 0.61
0.654 0.61
0.654
0.654
Boost Tied to Va
a
s
s
40V
b
b
b
2.5
Comparator Input
Current
4.5V
V
5
5
2
2
2.5
nA
nA
Boost Tied to Va, (Note 4)
100
150
a
s
s
40V
Trigger Voltage
Trigger Current
4.5V
V
0.8
2.5
0.8
2.5
0.8
2.5
V
e
V
V
2.5V
40V
200
200
200
mA
TRIG
e
Output Leakage
Current
CE
1
5
5
mA
t
e
Capacitor Saturation
Voltage
R
R
1 MX
10 kX
2.5
25
2.5
25
2.5
25
mV
mV
t
t
Reset Resistance
Reference Voltage
Reference Regulation
150
150
150
X
e
T
25 C
§
3
3.15
3.3
3
3.15
3.3
3
3.15
3.3
V
A
s
s
0
I
3 mA
s
40V
20
6
50
25
20
6
50
25
20
6
50
25
mV
mV
OUT
s
a
4.5V
V
e
e
Collector Saturation
Voltage
I
I
8 mA
0.25
0.7
0.4
1.4
0.25
0.7
0.4
1.4
0.25
0.7
0.4
1.4
V
V
L
50 mA
L
e
e
e
e
Emitter Saturation
Voltage
T
T
25 C, I
§
3 mA
1.8
2.1
2.2
3
1.8
2.1
2.2
3
1.8
2.1
2.2
3
V
V
A
L
25 C, I
§
50 mA
A
L
Average Temperature
Coefficient of Timing
Ratio
0.003
0.25
0.003
0.003
%/ C
§
e
Minimum Trigger Width
V
TRIG
3V
0.25
0.25
ms
e
Note 1: Continuous output shorts are not allowed. Short circuit duration at ambient temperatures up to 40 C may be calculated from t
§
120/V seconds, where
CE
V
is the collector to emitter voltage across the output transistor during the short.
CE
Note 2: These specifications apply for T
s
s
T
T
unless otherwise noted.
AMAX
AMIN
A
e
b
b
b
r) V
[
Note 3: Output pulse width can be calculated from the following equation: t
e
(R ) (C )
t
1
2(0.632
/V
) where r is timing ratio and V is capacitor
REF C
t
C
saturation voltage. This reduces to t
(R ) (C ) for all but the most critical applications.
t t
l
Note 4: Sign reversal may occur at high temperatures ( 100 C) where comparator input current is predominately leakage. See typcial curves.
§
Note 5: Refer to RETS122X drawing of military LM122H version for specifications.
2
Typical Performance Characteristics
Comparator Bias Current
(LM122/LM322)
Comparator Bias Current
Comparator Bias Current
TL/H/7768–3
Supply Current
Trigger Input Characteristics
Trigger Threshold
TL/H/7768–4
3
Schematic Diagram
4
Functional Diagram
TL/H/7768–9
Timing Diagram
TL/H/7768–10
Pin Function Description
One of the main features of the LM122 is its great versatility.
Since this device is unique, a description of the functions
and limitations of each pin is in order. This will make it much
easier to follow the discussion of the various applications
presented in this note.
Quiescent current drawn from the Va terminal is typically
2.5 mA, independent of the supply voltage. Of course, addi-
tional current will be drawn if the reference is externally
loaded.
The V
pin is the output of a 3.15V series regulator refer-
REF
Va is the positive supply terminal of the LM122. When us-
ing a single supply, this terminal may be driven by any volt-
age between 4.5V and 40V. The effect of supply variations
on timing period is less than 0.005%/V, so supplies with
high ripple content may be used without causing pulse width
changes. Supply bypassing on Va is not generally needed
but may be necessary when driving highly reactive loads.
enced to the ground pin. Up to 5.0 mA can be drawn from
this pin for driving external networks. In most applications
the timing resistor is tied to V
, but it need not be in
REF
situations where a more linear charging current is required.
The regulated voltage is very useful in applications where
the LM122 is not used as a timer; such as switching regula-
tors, variable reference comparators, and temperature con-
5
Pin Function Description (Continued)
trollers. Typical temperature drift of the reference is less
than 0.01%/ C.
present a minimum load on external signals tied to V .
ADJ
This resistor is a pinched type with a typical variation in
§
The trigger terminal is used to start a timing cycle (see
b
a
nominal value of 50%, 100% and a TC of 0.7%/ C. For
§
this reason, external signals (typically a pot between V
REF
functional diagram). Initially, Q1 is saturated,
C is dis-
t
and ground) connected to V
ADJ
sistance as low as possible. For small changes in V
ADJ
should have a source re-
, up
charged and the latching buffer output (V1) is latched high.
A trigger pulse unlatches the buffer, V1 goes low and turns
to several kX is all right, but for large variations, 250X or
less should be maintained. This can be accomplished with a
1k pot, since the maximum impedance from the wiper is
Q1 off. The timing capacitor C connected from R/C to GND
t
will begin to charge. When the voltage at the R/C terminal
reaches the 2.0V threshold of the comparator, the compara-
tor toggles, latching the buffer output (V1) in the high state.
250X. If a voltage is forced on V
from a hard source,
ADJ
voltage should be limited to 0.5, and 5.0V, or current
b
a
limited to 1.0 mA. This includes capacitively coupled sig-
This turns on Q1, discharges the capacitor C and the cycle
t
is ready to begin again.
g
nals because even small values of capacitors contain
enough energy to degrade the input stage if the capacitor is
If the trigger is held high as the timing period ends, the
comparator will toggle and V1 will go high exactly as before.
However, V1 will not be latched and the capacitor will not
discharge until the trigger again goes low. When the trigger
goes low, V1 remains high but is now latched.
driven with a large, fast slewing signal. The V
ADJ
pin may be
used to abort the timing cycle. Grounding this pin during the
timing period causes the timer to react just as if the capaci-
tor voltage had reached its normal RC trigger point; the
capacitor discharges and the output charges state. An ex-
ception to this occurs if the trigger pin is held high, when the
Trigger threshold is typically 1.6V at 25 C and has a tem-
b
§
perature dependence of 5.0 mV/ C. Current drawn from
§
the trigger source is typically 20 mA at threshold, rising to
600 mA at 30V, then leveling off due to FET action of the
series resistor, R5. For negative input trigger voltages, the
only current drawn is leakage in the nA region. The trigger
V
pin is grounded. In this case, the output changes
ADJ
state, but the capacitor does not discharge.
If the trigger drops while V
is being held low, discharge
ADJ
will occur immediately and the cycle will be over. If the trig-
ger is still high when V is released, the output may or
g
can be driven from supplies as high as 40V, even when
device supply voltage is only 5V.
ADJ
may not change state, depending on the voltage across the
timing capacitor. For voltages below 2.0V across the timing
capacitor, the output will change state immediately, then
once more as the voltage rises past 2.0V. For voltages
above 2.0V, no change will occur in the output. This pin is
not available on the LM2905/LM3905.
The R/C pin is tied to the non-inverting side of the compara-
tor and to the collector of Q1. Timing ends when the voltage
on this pin reaches 2.0V (1 RC time constant referenced to
the 3.15V regulator). Q1 turns on only if the trigger voltage
has dropped below threshold. In comparator or regulator
applications of the timer, the trigger is held permanently
high and the R/C pin acts just like the input to an ordinary
comparator. The maximum voltages which can be applied to
In noisy environments or in comparator-type applications, a
terminal may be needed to
bypass capacitor on the V
ADJ
eliminate spurious outputs because it is high impedance
point. The size of the cap will depend on the frequency and
energy content of the noise. A 0.1 mF will generally suffice
for spike suppression, but several mF may be used if the
timer is subjected to high level 60 Hz EMI.
a
b
this pin are 5.5V and 0.7V. Current from the R/C pin is
typically 300 pA when the voltage is negative with respect to
the V
terminal. For higher voltages, the current drops to
ADJ
leakage levels. In the boosted mode, input current is typical-
ly 30 nA. Gain of the comparator is very high, 200,000 or
more, depending on the state of the logic reverse pin and
the connection of the output transistor.
The emitter and the collector outputs of the timer can be
treated just as if they were an ordinary transistor with 40V
minimum collector-emitter breakdown voltage. Normally, the
emitter is tied to the ground pin and the signal is taken
from the collector, or the collector is tied to Va and the
signal is taken from the emitter. Variations on these basic
connections are possible. The collector can be tied to any
positive voltage up to 40V when the signal is taken from the
emitter. However, the emitter will not be pulled higher than
the supply voltage on the Va pin. Connecting the collector
to a voltage less than the Va voltage is allowed. The emit-
ter should not be connected to a low impedance load other
than that to which the ground pin is tied. The transistor has
built-in current limiting with a typical knee current of 120 mA.
Temporary short circuits are allowed; even with collector-
emitter voltages up to 40V. The power x time product, how-
ever, must not exceed 15 watt-seconds for power levels
above the maximum rating of the package. A short to 30V,
The ground pin of the LM122 need not necessarily be tied
to system ground. It can be connected to any positive or
negative voltage as long as the supply is negative with re-
spect to the Va terminal. Level shifting may be necessary
for the input trigger if the trigger voltage is referred to sys-
tem ground. This can be done by capacitive coupling or by
actual resistive or active level shifting. One point must be
kept in mind; the emitter output must not be held above the
ground terminal with a low source impedance. This could
occur, for instance, if the emitter were grounded when the
ground pin of the LM122 was tied to a negative supply.
The terminal labled V
is tied to one side of the compara-
and ground. The
with respect to
ADJ
tor and to a voltage divider between V
REF
divider voltage is set at 63.2% of V
REF
groundÐexactly one RC time constant. The impedance of
the divider is increased to about 30k with a series resistor to
6
Pin Function Description (Continued)
for instance, cannot be held for more than 4 seconds.
These levels are based on 40 C maximum initial chip tem-
§
perature. When driving inductive loads, always use a clamp
diode to protect the transistor from inductive kick-back.
A boost pin is provided on the LM122 to increase the speed
of the internal comparator. The comparator is normally op-
erated at low current levels for lowest possible input current.
For timing periods less than 1 ms, where low input current is
not needed, comparator operating current can be increased
several orders of magnitude. Shorting the boost terminal to
Va increases the emitter current of the vertical PNP drivers
in the differential stage from 25 nA to 5 mA. This pin is not
available on the LM3905.
TL/H/7768–11
With the timer in the unboosted state, timing periods are
accurate down to about 1 ms. In the boosted mode, loss of
accuracy due to comparator speed is only about 800 ns, so
timing periods of several microseconds can be used. The
800 ns error is relatively insensitive to temperature, so tem-
perature coefficient of pulse width is still good.
FIGURE 1. Basic Timer-Collector
Output and Timing Chart
The Logic pin is used to reverse the signal appearing at the
output transistor. An open or ‘‘high’’ condition on the logic
pin programs the output transistor to be ‘‘off’’ during the
timing period and ‘‘on’’ all other times. Grounding the logic
pin reverses the sequence to make the transistor ‘‘on’’ dur-
ing the timing period. Threshold for the logic pin is typically
100 mV with 150 mA flowing out of the terminal. If an active
drive to the logic pin is desired, a saturated transistor drive
is recommended, either with a discrete transistor or the
open collector output of integrated logic. A maximum V
SAT
of 25 mV at 200 mA is required. Minimum and maximum
TL/H/7768–12
FIGURE 2. Basic Timer-Emitter Output and Timing Chart
a
voltages that may appear on the logic pin are 0 and 5.0,
respectively.
Typical Applications
Basic Timers
Figure 1 is a basic timer using the collector output. R and C
t
t
set the time interval with R as the load. During the timing
L
interval the output may be either high or low depending on
the connection of the logic pin. Timing waveforms are
shown in the sketch along side Figure 1. Note that the trig-
ger pulse may be either shorter or longer than the output
pulse width.
Figure 2 is again a basic timer, but with the output taken
from the emitter of the output transistor. As with the collec-
tor output, either a high or low condition may be obtained
during the timing period.
TL/H/7768–13
FIGURE 3. Time Out on Power Up
(Relay Energized R C Seconds after V is Applied)
CC
t
t
Simulating a Thermal Delay Relay
Figure 3 is an application where the LM122 is used to simu-
late a thermal delay relay which prevents power from being
applied to other circuitry until the supply has been on for
a
5V Supply Driving 28V Relay
Figure 5 shows the timer interfacing 5V logic to a high volt-
age relay. Although the Va terminal could be tied to the
a
in the IC or require extra wiring if the LM122 is on a logic
card. In either case, the threshold for the trigger is 1.6V.
some time. The relay remains de-energized for R
C sec-
t
is applied, then closes and stays energized
t
28V supply, this may be an unnecessary waste of power
onds after V
CC
until V is turned off. Figure 4 is a similar circuit except that
CC
the relay is energized as soon as V is applied. R C sec-
CC
onds later, the relay is de-energized and stays off until the
supply is recycled.
t
t
V
CC
7
Typical Applications (Continued)
mined by the time required to discharge C through the inter-
t
nal discharge transistor. A conservative value for C can be
f
chosen from the graph included withFigure 20. For frequen-
cies below 1 kHz, the frequency error introduced by C is a
f
t
few tenths of one percent or less for R
500k.
t
TL/H/7768–14
FIGURE 4. Time Out on Power Up (Relay EnergizedUntil
R C Seconds After V is Applied)
t
t
CC
TL/H/7768–17
TL/H/7768–15
FIGURE 5. 5V Logic Supply Driving 28V Relay
30V Supply Interfacing with 5V Logic
TL/H/7768–18
Figure 6 indicates the ability of the timer to interface to digi-
tal logic when operating off a high supply voltage. V
OUT
FIGURE 7. Oscillator
a
swings between 5V and ground with a minimum fanout of
5 for medium speed TTL. If the logic is sensitive to rise/fall
time of the trailing edge of the output pulse, the trigger pin
should be low at that time.
One Hour Timer with Reset and Manual Cycle End
Figure 8 shows the LM122 connected as a one hour timer
with manual controls for start, reset, and cycle end. S1
starts timing, but has no effect after timing has started. S2 is
a center off switch which can either end the cycle prema-
turely with the appropriate change in output state and dis-
charging of C , or cause C to be reset to 0V without a
t
t
change in output. In the latter case, a new timing period
starts as soon as S2 is released.
TL/H/7768–16
rborn
ctronics
FIGURE 6. 30V Supply Interfacing with 5V Logic
A1A476K
ycarbonate
Astable Operation
The LM122 can be made into a self-starting oscillator by
feeding the output back to the trigger input through a capac-
TL/H/7768–19
FIGURE 8. One Hour Timer with Reset
and Manual Cycle End
a
R )(C ). The output is a narrow negative pulse whose width
itor as shown in Figure 7. Operating frequency is 1/(R
t
1
t
is approximately 2R C . For optimum frequency stability, C
f
2
f
should be as small as possible. The minimum value is deter-
8
Typical Applications (Continued)
The average charging current through R is about 30 nA, so
t
some attention must be paid to parts layout to prevent stray
leakage paths. The suggested timing capacitor has a typical
self time constant of 300 hours and a guaranteed minimum
a
of 25 hours at 25 C. Other capacitor types may be used if
§
sufficient data is available on their leakage characteristics.
Two Terminal Time Delay Switch
The LM122 can be used as a two terminal time delay switch
if an ‘‘on’’ voltage drop of 2V to 3V can be tolerated. In
Figure 9, the timer is used to drive a relay ‘‘on’’ R
C
t
#
t
seconds after application of power. ‘‘Off’’ current of the
switch is 4 mA maximum, and ‘‘on’’ current can be as high
as 50 mA.
Zero Power Dissipation Between Timing Intervals
In some applications it is desirable to reduce supply current
drain to zero between timing cycles. In Figure 10 this is
accomplished by using an external PNP as a latch to drive
the Va pin of the timer.
TL/H/7768–21
Between timing periods Q1 is off and no supply current is
drawn. When a trigger pulse of 5V minimum amplitude is
received, the LM122 output transistor and Q1 latch for the
duration of the timing period. D1 prevents the step on the
Va pin from coupling back into the trigger pin. If the trigger
FIGURE 10. Zero Power Dissipation
Between Timing Intervals
input is a short pulse, C1 and R2 may be eliminated. R
must have a minimum value of (V )/(2.5 mA).
CC
L
TL/H/7768–22
FIGURE 11. Frequency to Voltage Converter.
(Tachometer) Output Independent of Supply Voltage.
TL/H/7768–20
FIGURE 9. 2-Terminal Time Delay Switch
Frequency to Voltage Converter
An accurate frequency to voltage converter can be made
with the LM122 by averaging output pulses with a simple
one pole filter as shown inFigure 11. Pulse width is adjusted
with R2 to provide initial calibration at 10 kHz. The collector
of the output transistor is tied to V
, giving constant am-
REF
plitude pulses equal to V
REF
at the emitter output. R4 and
dc output equal to,
(R )(C )(V )(f). Linearity is about 0.2% for a 0V to 1V out-
C1 filter the pulses to give
a
t
t
REF
put. If better linearity is desired R5 can be tied to the sum-
ming node of an op amp which has the filter in the feedback
path. If a low output impedance is desired, a unity gain buff-
er such as the LM110 can be tied to the output. An analog
meter can be driven directly by placing it in series with R5 to
ground. A series RC network across the meter to provide
damping will improve response at very low frequencies.
TL/H/7768–23
Pulse Width Detector
e
*V
0 for W R C
1 1
OUT
By driving the logic terminal of the LM122 simultaneous to
the trigger input, a simple, accurate pulse width detector can
be made (Figure 12).
e
b
R
Pulse Out
W
C for W R C
1 1 1 1
FIGURE 12. Pulse Width Detector
9
Typical Applications (Continued)
In this application the logic terminal is normally held high by
R3. When a trigger pulse is received, Q1 is turned on, driv-
ing the logic terminal to ground. The result of triggering the
timer and reversing the logic at the same time is that the
output does not change from its initial low condition. The
only time the output will change states is when the trigger
Grounding V
will end the timing cycle just as if the timing
ADJ
capacitor had reached its normal discharge point. A new
timing cycle can be started by the trigger terminal as soon
as the ground is released. A switching transistor is best for
driving V
ADJ
current is about 300 mA.
to as near ground as possible. Worst case sink
input stays high longer than one time period set by R and
t
A timing cycle may also be ended by a positive pulse to a
C . The output pulse width is equal to the input trigger width
t
s
The pulse amplitude must be at least equal to V
resistor (R
R /100) in series with the timing capacitor.
t
(2.0V),
k
minus R C . C2 insures no output pulse for short ( RC)
trigger pulses by prematurely resetting the timing capacitor
#
t
t
ADJ
but should not exceed 5.0V. When the timing capacitor dis-
charges, a negative spike of up to 2.0V will occur across the
resistor, so some caution must be used if the drive pulse is
used for other circuitry.
when the trigger pulse drops. C filters the narrow spikes
L
which would occur at the output due to propagation delays
during switching.
5V Switching Regulator
Figure 13 is an application where the LM122 does not use
its timing function. A switching regulator is made using the
internal reference and comparator to drive a PNP transistor
switch. Features of this circuit include a 5.5V minimum input
voltage at 1A output current, low part count, and good effi-
l
ciency ( 75%) for input voltages to 10V. Line and load
regulation are less than 0.5% and output ripple at the
switching frequency is only 30 mV. Q1 is an inexpensive
plastic device which does not need a heatsink for ambient
temperature up to 50 C. D1 should be a fast switching di-
§
ode. Output voltage can be adjusted between 1V and 30V
by choosing proper values for R2, R3, R4, and R5. For out-
puts less than 2V, a divider with 250X Thevinin resistance
TL/H/7768–25
must be connected between V
.
and ground with its tap
REF
FIGURE 14. Cycle Interrupt
point tied to V
ADJ
The output of the timer can be wire ORed with a discrete
transistor or an open collector logic gate output. This allows
overriding of the timer output, but does not cause the timer
to be reset until its normal cycle time has elapsed.
Using the LM122 as a Comparator
A built-in reference and zero volt common mode limit make
the LM122 very useful as a comparator. Threshold may be
adjusted from zero to three volts by driving the V
termi-
ADJ
. Stability of the reference
nal with a divider tied to V
REF
1% over
55 C to 125 C. Offset voltage drift in the comparator is
g
voltage is typically
a temperature range of
b
a
§
§
typically 25 mV/ C in the boosted mode and 50 mV/ C un-
§
§
boosted. A resistor can be inserted in series with the input
g
to allow overdrives up to 50V as shown in Figure 15.
There is actually no limit on input voltage as long as current
g
is limited to 1 mA. The resistor shown contributes a worst
case of 5 mV to initial offset. In the unboosted mode, the
error drops to 0.25 mV maximum. The capability of operat-
ing off a single 5V supply with internal reference should
make this comparator very useful.
*No. 22 Wire Wound on Molybdenum Permalloy Core
TL/H/7768–24
FIGURE 13. 5V Switching Regulator with
1 Amp Output and 5.5V Minimum Input
Application Hints
Aborting a Timing Cycle
The LM122 does not have an input specifically allocated to
a stop-timing function. If such a function is desired, it may be
accomplished several ways:
Ground V
#
ADJ
Raise R/C more positive than V
#
ADJ
Wire ‘‘OR’’ the output
#
10
Application Hints (Continued)
‘‘high’’ is 2.5V. R2 may be calculated from the divider equa-
tion with R1 to give these levels.
*Timer
Again
for up
TL/H/7768–26
FIGURE 15. Comparator with 0V to 3V Threshold
Eliminating Timing Cycle Upon Initial
Application of Power
TL/H/7768–28
The LM122 will normally start a timing cycle (with no trigger
input) when Va is first turned on. If this characteristic is
undesirable, it can be defeated by tying the timing capacitor
*Select for Proper Level Shift
Emitter Terminal or Emitter Load must be Tied to GND Pin of Timer
FIGURE 17. Operating Off Dual Supplies
Linearizing the Charging Sweep
to V
REF
instead of ground as shown in Figure 16. This con-
nection does not affect operation of the timer in any other
way. If an electrolytic timing capacitor is used, be sure the
negative end is tied to the R/C pin and the positive end to
In some applications (such as a linear pulse width modula-
tor) it may be desirable to have the timing capacitor charge
from a constant current source. A simple way to accomplish
this is shown in Figure 18.
V
. A 1.0 kX resistor should be included in series with the
REF
timing capacitor to limit the surge current load on V
when the capacitor is discharged.
REF
TL/H/7768–27
FIGURE 16. Eliminating Initial Timing Cycle
Using Dual Supplies
TL/H/7768–29
FIGURE 18. Temperature Compensated
Linear Charging Sweep
The LM122 can be operated off dual supplies as shown in
Figure 17. The only limitation is that the emitter terminal
cannot be tied to ground, it must either drive a load referred
to Vb or be actually tied to Vb as shown. Although capaci-
tive coupling is shown for the trigger input (to allow 5V trig-
gering), a resistor can be substituted for C1. R2 must be
chosen to give proper level shifting between the trigger sig-
nal and the trigger pin of the timer. Worst case ‘‘lo’’ on the
trigger pin (with respect to Vb) is 0.8V, and worst case
Q1 converts the current through R1 to a current source in-
dependent of the voltage across C . R2, R3, D1, and D2 are
t
added to make the current through R1 independent of sup-
ply variations and temperature changes. (D2 is a low TC
type) D2 and R3 can be omitted if the Va supply is stable
and D1 and R2 can be omitted also if temperature stability is
not critical. With D1, D2, R2 and R3 omitted, the current
through R1 will change about 0.015%/ C with a 15V supply
§
and 0.1%/ C with a 5.0V supply.
§
11
Application Hints (Continued)
Triggering with Negative Edge
Although the LM122 is triggered by a positive going trigger
signal, a differentiator tied to a normally ‘‘high’’ trigger will
result in negative edge triggering. In Figure 19, R1 serves
the dual purpose of holding the trigger pin normally high and
differentiating the input trigger pulse coupled through C1.
The timing diagram included with Figure 21 shows that trig-
gering actually occurs a short time after the negative going
trigger, while positive going triggers have no effect. The de-
lay time between a negative trigger signal and actual starts
of timing is approximately (0.5 to 1.5) (R1 C1) depending
#
on the trigger amplitude, or about 2.5 to 7.5 ms with the
values shown. This time will have to be increased for C
t
larger than 0.01 mF because C is charged to V
whenev-
REF
t
TL/H/7768–30
er the trigger pin is kept high and must reset itself during the
short time that the trigger pin voltage is low. A conservative
value for C1 is:
FIGURE 19. Timer Triggered by Negative
Edge of Input Pulse
possible connections are shown. In both cases, the output
of the timer is low during the timing period so that the posi-
tive going signal at the end of the timing period can trigger
the next timer. There is no limitation on the timing period of
one timer with respect to any other timer before or after it,
because the trigger input to any timer can be high or low
when that timer ends its timing period.
C
t
t
C1
10
Chain of Timers
The LM122 can be connected as a chain of timers quite
easily with no interface required. InFigure 20A and20B, two
TL/H/7768–31
(a)
TL/H/7768–32
TL/H/7768–33
(b)
FIGURE 20. Chain of Timers
12
Physical Dimensions inches (millimeters)
Metal Can Package (H)
Order Number LM122H
NS Package Number H10C
Dual-In-Line Package (N)
Order Number LM322N
NS Package Number N14A
13
Physical Dimensions inches (millimeters) (Continued)
Dual-In-Line Package (N)
Order Number LM3905N
NS Package Number N08E
LIFE SUPPORT POLICY
NATIONAL’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT
DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL
SEMICONDUCTOR CORPORATION. As used herein:
1. Life support devices or systems are devices or
systems which, (a) are intended for surgical implant
into the body, or (b) support or sustain life, and whose
failure to perform, when properly used in accordance
with instructions for use provided in the labeling, can
be reasonably expected to result in a significant injury
to the user.
2. A critical component is any component of a life
support device or system whose failure to perform can
be reasonably expected to cause the failure of the life
support device or system, or to affect its safety or
effectiveness.
National Semiconductor
Corporation
National Semiconductor
Europe
National Semiconductor
Hong Kong Ltd.
National Semiconductor
Japan Ltd.
a
1111 West Bardin Road
Arlington, TX 76017
Tel: 1(800) 272-9959
Fax: 1(800) 737-7018
Fax:
(
49) 0-180-530 85 86
@
13th Floor, Straight Block,
Ocean Centre, 5 Canton Rd.
Tsimshatsui, Kowloon
Hong Kong
Tel: (852) 2737-1600
Fax: (852) 2736-9960
Tel: 81-043-299-2309
Fax: 81-043-299-2408
Email: cnjwge tevm2.nsc.com
a
a
a
a
Deutsch Tel:
English Tel:
Fran3ais Tel:
Italiano Tel:
(
(
(
(
49) 0-180-530 85 85
49) 0-180-532 78 32
49) 0-180-532 93 58
49) 0-180-534 16 80
National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.
相关型号:
©2020 ICPDF网 联系我们和版权申明