SY69753LHI-TR [MICROCHIP]

IC CLK DATA REC SDH 155MBPS;
SY69753LHI-TR
型号: SY69753LHI-TR
厂家: MICROCHIP    MICROCHIP
描述:

IC CLK DATA REC SDH 155MBPS

文件: 总13页 (文件大小:483K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
SY69753L  
3.3V, 125Mbps, 155Mbps Clock  
and Data Recovery  
Use lower-power SY69753AL for new designs  
General Description  
Features  
The SY69753L is a complete Clock Recovery and Data  
Retiming integrated circuit for OC-3/STS-3 applications  
at 155Mbps NRZ. The device is ideally suited for  
SONET/SDH/ATM applications and other high-speed  
data transmission systems.  
3.3V power supply  
SONET/SDH/ATM compatible  
Clock and data recovery for 125Mbps/155Mbps NRZ  
data stream  
Two on-chip PLLs: one for clock generation and  
another for clock recovery  
Clock recovery and data retiming is performed by  
synchronizing the on-chip VCO directly to the incoming  
data stream. The VCO center frequency is controlled by  
the reference clock frequency and the selected divide  
ratio. On-chip clock generation is performed through the  
use of a frequency multiplier PLL with a byte rate source  
as reference.  
Selectable reference frequencies  
Differential PECL high-speed serial I/O  
Line receiver input: no external buffering needed  
Link fault indication  
100k ECL compatible I/O  
The SY69753L also includes a link fault detection circuit.  
Industrial temperature range (–40°C to +85°C)  
Complies with Bellcore, ITU/CCITT and ANSI  
Datasheets and support documentation can be found on  
Micrel’s web site at: www.micrel.com.  
specifications for OC-3 applications  
Available in 32-pin EPAD-TQFP  
Applications  
Ethernet media converter(m)  
SONET/SDH/ATM OC-3  
Proprietary architecture at 135Mbps to 180Mbps  
Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com  
M9999-120307-F  
hbwhelp@micrel.com or (408) 955-1690  
December 2007  
Micrel, Inc.  
SY69753L  
Ordering Information(1)  
Part Number  
Package  
Operating  
Range  
Package  
Marking  
Lead  
Finish  
Type  
H32-1  
H32-1  
H32-1  
SY69753LHI  
Industrial  
Industrial  
Industrial  
SY69753LHI  
SY69753LHI  
Sn-Pb  
Sn-Pb  
SY69753LHITR(2)  
SY69753LHG(3)  
SY69753LHG with  
Pb-Free bar-line indicator  
NiPdAu  
Pb-Free  
SY69753LHGTR(2, 3)  
H32-1  
Industrial  
SY69753LHG with  
Pb-Free bar-line indicator  
NiPdAu  
Pb-Free  
Notes:  
1. Contact factory for die availability. Dice are guaranteed at TA = 25°C, DC Electricals only.  
2. Tape and Reel.  
3. Recommended for new designs.  
Pin Configuration  
32-Pin EPAD-TQFP (H32-1)  
M9999-120307-F  
hbwhelp@micrel.com or (408) 955-1690  
2
December 2007  
Micrel, Inc.  
SY69753L  
Pin Description  
Inputs  
Pin Number Pin Name  
Type  
Pin Name  
2
3
RDINP  
RDINN  
Differential Serial Data Input: These built-in line receiver inputs are connected to the differential  
PECL  
receive serial data stream. An internal receive PLL recovers the embedded clock  
(RCLK) and data (RDOUT) information.  
5
REFCLK  
CD  
TTL Input  
Reference Clock: This input is used as the reference for the internal frequency  
synthesizer and the "training" frequency for the receiver PLL to keep it centered in the  
absence of data coming in on the RDIN inputs.  
26  
PECL  
Input  
Carrier Detect: This input controls the recovery function of the Receive PLL and can be  
driven by the carrier detect output of optical modules or from external transition  
detection circuitry. When this input is HIGH, the input data stream (RDIN) is recovered  
normally by the Receive PLL. When this input is LOW the data on the inputs RDIN will  
be internally forced to a constant LOW, the data outputs RDOUT will remain LOW, the  
Link Fault Indicator output LFIN forced LOW and the clock recovery PLL forced to look  
onto the clock frequency generated from REFCLK.  
32  
25  
DIVSEL1  
DIVSEL2  
TTL Input  
TTL Input  
Divider Select: These inputs select the ratio between the output clock frequency  
(RCLK/TCLK) and the REFCLK input frequency as shown in the “Reference Frequency  
Selection” table.  
16  
CLKSEL  
Clock Select: This input is used to select either the recovered clock of the receiver PLL  
(CLKSEL = HIGH) or the clock of the frequency synthesizer (CLKSEL = LOW) to the  
TCLK outputs.  
Outputs  
Pin Number Pin Name  
Type  
Pin Name  
31  
LFIN  
TTL  
Output  
Link Fault Indicator: This output indicates the status of the input data stream RDIN.  
Active HIGH signal is indicating when the internal clock recovery PLL has locked onto  
the incoming data stream. LFIN will go HIGH if CD is HIGH and RDIN is within the  
frequency range of the Receive PLL (1000ppm) and will be alternating if not. LFIN is an  
asynchronous output.  
23  
24  
RDOUTN  
RDOUTP  
Differential Receive Data Output: These ECL 100K outputs represent the recovered data from the  
PECL  
input data stream (RDIN). This recovered data is specified against the rising edge of  
RCLK.  
20  
21  
RCLKN  
RCLKP  
Differential Clock Output: These ECL 100K outputs represent the recovered clock used to sample  
PECL the recovered data (RDOUT).  
18  
17  
TCLKP  
TCLKN  
Differential Clock Output: These ECL 100K outputs represent either the recovered clock (CLKSEL  
PECL  
= HIGH) used to sample the recovered data (RDOUT) or the transmit clock of the  
frequency synthesizer (CLKSEL = LOW).  
9
10  
PLLSP  
PLLSN  
Clock Synthesis PLL Loop Filter: External loop filter pins for the clock synthesis PLL.  
14  
15  
PLLRN  
PLLRP  
Clock Recovery PLL Loop Filter: External loop filter pins for the receiver PLL.  
Power and Ground  
Pin Number Pin Name  
Type  
Pin Name  
27, 28  
29, 30  
19, 22  
12, 13  
1, 4, 6, 7, 8  
11  
VCC  
VCCA  
VCCO  
GND  
Power Supply.(1)  
Analog Power Supply Voltage.(1)  
Output Supply Voltage.(1)  
Ground.  
NC  
No connect.  
GNDA  
Analog Ground.  
Note:  
1. VCC, VCCA, VCCO must be the same value.  
M9999-120307-F  
hbwhelp@micrel.com or (408) 955-1690  
3
December 2007  
Micrel, Inc.  
SY69753L  
Absolute Maximum Ratings(1)  
Operating Ratings(2)  
Supply Voltage (VCC)......................................-0.5V to +5.0V  
Input Voltage (VIN) ..............................................-0.5V to VCC  
Input Voltage (VCC) .............................. +3.15V to +3.45V  
Ambient Temperature (TA) .....................40°C to +85°C  
Junction Temperature (TJ)....................................+125°C  
Package Thermal Resistance(3)  
Output Current (IOUT  
)
Continuous...........................................................±50mA  
Surge..................................................................±100mA  
Lead Temperature (soldering, 20sec.) .....................+260°C  
Storage Temperature (Ts).......................... -65°C to +150°C  
EPAD-TQFP (θJA)  
Still-air....................................................... 28°C/W  
500lfpm..................................................... 20°C/W  
EPAD-TQFP (θJC)............................................. 4°C/W  
DC Electrical Characteristics  
TA = –40°C to +85°C, unless otherwise noted.  
Symbol  
VCC  
Parameter  
Condition  
Min  
Typ  
3.3  
Max  
3.45  
230  
Units  
V
Power Supply Voltage  
Power Supply Current  
3.15  
ICC  
170  
mA  
PECL 100K DC Electrical Characteristics  
VCC = VCCO = VCCA = 3.3V ±5%; TA = –40°C to +85°C, unless otherwise noted.  
Symbol  
VIH  
Parameter  
Condition  
Min  
Typ  
Max  
Units  
V
Input HIGH Voltage  
Input LOW Voltage  
Output HIGH Voltage  
Output LOW Voltage  
Input LOW Current  
VCC-1.165  
VCC-1.810  
VCC-1.075  
VCC-1.860  
0.5  
VCC-0.880  
VCC-1.475  
VCC-0.830  
VCC-1.570  
VIL  
V
VOH  
VOL  
IIL  
50to VCC-2V  
50to VCC-2V  
VIN = VIL (Min)  
V
V
µA  
TTL DC Electrical Characteristics  
VCC = VCCO = VCCA = 3.3V ±5%; TA = –40°C to +85°C, unless otherwise noted.  
Symbol  
VIH  
Parameter  
Condition  
Min  
Typ  
Max  
VCC  
0.8  
Units  
Input HIGH Voltage  
Input LOW Voltage  
Output HIGH Voltage  
Output LOW Voltage  
Input HIGH Current  
2.0  
V
V
V
V
VIL  
VOH  
VOL  
IOH = -0.4mA  
IOL = 4mA  
2.0  
0.5  
IIH  
VIN = 2.7V, VCC = Max.  
VIN = VCC, VCC = Max.  
-125  
µA  
µA  
+100  
IIL  
Input LOW Voltage  
VIN = 0.5V, VCC = Max.  
-300  
-15  
µA  
IOS  
Output Short Circuit Current  
VOUT = 0V, (max., 1 sec.)  
-100  
mA  
Notes:  
1. Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not  
implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for  
extended periods may affect device reliability.  
2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.  
3. Numbers valid with proper thermal design of PCB and exposed pad soldered to island on PCB. Refer to Figure on page 13.  
M9999-120307-F  
hbwhelp@micrel.com or (408) 955-1690  
4
December 2007  
Micrel, Inc.  
SY69753L  
AC Electrical Characteristics  
VCC = VCCO = VCCA = 3.3V ±5%; TA = –40°C to +85°C, unless otherwise noted.  
Symbol Parameter  
Condition  
Min  
Typ  
Max  
Units  
fVCO  
VCO Center Frequency  
fREFCLK x Byte Rate  
Nominal  
800  
1250  
MHz  
%
VCO Center Frequency  
Tolerance  
5
ΔfVCO  
tACQ  
tCPWH  
tCPWL  
tDV  
Acquisition Lock Time  
REFCLK Pulse Width HIGH  
REFCLK Pulse Width LOW  
Data Valid  
50to VCC-2V  
50to VCC-2V  
VIN = VIL (Min)  
15  
µs  
ns  
ns  
ps  
ps  
ns  
4
4
1/(2xfRCLK) -200  
1/(2xfRCLK) -200  
tDH  
Data Hold  
tir  
REFCLK Input Rise Time  
Output Duty Cycle (RCLK/TCLK)  
0.5  
2
tODC  
45  
55  
% of  
UI  
tRSKEW  
tr, tf  
Recovered Clock Skew  
-200  
100  
+200  
400  
ps  
ps  
ECL Output Rise/Fall Time  
(20% to 80%)  
50to VCC-2  
Timing Waveforms  
M9999-120307-F  
hbwhelp@micrel.com
or (408) 955-1690  
5
December 2007  
Micrel, Inc.  
SY69753L  
Functional Block  
The total loop dynamic of the clock recovery PLL  
provides jitter tolerance which is better than the  
specified tolerance in GR-253-CORE.  
Functional Description  
Clock Recovery  
Clock Recovery, as shown in the block diagram,  
generates a clock that is at the same frequency as the  
incoming data bit rate at the Serial Data input. The  
clock is phase aligned by a PLL so that it samples the  
data in the center of the data eye pattern.  
Lock Detect  
The SY69753L contains a link fault indication circuit,  
which monitors the integrity of the serial data inputs. If  
the received serial data fails the frequency test, then  
the PLL will be forced to lock to the local reference  
clock. This will maintain the correct frequency of the  
recovered clock output under loss of signal or loss of  
lock conditions. If the recovered clock frequency  
deviates from the local reference clock frequency by  
more than approximately 1000ppm, the PLL will be  
declared out of lock. The lock detect circuit will poll the  
input data stream in an attempt to reacquire lock to  
data. If the recovered clock frequency is determined to  
be within approximately 1000ppm, the PLL will be  
declared in lock and the lock detect output will go  
active.  
The phase relationship between the edge transitions  
of the data and those of the generated clock are  
compared by a phase/frequency detector. Output  
pulses from the detector indicate the required  
direction of phase correction. These pulses are  
smoothed by an integral loop filter. The output of the  
loop filter controls the frequency of the Voltage  
Controlled Oscillator (VCO), which generates the  
recovered clock.  
Frequency stability, without incoming data, is  
guaranteed by an alternate reference input (REFCLK)  
that the PLL locks onto when data is lost. If the  
Frequency of the incoming signal varies by greater  
than approximately 1000ppm with respect to the  
synthesizer frequency, the PLL will be declared out of  
lock, and the PLL will lock to the reference clock.  
Performance  
The SY69753L PLL complies with the jitter  
specifications proposed for SONET/SDH equipment  
defined by the Bellcore Specifications: GR-253-  
CORE, Issue 2, December 1995 and ITU-T  
Recommendations: G.958 document, when used with  
differential inputs and outputs.  
The loop filter transfer function is optimized to enable  
the PLL to track the jitter, yet tolerate the minimum  
transition density expected in a received SONET data  
signal. This transfer function yields a 30µs data  
stream of continuous 1's or 0's for random incoming  
NRZ data.  
M9999-120307-F  
hbwhelp@micrel.com
or (408) 955-1690  
6
December 2007  
Micrel, Inc.  
SY69753L  
Jitter Transfer  
Input Jitter Tolerance  
Input jitter tolerance is defined as the peak-to-peak  
amplitude of sinusoidal jitter applied on the input  
signal that causes an equivalent 1dB optical/electrical  
power penalty. SONET input jitter tolerance  
requirement condition is the input jitter amplitude that  
causes an equivalent of 1dB power penalty.  
Jitter transfer function is defined as the ratio of jitter on  
the output OC-N/STS-N signal to the jitter applied on  
the input OC-N/STS-N signal versus frequency. Jitter  
transfer requirements are shown in Figure 2.  
Jitter Generation  
The jitter of the serial clock and serial data outputs  
shall not exceed .01 U.I. rms when a serial data input  
with no jitter is presented to the serial data inputs.  
OC/STS-N  
Level  
f0  
(Hz)  
f1  
(Hz)  
f2  
(Hz)  
f3  
(Hz)  
ft  
(Hz)  
OC/STS-N  
Level  
fc  
(kHz)  
P
(dB)  
3
10  
30  
300  
6.5  
65  
3
130  
0.1  
Figure 1. Input Jitter Tolerance  
Figure 2. Jitter Transfer  
M9999-120307-F  
hbwhelp@micrel.com or (408) 955-1690  
7
December 2007  
Micrel, Inc.  
SY69753L  
Loop Filter Components(1)  
R1 = 350Ω  
C1 = 1.5µF (X7R Dielectric)  
Note:  
R2 = 680Ω  
C2 = 1.0µF (X7R Dielectric)  
1. Suggested values. Values may vary for different applications.  
Reference Frequency Selection  
DIVSEL1  
DIVSEL2  
fRCLK/fREFCLK  
0
0
1
1
0
1
0
1
8
10  
16  
20  
M9999-120307-F  
hbwhelp@micrel.com or (408) 955-1690  
8
December 2007  
Micrel, Inc.  
SY69753L  
Application Example  
Note:  
C3, C4 are optional.  
C1 = 1.5µF  
C2 = 1.0µF  
R1 = 350Ω  
R2 = 680Ω  
R3 through R10 = 5kΩ  
R12 = 12kΩ  
R13 = 130Ω  
M9999-120307-F  
hbwhelp@micrel.com
or (408) 955-1690  
9
December 2007  
Micrel, Inc.  
SY69753L  
Bill of Materials  
Item  
Part Number  
Manufacturer  
Description  
Qty.  
C1  
ECU-V1H104KBW  
ECU-V1H104KBW  
ECU-V1H104KBW  
Panasonic(1)  
1.5µF Ceramic Capacitor, Size 1206, X7R Dielectric,  
Loop Filter, Critical  
1
C2  
Panasonic(1)  
Panasonic(1)  
1.0µF Ceramic Capacitor, Size 1206, X7R Dielectric,  
Loop Filter, Critical  
1
2
C3, C4  
0.47µF Ceramic Capacitor, Size 1206, X7R Dielectric,  
Loop Filter, Optional  
C5  
C6  
ECS-T1ED226R  
Panasonic(1)  
Panasonic(1)  
22µF Tantalum Electrolytic Capacitor, Size D  
1
1
ECU-V1H104KBW  
0.1µF Ceramic Capacitor, Size 1206, X7R Dielectric  
Power Supply Decoupling  
C7, C8, C9, C10  
C19  
ECS-T1EC685R  
ECJ-3YB1E105K  
Panasonic(1)  
Panasonic(1)  
6.8µF Tantalum Electrolytic Capacitor, Size C  
4
1
0.1µF Ceramic Capacitor, Size 1206, X7R Dielectric  
VEEA Decoupling  
C11, C13  
C15, C17  
C20  
ECU-V1H104KBW  
ECU-V1H104KBW  
ECU-V1H104KBW  
ECU-V1H103KBW  
ECU-V1H103KBW  
ECU-V1H103KBW  
Panasonic(1)  
Panasonic(1)  
Panasonic(1)  
Panasonic(1)  
Panasonic(1)  
Panasonic(1)  
0.1µF Ceramic Capacitor, Size 1206, X7R Dielectric  
VCCO/VCC Decoupling  
1
1
1
1
1
1
0.1µF Ceramic Capacitor, Size 1206, X7R Dielectric  
VCCA/VEEA Decoupling  
0.1µF Ceramic Capacitor, Size 1206, X7R Dielectric  
VEEA Decoupling  
C12, C14  
C16, C18  
C21  
0.01µF Ceramic Capacitor, Size 1206, X7R Dielectric  
VCCO/VCC Decoupling  
0.01µF Ceramic Capacitor, Size 1206, X7R Dielectric  
VCCA/VEEA Decoupling  
0.01µF Ceramic Capacitor, Size 1206, X7R Dielectric  
VEEA Decoupling  
D1  
D2  
1N4148  
Diode  
1
1
P300-ND/P301-ND  
Panasonic(1)  
T-1 3/4, Red LED  
J1, J2, J3, J4, J5, 142-0701-851  
J6, J7, J8, J9,  
Johnson  
Gold Plated, Jack, SMA, PCB Mount  
12  
Components(2)  
J10, J11, J12  
L1, L2, L3  
Q1  
BLM21A102F  
NTE123A  
Murata(3)  
NTE(4)  
Ferrite Beads, Power Noise Suppression  
2N2222A Buffer/Driver Transistor, NPN  
3
1
1
R1  
350Resistor, 2%, Size 1206, Loop Filter Component,  
Critical  
R2  
680Resistor, 2%, Size 1206, Loop Filter Component,  
Critical  
1
8
R3, R4, R5, R6,  
R7, R8, R9, R10  
5kPull-up Resistor, 2%, Size 1206  
R11  
R12  
1kPull-down Resistor, 2%, Size 1206  
12kResistor, 2%, Size 1206  
1
1
1
1
R13  
130Pull-up Resistor, 2%, Size 1206  
SPST, Gold Finish, Sealed Dip Switch  
SW1  
Notes:  
206-7  
CTS(5)  
1. Panasonic: www.panasonic.com.  
2. Johnson Components: www.johnson-components.com.  
3. Murata: www.murata.com.  
4. NTE: www.nte.com.  
5. CTS: www.cts.com.  
M9999-120307-F  
hbwhelp@micrel.com
or (408) 955-1690  
10  
December 2007  
Micrel, Inc.  
SY69753L  
6. Maintain low jitter on the REFCLK input. Isolate the  
Appendix A  
Layout and General Suggestions  
XTAL oscillator from power supply noise by adequately  
decoupling. Keep XTAL oscillator close to device, and  
minimize capacitive coupling from adjacent signals.  
1. Establish controlled impedance stripline, microstrip, or  
coplanar construction techniques.  
7. Higher speed operation may require use of  
fundamental-tone (third-overtone typically has more  
jitter) crystal-based oscillator for optimum performance.  
Evaluate and compare candidates by measuring  
TXCLK jitter.  
2. Signal paths should have approximately the same width  
as the device pads.  
3. All differential paths are critical timing paths, where  
skew should be matched to within ±10ps.  
8. All unused outputs require termination. To conserve  
power, unused PECL outputs can be terminated with a  
1kresistor to VEE.  
4. Signal trace impedance should not vary more than  
±5%. If in doubt, perform TDR analysis of all high-speed  
signal traces.  
5. Maintain compact filter networks as close to filter pins  
as possible. Provide ground plane relief under filter path  
to reduce stray capacitance. Be careful of crosstalk  
coupling into the filter network.  
M9999-120307-F  
11  
December 2007  
Micrel, Inc.  
SY69753L  
Package Information  
32-Pin EPAD-TQFP (H32-1)  
M9999-120307-F  
hbwhelp@micrel.com
or (408) 955-1690  
12  
December 2007  
Micrel, Inc.  
SY69753L  
PCB Thermal Consideration for 32-Pin EPAD-TQFP Package  
MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA  
TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com  
The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for  
its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.  
Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a  
product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for  
surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant  
injury to the user. A Purchaser’s use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser’s own risk  
and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.  
© 2005 Micrel, Incorporated.  
M9999-120307-F  
hbwhelp@micrel.com
or (408) 955-1690  
13  
December 2007  

相关型号:

SY69753LHITR

3.3V, 125Mbps, 155Mbps Clock and Data Recovery
MICREL

SY69753L_06

3.3V, 125Mbps, 155Mbps Clock and Data Recovery
MICREL

SY69753L_07

3.3V, 125Mbps, 155Mbps Clock and Data Recovery
MICREL

SY69754AL

3.3V, 622Mbps Clock and Data Recovery
MICREL

SY69754ALHG

3.3V, 622Mbps Clock and Data Recovery
MICREL

SY69754ALHGTR

3.3V, 622Mbps Clock and Data Recovery
MICREL

SY69754AL_07

3.3V, 622Mbps Clock and Data Recovery
MICREL

SY69952

OC-3/STS-3 CLOCK RECOVERING TRANSCEIVER
MICREL

SY69952A

OC-3/STS-3 CLOCK RECOVERING TRANSCEIVER
MICREL

SY69952AZC

ATM/SONET TRANSCEIVER|SOP|28PIN|PLASTIC
MICREL

SY69952ZC

OC-3/STS-3 CLOCK RECOVERING TRANSCEIVER
MICREL

SY69952ZH

OC-3/STS-3 CLOCK RECOVERING TRANSCEIVER
MICREL