ISL54233IRTZ [INTERSIL]
Wideband Differential 3:1 Multiplexer; 宽带差分3 : 1多路复用器型号: | ISL54233IRTZ |
厂家: | Intersil |
描述: | Wideband Differential 3:1 Multiplexer |
文件: | 总18页 (文件大小:1058K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
Wideband Differential 3:1 Multiplexer
ISL54233
Features
The Intersil ISL54233 is a single supply differential 3 to 1
multiplexer that operates from a single supply in the range of
2.7V to 4.6V. It was designed to multiplex between three
different differential data sources, allowing the multiplexing of
USB 2.0 high speed data signals, UART data signals and digital
video through a common headphone connector in Personal
Media Players and other portable battery powered devices.
• High Speed (480Mbps) and Full Speed (12Mbps) Signaling
Capability per USB 2.0 on All Ports
• Digital Video Transmission
• COM Pins Allow Negative Swings to -2V
• All Switches OFF Mode
• Power OFF Protection
The switch channels have low ON capacitance and high
bandwidth (1.6GHz) to pass USB high speed signals (480Mbps)
and digital video signals with minimal edge and phase distortion
and can swing rail-to-rail to pass UART and full-speed USB
signals.
• COM Pins Overvoltage Tolerant to 5.5V
• Low ON Capacitance @ 240MHz . . . . . . . . . . . . . . . . . . 2.8pF
• -3dB Frequency. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1.6GHz
• Single Supply Operation (V ) . . . . . . . . . . . . . . . . 2.7V to 4.6V
DD
All channels of the multiplexer can be turned OFF (disabled) by
driving the C0 and C1 logic pins to the low state.
• Available 12 Ld UTQFN and 12 Ld TQFN Packages
• Compliant with USB 2.0 Short Circuit Requirements Without
Additional External Components
The ISL54233 is available in a tiny 12 Ld 2.2mmx1.4mm
ultra-thin QFN and 12 Ld 3mmx3mm TQFN package. It operates
over a temperature range of -40°C to +85°C.
• Pb-Free (RoHS Compliant)
Applications
• MP4 and Other Personal Media Players
• Mobile Phone/Smart Phone
• Tablets, Readers, GPS and MHL
Related Literature
• Technical Brief TB363 “Guidelines for Handling and
Processing Moisture Sensitive Surface Mount Devices
(SMDs)”
1
0
3.3V
V
BUS
µCONTROLLER
VDD
C0
C1
-1
-2
-3
3D-
USB
LOGIC
TRANSCEIVER
3D+
4MΩ
2D-
COM -
COM +
DIGITAL
VIDEO
2D+
-4
1D-
R
= 50Ω
L
UART
1D+
V
= 0dBm, 0.86VDC BIAS
IN
ISL54233
GND
1M
10M
100M
1G 2G
FREQUENCY (Hz)
FIGURE 1. TYPICAL APPLICATION
FIGURE 2. BANDWIDTH CHARACTERISTICS CURVE
December 21, 2011
FN7918.0
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1-888-INTERSIL or 1-888-468-3774 | Copyright Intersil Americas Inc. 2011. All Rights Reserved
Intersil (and design) is a trademark owned by Intersil Corporation or one of its subsidiaries.
All other trademarks mentioned are the property of their respective owners.
1
ISL54233
Pin Configuration
12 LD 2.2X1.4 UTQFN
TOP VIEW
12 LD 3x3 TQFN
TOP VIEW
3D-
V
C0
3D-
12
V
C0
DD
DD
12
11
10
11
10
PD
4MΩ
4MΩ
LOGIC
CONTROL
LOGIC
CONTROL
1
9
8
3D+
2D-
C1
3D+
2D-
1
2
9
8
7
C1
COM -
COM +
COM -
2
3
2D+
3
7
2D+
COM +
4MΩ
4MΩ
4
5
6
GND
4
5
6
1D-
1D+
1D-
1D+
GND
NOTE:
1. ISL54233 switches shown for C1 = Logic “1” and C0 = Logic “0”.
Pin Descriptions
Truth Table
UTQFN
TQFN
NAME
3D+
2D-
FUNCTION
USB3/DV Differential Input
USB2/DV Differential Input
USB2/DV Differential Input
USB1/DV Differential Input
USB1/DV Differential Input
C1
C0
MODE
Wired-OR Audio
USB/DV #1
COMMENTS
1
2
1
0
0
All switches open
1D- and 1D+ ON
2D- and 2D+ ON
3D- and 3D+ ON
2
0
1
3
3
2D+
1D-
1
0
USB/DV #2
4
4
1
1
USB/DV #3
5
5
1D+
C0, C1: Logic “0” when ≤ 0.5V or float, Logic “1” when ≥ 1.4V with V in
DD
range of 2.7V to 3.6V.
6
6
GND Ground Connection
COM+ Data Common Pin
COM- Data Common Pin
7
7
8
8
9
9
C1
C0
Digital Control Input
10
11
12
-
10
11
12
PAD
Digital Control Input
V
Power Supply
DD
3D-
USB3/DV Differential Input
Thermal Pad. Tie to Ground or Float
PAD
FN7918.0
December 21, 2011
2
ISL54233
Ordering Information
PART
MARKING
TEMP. RANGE
PACKAGE
(Pb-Free)
PKG.
DWG. #
PART NUMBER
(°C)
ISL54233IRUZ-T (Notes 2, 3)
ISL54233IRUZ-T7A (Notes 2, 3)
HM
-40 to +85
-40 to +85
12 Ld 2.2mmx1.4mm UTQFN (Tape and Reel)
L12.2.2x1.4A
L12.2.2x1.4A
HM
12 Ld 2.2mmx1.4mm UTQFN (Tape and Reel)
(250pc Reel)
ISL54233IRTZ (Note 4)
ISL54233IRTZ-T (Note 2, 4)
NOTES:
4233
4233
-40 to +85
-40 to +85
12 Ld 3mmx3mm TQFN
L12.3x3A
L12.3x3A
12 Ld 3mmx3mm TQFN (Tape and Reel)
2. Please refer to TB347 for details on reel specifications.
3. These Intersil Pb-free plastic packaged products employ special Pb-free material sets; molding compounds/die attach materials and NiPdAu
plate - e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products
are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
4. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte
tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil
Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
5. For Moisture Sensitivity Level (MSL), please see device information page for ISL54233. For more information on MSL please see techbrief TB363.
FN7918.0
December 21, 2011
3
ISL54233
Absolute Maximum Ratings
Thermal Information
V
to GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to 5.5V
Thermal Resistance (Typical)
12 Ld UTQFN Package (Notes 7, 10) . . . . .
12 Ld TQFN Package (Notes 8, 9) . . . . . . .
Maximum Junction Temperature (Plastic Package) . . . . . . . . . . . +150°C
Maximum Storage Temperature Range. . . . . . . . . . . . . . . . . -65°C to +150°C
Pb-Free Reflow Profile . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . see link below
http://www.intersil.com/pbfree/Pb-FreeReflow.asp
θ
(°C/W)
155
58
θ
JC
(°C/W)
90
1.0
DD
JA
Input Voltages
1D+, 1D-, 2D+, 2D-, 3D+, 3D- . . . . . . . . . . . . . . . . . . . . . . . . . . -2V to 5.5V
C0, C1 (Note 6) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to 5.5V
Output Voltages
COM-, COM+ . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -2V to 5.5V
Continuous Current (1D-, 1D+, 2D-, 2D+, 3D-, 3D+). . . . . . . . . . . . . . . . . ±40mA
Peak Current (1D-, 1D+, 2D-, 2D+, 3D-, 3D+)
(Pulsed 1ms, 10% Duty Cycle, Max) . . . . . . . . . . . . . . . . . . . . . . ±100mA
ESD Rating:
Operating Conditions
Human Body Model (Tested per JESD22-A114F) . . . . . . . . . . . . . . . >5kV
Machine Model (Tested per JESD22-A115B) . . . . . . . . . . . . . . . . . >400V
Charged Device Model (Tested per JESD22-C110D) . . . . . . . . . . . . >2kV
Latch-up (Tested per JESD-78B; Class 2, Level A). . . . . . . . . . . . . . . . .at +85°C
Temperature Range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .-40°C to +85°C
Supply Voltage Range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2.7V to 4.6V
CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product
reliability and result in failures not covered by warranty.
NOTES:
6. Signals on C1 and C0 exceeding GND by specified amount are clamped. Limit current to maximum current ratings.
7. θ is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
JA
8. θ is measured in free air with the component mounted on a high effective thermal conductivity test board with “direct attach” features. See Tech
JA
Brief TB379.
9. For θ , the “case temp” location is the center of the exposed metal pad on the package underside.
JC
10. For θ , the “case temp” location is taken at the package top center.
JC
Electrical Specifications - 2.7V to 3.6V Supply Test Conditions: V = +3.0V, GND = 0V, V , V
= 1.4V, V , V
= 0.5V,
UNITS
DD
C0H C1H C0L C1L
(Note 11), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, -40°C to +85°C.
MIN
(Notes
12, 13) TYP 12, 13)
MAX
(Notes
TEMP
(°C)
PARAMETER
TEST CONDITIONS
ANALOG SWITCH CHARACTERISTICS
Analog Signal Range, V
ANALOG
V
V
= 2.7V to 4.6V
Full
25
-1
-
V
V
Ω
DD
DD
DD
8
ON-Resistance, r
ON
= 2.7V, I
= 17mA, V or V = 0V to 400mV
D+ D-
-
6
COMx
(see Figure 5, Note 15)
Full
25
-
-
10
0.5
0.55
0.8
1.2
15
Ω
r
Matching Between Channels, Δr
V
= 2.7V, I
COMx
= 17mA, V or V = Voltage at max r
,
-
0.07
Ω
ON
ON
ON
DD
(Notes 15, 16)
D+ D- ON
Full
25
-
-
Ω
r
Flatness, r
FLAT(ON)
V
= 2.7V, I
= 17mA, V or V = 0V to 400mV,
COMx D+ D-
-
-
0.32
Ω
DD
(Notes 14, 15)
Full
+25
Full
25
-
Ω
ON-Resistance, r
ON
V
= 3.3V, I
= 17mA, V or V = 3.3V (see Figure 5,
COMx D+ D-
-
9.5
Ω
DD
Note 15)
-
-
-
-
-
-
20
Ω
OFF Leakage Current, I
or
V
V
= 4.6V, All OFF Mode (C0 = 0.5V, C1 = 0.5V), V
COM-
or
-15
-20
-20
-25
15
nA
nA
nA
nA
XD+(OFF)
DD
I
, I
= 0.3V, 3.3V, V
or V = 3.3V, 0.3V
XD-(OFF) COMX(OFF)
COM+
XD+
XD-
Full
25
20
ON Leakage Current, I
XD+(ON)
or
V
= 4.6V, V
XD+
or V = 0.3V, 3.3V, V
XD- COM-
or V
COM+
= 0.3V,
20
DD
I
, I
3.3V
XD-(ON) COMX(ON)
Full
25
DPDT DYNAMIC CHARACTERISTICS
All OFF to ON or ON to All OFF Address
V
V
= 2.7V, R = 50Ω, C = 10pF, (see Figure 3)
25
25
-
-
125
125
-
-
ns
ns
DD
DD
L
L
Transition Time, t
TRANS
Data Channel to Data Channel Address
Transition Time, t
= 2.7V, R = 50Ω, C = 10pF, (see Figure 3)
L
L
TRANS
Break-Before-Make Time Delay, t
V
V
= 3.6V, R = 50Ω, C = 10pF, (see Figure 4)
25
25
-
-
30
75
-
-
ns
ps
D
DD
DD
L
L
Skew, (t
t
)
= 3.0V, R = 45Ω, C = 10pF, t = t = 500ps at 480Mbps,
L L R F
SKEWOUT - SKEWIN
(Duty Cycle = 50%) (see Figure 8)
Total Jitter, t
V
= 3.0V, R = 50Ω, C = 10pF, t = t = 500ps at 480Mbps 25
-
210
-
ps
J
DD
L
L
R
F
FN7918.0
December 21, 2011
4
ISL54233
Electrical Specifications - 2.7V to 3.6V Supply Test Conditions: V = +3.0V, GND = 0V, V , V
= 1.4V, V , V
= 0.5V,
DD
C0H C1H
C0L C1L
(Note 11), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, -40°C to +85°C. (Continued)
MIN
MAX
TEMP
(°C)
(Notes
12, 13) TYP 12, 13)
(Notes
PARAMETER
TEST CONDITIONS
= 3.0V, R = 45Ω, C = 10pF, (see Figure 8)
UNITS
ps
Rise/Fall Degradation (Propagation
V
25
-
250
-
DD
L
L
Delay), t
PD
Crosstalk
V
V
= 3.0V, R = 50Ω, f = 240MHz
25
25
25
25
25
-
-
-
-
-
-36
-32
1.6
3
-
-
-
-
-
dB
dB
DD
DD
L
OFF-Isolation
= 3.0V, R = 50Ω, f = 240MHz
L
-3dB Bandwidth
OFF Capacitance, C
Signal = 0dBm, 0.2VDC offset, R = 50Ω
GHz
pF
L
, C
XD+OFF XD-OFF
f = 1MHz, V = 3.0V (see Figure 6)
DD
COM ON Capacitance, C
,
f = 1MHz, V = 3.0V (see Figure 6)
DD
6
pF
COM-(ON)
C
COM+(ON)
COM ON Capacitance, C
,
f = 240MHz, V = 3.0V
DD
25
-
2.8
-
pF
COM-(ON)
C
COM+(ON)
POWER SUPPLY CHARACTERISTICS
Power Supply Range, V
Full
25
2.7
4.6
8
V
DD
Positive Supply Current, I
(ALL OFF Mode)
V
V
V
V
= 3.6V, C1 = GND, C0 = GND
-
-
-
-
-
-
-
-
-
-
-
6.5
µA
µA
µA
µA
µA
µA
µA
µA
µA
µA
µA
DD
DD
DD
DD
DD
DD
DD
DD
Full
25
-
6.5
-
15
8
Positive Supply Current, I
(USB1 Mode)
= 3.6V, C1 = GND, C0 = V
DD
Full
25
15
8
Positive Supply Current, I
(USB2 Mode)
= 3.6V, C1 = V , C0 = GND
DD
6.5
-
Full
25
15
8
Positive Supply Current, I
(USB3 Mode)
= 3.6V, C0 = C1 = V
6.5
-
DD
Full
25
15
1
Power OFF COMx Current, I
V
V
V
= 0V, C0 = C1 = Float, COMx = 5.25V
= 0V, C0 = C1 = 5.25V
-
COMx
DD
DD
DD
Power OFF Logic Current, I , I
25
11
5
-
C0 C1
Power OFF D+/D- Current, I , I
= 0V, C0 = C1 = Float, XD- = XD+ = 5.25V
25
-
XD+ XD-
DIGITAL INPUT CHARACTERISTICS
C0, C1 Voltage Low, V , V
V
V
V
V
V
= 2.7V to 3.6V
Full
Full
Full
Full
Full
-
-
-
0.5
5.25
50
2
V
V
C0L C1L
C0, C1 Voltage High, V , V
DD
DD
DD
DD
DD
= 2.7V to 3.6V
1.4
-50
-2
C0H C1H
C0, C1 Input Current, I , I
= 3.6V, C0 = C1 = 0V or Float
= 3.6V, C0 = C1 = 3.6V
6.2
1.6
4
nA
µA
MΩ
C0L C1L
C0, C1 Input Current, I , I
C0H C1H
C0, C1 Pull-Down Resistor, R
= 3.6V, C0 = C1 = 3.6V, Measure current into C0 or C1 pin
-
-
Cx
and calculate resistance value.
NOTES:
11. V
= Input voltage to perform proper function.
logic
12. The algebraic convention, whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet.
13. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization
and are not production tested.
14. Flatness is defined as the difference between maximum and minimum value of ON-resistance over the specified analog signal range.
15. Limits established by characterization and are not production tested.
16. r matching between channels is calculated by subtracting the channel with the highest max r value from the channel with lowest max r value,
ON
ON
ON
between 1D+ and 1D- or between 2D+ and 2D- or between 3D+ and 3D-.
FN7918.0
December 21, 2011
5
ISL54233
Test Circuits and Waveforms
C
V
DD
V
t < 20ns
r
t < 20ns
f
C0,C1
LOGIC
INPUT
V
50%
C0,C1
V
INPUT
V
t
OUT
OFF
SWITCH
INPUT
COMx
SWITCH
INPUT
V
INPUT
C0, C1
V
OUT
90%
90%
C
L
10pF
R
50Ω
LOGIC
INPUT
L
GND
SWITCH
OUTPUT
0V
t
ON
Repeat test for all switches. C includes fixture and stray
L
Logic input waveform is inverted for switches that have the opposite logic
sense.
capacitance.
R
L
-----------------------
V
= V
OUT
(INPUT)
R
+ r
ON
L
FIGURE 3A. ADDRESS t
MEASUREMENT POINTS
FIGURE 3B. ADDRESS t
TEST CIRCUIT
TRANS
TRANS
FIGURE 3. SWITCHING TIMES
V
DD
C
3D- OR 3D+
2D- OR 2D+
V
V
C0
C1
V
V
LOGIC
INPUT
OUT
INPUT
COMx
1D- OR 1D+
C0, C1
C
R
50Ω
L
L
10pF
V
OUT
GND
LOGIC
INPUT
90%
SWITCH
OUTPUT
0V
t
D
Repeat test for all switches. C includes fixture and stray capacitance.
L
FIGURE 4B. TEST CIRCUIT
FIGURE 4A. MEASUREMENT POINTS
FIGURE 4. BREAK-BEFORE-MAKE TIME
V
DD
C
V
DD
C
r
= V /17mA
1
CTRL
ON
xD- OR xD+
xD- OR xD+
V
V
D- OR D+
C0
C1
0V
V
Cx
V
IMPEDANCE
ANALYZER
1
V
DD
V
OR
CxL
V
17mA
CxH
COMx
GND
COMx
GND
Repeat test for all switches.
Repeat test for all switches.
FIGURE 5. r TEST CIRCUIT
ON
FIGURE 6. CAPACITANCE TEST CIRCUIT
FN7918.0
December 21, 2011
6
ISL54233
Test Circuits and Waveforms(Continued)
V
DD
C
CTRL
SIGNAL
GENERATOR
50Ω
xD-
COMx
V
Cx
0V OR FLOAT
COMx
xD+
ANALYZER
N.C.
GND
50Ω
FIGURE 7. CROSSTALK TEST CIRCUIT
V
DD
C
t
ri
90%
V
DD
0V
C0
C1
50%
10%
90%
DIN+
DIN-
V
DD
t
skew_i
15.8Ω
OUT+
D+
D-
COM+
DIN+
DIN-
50%
45Ω
143Ω
C
L
10%
15.8Ω
143Ω
OUT-
COM-
t
fi
t
ro
45Ω
C
L
90%
10%
90%
50%
50%
10%
OUT+
OUT-
GND
t
skew_o
|tro - tri| Delay Due to Switch for Rising Input and Rising Output Signals
|tfo - tfi| Delay Due to Switch for Falling Input and Falling Output Signals
|tskew_0| Change in Skew through the Switch for Output Signals
|tskew_i| Change in Skew through the Switch for Input Signals
t
f0
FIGURE 8A. MEASUREMENT POINTS
FIGURE 8B. TEST CIRCUIT
FIGURE 8. SKEW TEST
FN7918.0
December 21, 2011
7
ISL54233
Application Block Diagram
3.3V
µCONTROLLER
100Ω
VDD
3D-
C0
C1
USB
LOGIC CONTROL
3D+
TRANSCEIVER
4MΩ
VBUS
2D-
COM -
DIGITAL
2D+
VIDEO
COM +
1D-
UART
1D+
ISL54233
GND
HEAD
PHONE
JACK
AUDIO
CODEC
ISL54406
These switches can also swing rail-to-rail and pass USB full-speed
(12Mbps) and UART signals with minimal distortion. See
Figure 17 for USB full-speed Eye Pattern taken with the switch in
the signal path.
Detailed Description
The ISL54233 device consists of dual SP3T (single pole/triple
throw) analog switches. It operates from a single DC power
supply in the range of 2.7V to 4.6V. It was designed to function as
a differential 3 to 1 multiplexer to select between three different
differential data signals. It is offered in tiny UTQFN and TQFN
packages for use in MP3 players, PDAs, cellphones, and other
personal media players.
The maximum normal operating signal range for the USB
switches is from -1V to V . The signal voltage at D- and D+
DD
should not be allowed to exceed the V voltage rail or go below
DD
ground by more than -1V for normal operation.
The device consists of six 6Ω data switches. It was designed to
pass high-speed USB differential data and digital video signals
with minimal edge and phase distortion. It can swing rail-to-rail to
pass UART and full-speed USB signals.
Fault Protection and Power-Off Protection
However, in the event that the USB 5.25V V
voltage were
BUS
shorted to one or both of the COM pins, the ISL54233 has fault
protection circuitry to prevent damage to the ISL54233 part. The
fault circuitry allows the signal pins (COM-, COM+, 1D-, 1D+, 2D-,
The COM pins can accept signals that swing below ground by as
much as -2V. This allows an audio source to be wired-OR
connected at the COM pins.
2D+, 3D-, 3D+) to be driven up to 5.25V while the V supply
DD
voltage is in the range of 0V to 4.6V. This fault condition causes
no stress to the IC.
The ISL54233 was specifically designed for MP3 players,
personal media players and cellphone applications that need to
combine three differential data channels into a single shared
connector, thereby saving space and component cost. This
functionality is shown in the Typical Application Block Diagram
on page 1.
In addition, when V is at 0V (ground) all switches are OFF and
DD
the fault voltage is isolated from the other side of the switch
(Power-Off Protection).
When V is in the range of 2.7V to 4.6V, the fault voltage will
DD
pass through to the output of an active switch channel.
Note: During the fault condition, normal operation is not
guaranteed until the fault condition is removed.
A detailed description of the switches is provided in the following
sections.
ISL54233 Operation
Data Switches
The discussion that follows will discuss using the ISL54233 in the
“Application Block Diagram” on page 8.
The six data switches (1D+, 1D-, 2D+, 2D-, 3D+, 3D-) are 6Ω
bidirectional switches that were specifically designed to pass
high-speed USB differential data signals in the range of 0V to
400mV. The switches have low capacitance and high bandwidth
to pass USB high-speed signals (480Mbps) with minimum edge
and phase distortion to meet USB 2.0 signal quality
specifications. See Figures 15 and 16 for high-speed Eye Pattern
taken with the switch in the signal path.
FN7918.0
December 21, 2011
8
ISL54233
USB/DV 1 Mode
POWER
The power supply connected at V (pin 11) provides power to
DD
the ISL54233 part. Its voltage should be kept in the range of
If the C1 pin = Logic “0” and C0 pin = Logic “1” the part will go
into USB/DV1 mode. The 1D- and 1D+ switches are ON and the
2D- and 2D+ switches and 3D- and 3D+ will be OFF (high
impedance).
2.7V to 4.6V. In a typical application, V will be in the range of
DD
2.7V to 4.3V and will be connected to the battery or LDO of the
MP3 player or cellphone.
USB/DV 2 Mode
A 0.01µF or 0.1µF decoupling capacitor should be connected
If the C1 = Logic “1” and C0 pin = Logic “0” the part will be in the
USB/DV2 mode. The 2D- and 2D+ switches will be ON and the
1D- and 1D+ switches and the 3D- and 3D+ will be OFF (high
impedance).
from the V pin to ground to filter out any power supply noise
DD
from entering the part. The capacitor should be located as close
to the V pin as possible.
DD
LOGIC CONTROL
USB/DV 3 Mode
The state of the ISL54233 device is determined by the voltage at
the C1 pin (pin 9) and the C0 pin (pin 10). Refer to the “Truth
Table” on page 2.
If the C1 pin = Logic “1” and C0 pin = Logic “1” the part will be in
the USB/DV3 mode. The 3D- and 3D+ switches are ON, and the
1D- and 1D+ switches and 2D- and 2D+ switches will be OFF
(high impedance).
The C1 pin and C0 pin are internally pulled low through 4MΩ
resistors to ground and can be tri-stated or left floating.
Printed Circuit Board Design for High
Frequency Performance
In 50Ω systems, the ISL54233 has a -3dB bandwidth of 1.6GHz
(see Figure 19).
The C1 pin and C0 pin can be driven with a voltage that is higher
than the V supply voltage. They can be driven up to 5.25V with
DD
the V supply in the range of 2.7V to 4.6V. Driving the logic
DD
higher than the supply rail will cause the logic current to
increase. With V = 2.7V and V
approximately 5.5µA.
= 5.25V, I
current is
To achieve this high bandwidth requires careful design and layout
of the PCB board. Signal traces must be designed to minimize
reflections and reduce parasitic resistance, inductance and
capacitance that degrade the frequency response performance.
DD
LOGIC
LOGIC
Logic Control Voltage Levels
With V in the range of 2.7V to 3.6V the logic levels are: C1,
DD
Figure 9 shows a picture of the engineering board used to
measure the frequency response of the ISL54233 part. The
board was specifically design for taking high frequency
bandwidth measurements. The board was made with special
materials and was carefully layed out using RF board techniques
to maximize it for high frequency operation.
C0 = Logic “0” (Low) when ≤ 0.5V or Floating. C1, C0 = Logic “1”
(High) when ≥ 1.4V.
ALL SWITCHES OFF Mode
If the C1 pin = Logic “0” and C0 pin = Logic “0” the part will be in
the ALL SWITCHES OFF mode. In this mode, the 3D- and 3D+
data switches, the 2D- and 2D+ data switches, and the 1D- and
1D+ data switches will be OFF (high impedance).
The next section, “Board Layout Guidelines”, will provide a list of
the PCB board requirements needed to get the maximum
bandwidth from the ISL54233 part when tested with a 50Ω
Network Analyzer.
The COM pins can accommodate signals that swing below
ground by as much as -2V. This allows an audio CODEC to be
connected to the COM pins when the device is in the all off state.
FIGURE 9. RF HIGH FREQUENCY BOARD
FN7918.0
December 21, 2011
9
ISL54233
• Route all controlled impedance signal lines on the top
BOARD LAYOUT GUIDELINES
(signal) layer with no vias or through holes. Vias or through
holes make it difficult to maintain a controlled impedance
and tend to generate reflections.
• The ISL54233 device must be soldered directly onto the
PCB board. No IC sockets can be used. Their parasitic
impedance will degrade the frequency performance.
• The signal trace lengths should be as short ( <1 inch from
SMA connector to the switch pin) and straight as possible. If
it becomes necessary to turn 90°, use two 45° turns or an
arc instead of making a single 90° turn. This reduces
reflections on the signal by minimizing impedance
discontinuities.
• The signal traces (1D+, 1D-, 2D+, 2D-, 3D+, 3D-, COM- and
COM+) must have a controlled (characteristic) impedance of
50Ω ±5%. Tight control on trace width and dielectric
thickness must be followed to get 50Ω lines. Impedance
tests results for controlled lines should be requested from
the board fabrication house.
• Use Edge - Launch SMA connectors for all signal lines. The
SMA connector terminal should be tapered to the signal
trace.
• A four layer PCB board: Signal (top) layer), Thin-Dielectric,
GND (2nd layer), Thick-Dielectric, GND (3rd layer),
Thin-Dielectric, Signal (Bottom layer) is required to achieve
50Ω traces. The top and bottom thin-dielectric are Nelco
4000-13 or Rogers 4350 core type material. The center
thick-dielectric is FR4 pre-preg material.
Figure 10 illustrates the material and sequencing of the
layers. The dimensions called out are those required to
achieve 50Ω microstrip for the signal traces.
• Ground stitching should be done along signal traces and
around SMA ground connectors. This helps to isolate the
trace in a ground conduit. This reduces capacitive coupling
between traces and provides a good return path for the
signal.
• Use dry film solder mask. Clear the solder mask from signal
trace.
10 mil
TRACE
• Power and/or logic lines can be run on the bottom layer.
Logic lines should be routed away from the signal lines. This
will minimize capacitive coupling from the logic lines.
GND
GND
TOP (SIGNAL) LAYER
GND LAYER
ROGERS 4350 CORE
5 mil
• A 4.7µF capacitor is placed from V to GND where the power
CC
is brought onto the board. It keeps any low frequency noise
from getting on the board. Since a bulk capacitor will look
inductive at higher frequencies, an additional 0.1µF capacitor
is placed across the supply lines. A 0.01µF decoupling
52 mil
FR4 PRE-PREG
GND LAYER
capacitor needs to be connected from the V pin to ground
DD
ROGERS 4350 CORE
5 mil
of the ISL54233 part to filter out any power supply noise from
entering the part. The capacitor should be a RF type chip
BOTTOM LAYER
capacitor and should be located as close to the V pin as
possible. Note: RF type capacitors have a smaller foot-print
than regular capacitors.
DD
FIGURE 10. FOUR LAYER BOARD STACK-UP
FN7918.0
December 21, 2011
10
ISL54233
Typical Performance Curves
T
= +25°C, Unless Otherwise Specified.
A
6.7
9
V
= 2.7V
= 40mA
I
= 40mA
DD
COM
+85°C
I
COM
V
= 2.7V
6.6
6.5
6.4
6.3
6.2
6.1
6.0
5.9
5.8
DD
8
7
6
5
4
3
V
= 3.0V
+25°C
-40°C
DD
V
= 3.3V
DD
V
= 3.6V
DD
V
= 4.6V
V
= 4.0V
DD
DD
0
0.05
0.10
0.15
0.20
(V)
0.25
0.30
0.35
0.40
0
0.05
0.10
0.15
0.20
0.25
0.30
0.35
0.40
V
(V)
V
COM
COM
FIGURE 11. ON-RESISTANCE vs SUPPLY VOLTAGE vs SWITCH VOLTAGE
FIGURE 12. ON-RESISTANCE vs SWITCH VOLTAGE vs TEMPERATURE
9
16
V
I
= 3.3V
V
I
= 3.3V
DD
DD
= 40mA
= 40mA
COM
+85°C
COM
14
12
10
8
8
7
6
5
4
3
+85°C
+25°C
+25°C
-40°C
6
-40°C
4
2
0
0.05
0.10
0.15
0.20
0.25
0.30
0.35 0.40
3.3
0
0.5
1.0
1.5
2.0
2.5
3.0
V
(V)
V
(V)
COM
COM
FIGURE 13. ON-RESISTANCE vs SWITCH VOLTAGE vs TEMPERATURE
FIGURE 14. ON-RESISTANCE vs SWITCH VOLTAGE vs TEMPERATURE
FN7918.0
December 21, 2011
11
ISL54233
Typical Performance Curves
T = +25°C, Unless Otherwise Specified. (Continued)
A
V
= 2.7V
DD
USB NEAR END MASK
TIME SCALE (0.2ns/DIV)
FIGURE 15. EYE PATTERN: 480Mbps WITH USB SWITCHES IN THE SIGNAL PATH
FN7918.0
December 21, 2011
12
ISL54233
Typical Performance Curves
T
= +25°C, Unless Otherwise Specified. (Continued)
A
V
= 2.7V
DD
USB FAR END MASK
TIME SCALE (0.2ns/DIV)
FIGURE 16. EYE PATTERN: 480Mbps WITH USB SWITCHES IN THE SIGNAL PATH
FN7918.0
December 21, 2011
13
ISL54233
Typical Performance Curves
T = +25°C, Unless Otherwise Specified. (Continued)
A
V
= 2.7V
DD
TIME SCALE (10ns/DIV)
FIGURE 17. EYE PATTERN: 12Mbps USB SIGNAL WITH USB SWITCHES IN THE SIGNAL PATH
FN7918.0
December 21, 2011
14
ISL54233
Typical Performance Curves
T
= +25°C, Unless Otherwise Specified. (Continued)
A
1
-20
R
= 50Ω
L
V
= 0.2V
to 2V
IN
P-P P-P
0
-1
-2
-3
-40
-60
-80
-100
-120
-140
-4
R
= 50Ω
L
V
= 0dBm, 0.86VDC BIAS
IN
1M
10M
100M
1G
2G
0.001
0.01
0.1
1M
10M
100M 500M
FREQUENCY (Hz)
FREQUENCY (Hz)
FIGURE 19. FREQUENCY RESPONSE
FIGURE 18. OFF-ISOLATION USB SWITCHES
Die Characteristics
SUBSTRATE AND TQFN THERMAL PAD POTENTIAL
(POWERED UP):
GND
TRANSISTOR COUNT:
837
PROCESS:
Submicron CMOS
FN7918.0
December 21, 2011
15
ISL54233
Revision History
DATE
REVISION
CHANGE
December 21, 2011
FN7918.0 Initial Release.
Products
Intersil Corporation is a leader in the design and manufacture of high-performance analog semiconductors. The Company's products
address some of the industry's fastest growing markets, such as, flat panel displays, cell phones, handheld products, and notebooks.
Intersil's product families address power management and analog signal processing functions. Go to www.intersil.com/products for a
complete list of Intersil product families.
For a complete listing of Applications, Related Documentation and Related Parts, please see the respective device information page on
intersil.com: ISL54233
To report errors or suggestions for this datasheet, please go to www.intersil.com/askourstaff
FITs are available from our website at http://rel.intersil.com/reports/search.php
For additional products, see www.intersil.com/product_tree
Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems as noted
in the quality certifications found at www.intersil.com/design/quality
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time
without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be
accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third
parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.
For information regarding Intersil Corporation and its products, see www.intersil.com
FN7918.0
December 21, 2011
16
ISL54233
Package Outline Drawing
L12.3x3A
12 LEAD THIN QUAD FLAT NO LEAD PLASTIC PACKAGE
Rev 0, 09/07
3.00
0 . 5
BSC
A
6
B
12
10
PIN #1 INDEX AREA
6
PIN 1
INDEX AREA
9
7
1
3
0.10
M C A B
0.15
(4X)
4
0.25 +0.05 / -0.07
6
4
12X 0 . 4 ± 0 . 1
TOP VIEW
BOTTOM VIEW
SEE DETAIL "X"
C
0.10
C
0 . 75
BASE PLANE
SEATING PLANE
0.08
( 2 . 8 TYP )
C
SIDE VIEW
0 . 6
5
C
0 . 2 REF
0 . 50
0 . 25
0 . 00 MIN.
0 . 05 MAX.
TYPICAL RECOMMENDED LAND PATTERN
DETAIL "X"
NOTES:
1. Dimensions are in millimeters.
Dimensions in ( ) for Reference Only.
2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
3.
Unless otherwise specified, tolerance : Decimal ± 0.05
4. Dimension b applies to the metallized terminal and is measured
between 0.18mm and 0.30mm from the terminal tip.
Tiebar shown (if present) is a non-functional feature.
5.
6.
The configuration of the pin #1 identifier is optional, but must be
located within the zone indicated. The pin #1 indentifier may be
either a mold or mark feature.
FN7918.0
December 21, 2011
17
ISL54233
Ultra Thin Quad Flat No-Lead Plastic Package (UTQFN)
L12.2.2x1.4A
D
A
B
12 LEAD ULTRA THIN QUAD FLAT NO-LEAD PLASTIC
PACKAGE
6
MILLIMETERS
INDEX AREA
N
E
SYMBOL
MIN
0.45
-
NOMINAL
MAX
0.55
0.05
NOTES
2X
0.10 C
A
A1
A3
b
0.50
-
1
2
2X
0.10 C
-
-
0.127 REF
-
TOP VIEW
0.15
2.15
1.35
0.20
0.25
2.25
1.45
5
D
2.20
-
0.10 C
E
1.40
-
e
0.40 BSC
-
C
k
0.20
0.35
-
0.40
12
3
-
-
L
0.45
-
A
A1
N
2
0.05 C
LEADS COPLANARITY
Nd
Ne
θ
3
3
3
SIDE VIEW
0
-
12
4
Rev. 0 12/06
NOTES:
(DATUM A)
1. Dimensioning and tolerancing conform to ASME Y14.5-1994.
2. N is the number of terminals.
PIN #1 ID
NX L
1
2
3. Nd and Ne refer to the number of terminals on D and E side, re-
spectively.
e
Ne
4. All dimensions are in millimeters. Angles are in degrees.
(DATUM B)
NX b
5. Dimension b applies to the metallized terminal and is measured
between 0.15mm and 0.30mm from the terminal tip.
5
0.10 M C A B
0.05 M C
6. The configuration of the pin #1 identifier is optional, but must be
located within the zone indicated. The pin #1 identifier may be ei-
ther a mold or mark feature.
Nd
3
7. Maximum package warpage is 0.05mm.
8. Maximum allowable burrs is 0.076mm in all directions.
BOTTOM VIEW
9. Same as JEDEC MO-255UABD except:
No lead-pull-back, "A" MIN dimension = 0.45 not 0.50mm
"L" MAX dimension = 0.45 not 0.42mm.
C
L
10. For additional information, to assist with the PCB Land Pattern
Design effort, see Intersil Technical Brief TB389.
(A1)
NX (b)
5
L
1.50
e
SECTION "C-C"
TERMINAL TIP
C C
1
2
2.30
0.40
0.45 (12x)
0.25 (12x)
3
0.40
TYPICAL RECOMMENDED LAND PATTERN
10
FN7918.0
December 21, 2011
18
相关型号:
ISL54301IRZ
QUAD 1-CHANNEL, SGL POLE SGL THROW SWITCH, PQCC20, 4 X 4 MM, ROHS COMPLIANT, PLASTIC, QFN-20
RENESAS
ISL54301IRZ-T
QUAD 1-CHANNEL, SGL POLE SGL THROW SWITCH, PQCC20, 4 X 4 MM, ROHS COMPLIANT, PLASTIC, QFN-20
RENESAS
ISL54302IRZ
12V, 1.5? Quad SPST Switch with Latched Parallel Interface; QFN20; Temp Range: -40° to 85°C
RENESAS
ISL54302IRZ-T
12V, 1.5? Quad SPST Switch with Latched Parallel Interface; QFN20; Temp Range: -40° to 85°C
RENESAS
ISL54400IRUZ
DUAL 1-CHANNEL, SGL POLE DOUBLE THROW SWITCH, PDSO10, 2.10 X 1.60 MM, ROHS COMPLIANT, PLASTIC, UTQFN-10
RENESAS
©2020 ICPDF网 联系我们和版权申明