ML4827CP2 [FAIRCHILD]
暂无描述;www.fairchildsemi.com
ML4827
Fault-Protected PFC and PWM Controller Combo
necessary for conformance to the safety requirements of
UL1950. A direct descendent of the industry-standard
Features
• Pin-compatible with industry-standard ML4824-1
ML4824-1, the ML4827 adds a TriFault Detect™ function to
• TriFault Detect™ to conform to UL1950™ requirements
guarantee that no unsafe conditions may result from single
• Available in 50% or 74% max duty cycle versions
component failure in the PFC. Power Factor Correction
• Low total harmonic distortion
(PFC) allows the use of smaller, lower cost bulk capacitors,
• Reduces ripple current in the storage capacitor between
reduces power line loading and stress on the switching FETs,
the PFC and PWM sections
and results in a power supply that fully complies with
• Average current, continuous boost leading edge PFC
IEC1000-3-2 specification. The ML4827 includes circuits
• High efficiency trailing-edge PWM can be configured for
for the implementation of a leading edge, average current,
current mode or voltage mode operation
• Average line voltage compensation with brown-out
“boost” type power factor correction and a trailing edge,
pulse width modulator (PWM). The device is available in
control
two versions; the ML4827-1 (Duty Cycle
the ML4827-2 (Duty Cycle
MAX
= 50%) and
= 74%). The higher
MAX
• PFC overvoltage comparator eliminates output
“runaway” due to load removal
• Current fed gain modulator for improved noise immunity
• Overvoltage protection, UVLO, and soft start
maximum duty cycle of the -2 allows enhanced utilization of
a given transformer core’s power handling capacity. An over-
voltage comparator shuts down the PFC section in the event
of a sudden decrease in load. The PFC section also includes
peak current limiting and input voltage brown-out
protection. The PWM section can be operated in current or
voltage mode, and includes a duty cycle limit to prevent
transformer saturation.
General Description
The ML4827 is a controller for power factor corrected,
switched mode power supplies, that includes circuitry
Block Diagram
16
1
13
2µA
V
CC
POWER FACTOR CORRECTOR
BROKEN WIRE
VEAO
VEA
IEAO
V
V
CCZ
REF
V
OVP
REF
7.5V
REFERENCE
V
FB
13.5V
14
+
–
IEA
COMPARATOR
3.5kΩ
15
–
+
+
2.7V
2.5V
AC
+
0.5V
–
–
S
Q
I
+
–
2
4
3
–1V
+
–
GAIN
MODULATOR
V
R
S
Q
Q
RMS
PFC OUT
3.5kΩ
PFC I
I
LIMIT
12
SENSE
R
Q
RAMP 1
7
8
OSCILLATOR
RAMP 2
DUTY CYCLE
LIMIT
8V
–
+
V
1.25V
DC
6
PWM OUT
11
V
S
R
Q
Q
CC
–
+
V
OK
1V
IN
V
–
50µA
FB
SS
–
+
5
9
2.5V
+
GND
10
8V
DC I
LIMIT
V
DC I
LIMIT
UVLO
CCZ
PULSE WIDTH MODULATOR
REV. 1.0.1 6/27/01
ML4827
PRODUCT SPECIFICATION
Pin Configuration
ML4827
16-Pin PDIP (P16)
16-Pin Wide SOIC (S16W)
IEAO
1
2
3
4
5
6
7
8
16 VEAO
I
15
14
13
V
V
V
AC
FB
I
SENSE
REF
CC
V
RMS
SS
12 PFC OUT
11 PWM OUT
10 GND
V
DC
RAMP 1
RAMP 2
9
DC I
LIMIT
TOP VIEW
Pin Description
PIN
1
NAME
FUNCTION
IEAO
PFC transconductance current error amplifier output
PFC gain control reference input
2
I
AC
3
I
Current sense input to the PFC current limit comparator
Input for PFC RMS line voltage compensation
Connection point for the PWM soft start capacitor
PWM voltage feedback input
SENSE
4
V
RMS
5
SS
6
V
DC
7
RAMP 1
RAMP 2
PFC (master) oscillator input; f
OSC
set by R C
T T
8
When in current mode, this pin functions as as the current sense input; when in
voltage mode, it is the PWM (slave) oscillator input.
9
DC I
LIMIT
PWM current limit comparator input
10
11
12
13
14
15
16
GND
Ground
PWM OUT
PFC OUT
PWM driver output
PFC driver output
V
Positive supply (connected to an internal shunt regulator)
Buffered output for the internal 7.5V reference
PFC transconductance voltage error amplifier input, and TriFault Detect input
PFC transconductance voltage error amplifier output
CC
V
REF
V
FB
VEAO
Absolute Maximum Ratings
Absolute Maximum Ratings are those values, beyond which the device could be permanently damaged. Absolute maximum
ratings are stress ratings only and functional device operation is not implied.
Parameter
Min.
Max.
55
Units
mA
V
V
CC
Shunt Regulator Current
I
Voltage
–3
5
SENSE
Voltage on any other Pin
GND-0.3
V
V
CCZ +0.3
I
I
20
mA
mA
REF
Input Current
10
AC
2
REV. 1.0.1 6/27/01
PRODUCT SPECIFICATION
ML4827
Peak PFC OUT Current, Source or Sink
Peak PWM OUT Current, Source or Sink
PFC OUT, PWM OUT Energy Per Cycle
Junction Temperature
500
500
1.5
mA
mA
µJ
150
150
260
°C
°C
°C
Storage Temperature Range
–65
Lead Temperature (soldering, 10s)
Thermal Resistance (θ
Plastic DIP
Plastic SOIC
)
JA
80
105
°C/W
°C/W
Operating Conditions
Parameter
Min.
Max.
Units
Temperature Range
ML4827CP, CS
ML4827IP, IS
0
–40
70
85
°C
°C
Electrical Characteristics
Unless otherwise specified, ICC = 25mA, RT = 21.8kΩ, CT = 1000pF, TA = Operating Temperature Range (Note 1)
Symbol
Voltage Error Amplifier
Input Voltage Range
Parameter
Conditions
Min.
Typ. Max. Units
0
7
V
µΩ
V
Ω
Transconductance
Feedback Reference Voltage
Input Bias Current
V
= V , VEAO = 3.75V
INV
50
85
120
NON INV
2.48
2.55 2.62
Note 2
–1
6.7
0.6
–80
80
–2
µA
V
Output High Voltage
Output Low Voltage
Source Current
6.0
1.0
V
∆V = 0.5V, V
IN
= 6V
–40
40
µA
µA
dB
dB
OUT
Sink Current
∆V = 0.5V, V
IN
= 1.5V
OUT
Open Loop Gain
60
75
Power Supply Rejection Ratio
V
CCZ
- 3V < V
CC
< V
CCZ
- 0.5V
60
75
Current Error Amplifier
Input Voltage Range
Transconductance
Input Offset Voltage
Input Bias Current
Output High Voltage
Output Low Voltage
Source Current
–1.5
130
2
2
310
17
V
Ω
V
= V , VEAO = 3.75V
INV
195
10
µΩ
NON INV
mV
µA
V
–0.5 –1.0
6.0
6.7
0.6
–90
90
1.0
V
∆V = 0.5V, V
IN
= 6V
–40
40
µA
µA
dB
dB
OUT
Sink Current
∆V = 0.5V, V
IN
= 1.5V
OUT
Open Loop Gain
60
75
Power Supply Rejection Ratio
V
CCZ
- 3V < V
CC
< V
CCZ
- 0.5V
60
75
OVP Comparator
Threshold Voltage
Hysteresis
2.6
80
2.7
2.8
V
115
150
mV
REV. 1.0.1 6/27/01
3
ML4827
PRODUCT SPECIFICATION
Electrical Characteristics (Continued)
Symbol
Parameter
Conditions
Min.
Typ. Max. Units
Tri-Fault Detect
Fault Detect HIGH
2.6
2.7
2.8
V
Time to Fault Detect HIGH
V
= V
to V =
FB
FB
FAULT DETECT LOW
OPEN 1nF from V to GND
1
2
ms
V
FB
Fault Detect LOW
0.4
0.5
0.6
PFC I
LIMIT
Comparator
Threshold Voltage
–0.8
–1.0 –1.15
V
∆(PFC I
V
- Gain
LIMIT TH
Modulator Output)
Delay to Output
Comparator
100
190
mV
ns
150
300
DC I
LIMIT
Threshold Voltage
Input Bias Current
Delay to Output
0.9
1.0
0.3
1.1
1
V
µA
ns
150
300
V
OK Comparator
IN
Threshold Voltage
Hysteresis
Gain Modulator
Gain (Note 3)
2.45
0.8
2.55 2.65
1.0 1.2
V
V
I
I
I
I
= 100µA, V
RMS
= V = 0V
FB
0.36
1.20
0.55
0.14
0.55 0.66
1.80 2.24
0.80 1.01
0.20 0.26
10
AC
AC
AC
AC
= 50µA, V
= 50µA, V
= 1.2V, V = 0V
FB
RMS
RMS
= 1.8V, V = 0V
FB
= 100µA, V
= 3.3V, V = 0V
FB
RMS
Bandwidth
IAC = 100µA
= 250µA, V
MHz
V
Output Voltage
I
= 1.15V, V = 0V 0.74
FB
0.82 0.90
AC
RMS
Oscillator
Initial Accuracy
Voltage Stability
T = 25°C
75
80
1
85
88
kHz
%
A
V
CCZ
- 3V < V
CC
< V - 0.5V
CCZ
Temperature Stability
Total Variation
2
%
Line, Temp
PFC Only
72
kHz
V
Ramp Valley to Peak Voltage
Dead Time
2.5
600
7.5
450
4.5
750
9.5
ns
C Discharge Current
T
V = 0V, V
RAMP 2 RAMP 1
= 2.5V
mA
Reference
Output Voltage
T = 25°C, I(V
) = 1mA
< V - 0.5V
7.4
7.5
2
7.6
10
15
V
mV
mV
%
A
REF
Line Regulation
Load Regulation
Temperature Stability
Total Variation
V
CCZ
- 3V < V
CC CCZ
1mA < I(V ) < 20mA
REF
2
0.4
Line, Load, Temp
T = 125°C, 1000 Hours
7.35
7.65
25
V
Long Term Stability
5
mV
J
4
REV. 1.0.1 6/27/01
ML4827
PRODUCT SPECIFICATION
Electrical Characteristics (Continued)
Symbol
PFC
Parameter
Conditions
Min.
Typ. Max. Units
Minimum Duty Cycle
Maximum Duty Cycle
Output Low Voltage
V
V
> 4.0V
< 1.2V
0
%
%
V
IEAO
90
95
0.4
0.8
0.7
10.5
10
IEAO
I
I
I
I
I
= –20mA
= –100mA
= 10mA, V
= 20mA
0.8
2.0
1.5
OUT
OUT
OUT
OUT
OUT
V
= 8V
V
CC
Output High Voltage
Rise/Fall Time
10
V
= 100mA
9.5
V
C = 1000pF
L
50
ns
PWM
Duty Cycle Range
Output Low Voltage
ML4827-1
ML4827-2
0-44
0-64
0-47 0-50
0-70 0-74
%
%
V
I
I
I
I
I
= -20mA
= -100mA
= 10mA, V
= 20mA
0.4
0.8
0.7
10.5
10
0.8
2.0
1.5
OUT
OUT
OUT
OUT
OUT
V
= 8V
V
CC
Output High Voltage
Rise/Fall Time
10
V
= 100mA
9.5
V
C = 1000pF
L
50
ns
Supply
Shunt Regulator Voltage
12.8
12.4
13.5 14.2
V
(V
)
CCZ
CCZ
CCZ
V
V
Load Regulation
Total Variation
25mA < I
CC
< 55mA
100
300
14.6
1.0
19
mV
V
Load, Temp
Start-up Current
V
CC
V
CC
= 11.8V, C = 0
0.7
16
13
mA
mA
V
L
Operating Current
< V - 0.5V, C = 0
CCZ L
Undervoltage Lockout
Threshold
12
14
Undervoltage Lockout
Hysteresis
2.7
3.0
3.3
V
Notes:
1. Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.
2. Includes all bias currents to other circuits connected to the V pin.
FB
x (VEAO - 1.5V) .
-1
3. Gain = K x 5.3V; K = (I
- I
) x I
AC
GAINMOD OFFSET
5
REV. 1.0.1 6/27/01
ML4827
PRODUCT SPECIFICATION
Typical Performance
250
250
200
150
100
50
200
150
100
50
0
0
0
1
2
3
4
5
–500
0
500
V
(V)
IEA INPUT VOLTAGE (mV)
Current Error Amplifier (IEA) Transconductance (gm)
FB
Voltage Error Amplifier (VEA) Transconductance (gm)
400
300
200
100
0
0
1
2
3
4
5
V
(mV)
RMS
Gain Modulator Transfer Characteristic (K)
16
1
13
CC
2µA
V
VEAO
VEA
IEAO
POWER FACTOR CORRECTOR
V
V
CCZ
REF
V
REF
BROKEN WIRE
COMPARATOR
OVP
7.5V
REFERENCE
V
FB
13.5V
14
+
IEA
3.5kΩ
15
–
+
+
2.7V
–
1V
2.5V
AC
+
–
–
S
Q
I
+
2
4
3
–1V
+
GAIN
MODULATOR
V
–
R
S
Q
Q
RMS
–
PFC OUT
3.5kΩ
PFC I
I
LIMIT
12
SENSE
R
Q
RAMP 1
7
OSCILLATOR
Figure 1. PFC Section Block Diagram
6
REV. 1.0.1 6/27/01
PRODUCT SPECIFICATION
ML4827
To hold the input current draw of a device drawing power
Functional Description
from the AC line in phase with and proportional to the input
voltage, a way must be found to prevent that device from
loading the line except in proportion to the instantaneous line
voltage. The PFC section of the ML4827 uses a boost-mode
DC-DC converter to accomplish this. The input to the con-
verter is the full wave rectified AC line voltage. No bulk fil-
tering is applied following the bridge rectifier, so the input
voltage to the boost converter ranges (at twice line fre-
quency) from zero volts to the peak value of the AC input
and back to zero. By forcing the boost converter to meet two
simultaneous conditions, it is possible to ensure that the cur-
rent which the converter draws from the power line agrees
with the instantaneous line voltage. One of these conditions
is that the output voltage of the boost converter must be set
higher than the peak value of the line voltage. A commonly
used value is 385VDC, to allow for a high line of
The ML4827 consists of an average current controlled, con-
tinuous boost Power Factor Corrector (PFC) front end and a
synchronized Pulse Width Modulator (PWM) back end. The
PWM can be used in either current or voltage mode. In volt-
age mode, feedforward from the PFC output buss can be
used to improve the PWM’s line regulation. In either mode,
the PWM stage uses conventional trailing-edge duty cycle
modulation, while the PFC uses leading-edge modulation.
This patented leading/trailing edge modulation technique
results in a higher useable PFC error amplifier bandwidth,
and can significantly reduce the size of the PFC DC buss
capacitor.
The synchronization of the PWM with the PFC simplifies the
PWM compensation due to the controlled ripple on the PFC
output capacitor (the PWM input capacitor). The PWM sec-
tion of both the ML4827-1 and the ML4827-2 run at the
same frequency as the PFC.
270VACrms. The other condition is that the current which the
converter is allowed to draw from the line at any given
instant must be proportional to the line voltage. The first of
these requirements is satisfied by establishing a suitable volt-
age control loop for the converter, which in turn drives a cur-
rent error amplifier and switching output driver. The second
requirement is met by using the rectified AC line voltage to
modulate the output of the voltage control loop. Such modu-
lation causes the current error amplifier to command a power
stage current which varies directly with the input voltage. In
order to prevent ripple which will necessarily appear at the
output of the boost circuit (typically about 10VAC on a 385V
DC level) from introducing distortion back through the volt-
age error amplifier, the bandwidth of the voltage loop is
deliberately kept low. A final refinement is to adjust the over-
A number of protection features have been built into the
ML4827 to insure the final power supply will be as reliable
as possible. These include TriFault Detect, soft-start, PFC
over-voltage protection, peak current limiting, brown-out
protection, duty cycle limit, and under-voltage lockout.
Tri-Fault Detect protection
Many power supplies manufactured for sale in the US must
meet Underwriter’s Laboratories (UL) standards. UL’s speci-
fication UL1950 requires that no unsafe condition may result
from the failure of any single circuit component. Typical sys-
tem designs include external active and passive circuitry to
meet this requirement. TriFault Detect is an on-chip feature
of the ML4827 that monitors the VFB pin for overvoltage,
undervoltage, or floating conditions which indicate that a
component of the feedback path may have failed. In such an
event, the PFC supply output will be disabled. These inte-
grated redundant protections assure system compliance with
UL1950 requirements.
2
all gain of the PFC such to be proportional to 1/VIN , which
linearizes the transfer function of the system as the AC input
voltage varies.
Since the boost converter topology in the ML4827 PFC is of
the current-averaging type, no slope compensation is
required.
PFC Section
Power Factor Correction
Power factor correction makes a nonlinear load look like a
resistive load to the AC line. For a resistor, the current drawn
from the line is in phase with and proportional to the line
voltage, so the power factor is unity (one). A common class
of nonlinear load is the input of most power supplies, which
use a bridge rectifier and capacitive input filter fed from the
line. The peak-charging effect which occurs on the input fil-
ter capacitor in these supplies causes brief high-amplitude
pulses of current to flow from the power line, rather than a
sinusoidal current in phase with the line voltage. Such sup-
plies present a power factor to the line of less than one (i.e.
they cause significant current harmonics of the power line
frequency to appear at their input). If the input current drawn
by such a supply (or any other nonlinear load) can be made
to follow the input voltage in instantaneous amplitude, it will
appear resistive to the AC line and a unity power factor will
be achieved.
Gain Modulator
Figure 1 shows a block diagram of the PFC section of the
ML4827. The gain modulator is the heart of the PFC, as it is
this circuit block which controls the response of the current
loop to line voltage waveform and frequency, RMS line volt-
age, and PFC output voltage. There are three inputs to the
gain modulator. These are:
1. A current representing the instantaneous input voltage
(amplitude and waveshape) to the PFC. The rectified AC
input sine wave is converted to a proportional current
via a resistor and is then fed into the gain modulator at
IAC. Sampling current in this way minimizes ground
noise, as is required in high power switching power con-
version environments. The gain modulator responds lin-
early to this current.
REV. 1.0.1 6/27/01
7
ML4827
PRODUCT SPECIFICATION
2. A voltage proportional to the long-term RMS AC line
voltage, derived from the rectified line voltage after
scaling and filtering. This signal is presented to the gain
modulator at VRMS. The gain modulator’s output is
inversely proportional to VRMS2 (except at unusually
low values of VRMS where special gain contouring takes
over, to limit power dissipation of the circuit compo-
nents under heavy brownout conditions). The relation-
ship between VRMS and gain is termed K, and is
FET(s) and one to monitor the IF of the boost diode. As
stated above, the inverting input of the current error amplifier
is a virtual ground. Given this fact, and the arrangement of
the duty cycle modulator polarities internal to the PFC, an
increase in positive current from the gain modulator will
cause the output stage to increase its duty cycle until the
voltage on ISENSE is adequately negative to cancel this
increased current. Similarly, if the gain modulator’s output
decreases, the output duty cycle will decrease, to achieve a
less negative voltage on the ISENSE pin.
illustrated in the Typical Performance Characteristics.
V
3. The output of the voltage error amplifier, VEAO. The
gain modulator responds linearly to variations in this
voltage.
REF
The output of the gain modulator is a current signal, in the
form of a full wave rectified sinusoid at twice the line fre-
quency. This current is applied to the virtual-ground (nega-
tive) input of the current error amplifier. In this way the gain
modulator forms the reference for the current error loop, and
ultimately controls the instantaneous current draw of the
PFC from the power line. The general form for the output of
the gain modulator is:
PFC
OUTPUT
16
1
IEAO
VEAO
VEA
V
FB
IEA
15
–
+
+
2.5V
AC
+
–
I
–
2
4
3
IAC × VEAO
GAIN
MODULATOR
V
RMS
IGAINMOD = -------------------------------- × 1V
2
VRMS
(1)
I
SENSE
More exactly, the output current of the gain modulator is
given by:
Figure 2. Compensation Network Connections for the
Voltage and Current Error Amplifiers
IGAINMOD = K × (VEAO – 1.5V) × IAC
Cycle-By-Cycle Current Limiter
The ISENSE pin, as well as being a part of the current feed-
back loop, is a direct input to the cycle-by-cycle current lim-
iter for the PFC section. Should the input voltage at this pin
ever be more negative than -1V, the output of the PFC will be
disabled until the protection flip-flop is reset by the clock
pulse at the start of the next PFC power cycle.
-1
where K is in units of V .
Note that the output current of the gain modulator is limited
to ≅ 200µA.
Current Error Amplifier
Overvoltage Protection
The current error amplifier’s output controls the PFC duty
cycle to keep the average current through the boost inductor
a linear function of the line voltage. At the inverting input to
the current error amplifier, the output current of the gain
modulator is summed with a current which results from a
negative voltage being impressed upon the ISENSE pin (cur-
rent into ISENSE ≅ VSENSE/3.5kΩ). The negative voltage on
ISENSE represents the sum of all currents flowing in the PFC
circuit, and is typically derived from a current sense resistor
in series with the negative terminal of the input bridge recti-
fier. In higher power applications, two current transformers
are sometimes used, one to monitor the ID of the boost MOS-
The OVP comparator serves to protect the power circuit
from being subjected to excessive voltages if the load should
suddenly change. A resistor divider from the high voltage
DC output of the PFC is fed to VFB. When the voltage on VFB
exceeds 2.7V, the PFC output driver is shut down. The PWM
section will continue to operate. The OVP comparator has
125mV of hysteresis, and the PFC will not restart until the
voltage at VFB drops below 2.58V. The VFB should be set at a
level where the active and passive external power compo-
nents and the ML4827 are within their safe operating volt-
ages, but not so low as to interfere with the boost voltage
regulation loop.
8
REV. 1.0.1 6/27/01
PRODUCT SPECIFICATION
ML4827
Error Amplifier Compensation
Oscillator (RAMP 1)
The PWM loading of the PFC can be modeled as a negative
resistor; an increase in input voltage to the PWM causes a
decrease in the input current. This response dictates the
proper compensation of the two transconductance error
amplifiers. Figure 2 shows the types of compensation net-
works most commonly used for the voltage and current error
amplifiers, along with their respective return points. The cur-
rent loop compensation is returned to VREF to produce a soft-
start characteristic on the PFC: as the reference voltage
comes up from zero volts, it creates a differentiated voltage
on IEAO which prevents the PFC from immediately
demanding a full duty cycle on its boost converter.
The oscillator frequency is determined by the values of RT
and CT, which determine the ramp and off-time of the oscil-
lator output clock:
1
fOSC = --------------------------------------------------
(2)
t
RAMP + tDEADTIME
The deadtime of the oscillator is derived from the following
equation:
V
REF – 1.25
-------------------------------
tRAMP = CT × RT × In
(3)
V
REF – 3.75
There are two major concerns when compensating the volt-
age loop error amplifier; stability and transient response.
Optimizing interaction between transient response and sta-
bility requires that the error amplifier’s open-loop crossover
frequency should be 1/2 that of the line frequency, or 23Hz
for a 47Hz line (lowest anticipated international power fre-
quency). The gain vs. input voltage of the ML4827’s voltage
error amplifier has a specially shaped nonlinearity such that
under steady-state operating conditions the transconductance
of the error amplifier is at a local minimum. Rapid perturba-
tions in line or load conditions will cause the input to the
voltage error amplifier (VFB) to deviate from its 2.5V (nomi-
nal) value. If this happens, the transconductance of the volt-
age error amplifier will increase significantly, as shown in the
Typical Performance Characteristics. This raises the gain-
bandwidth product of the voltage loop, resulting in a much
more rapid voltage loop response to such perturbations than
would occur with a conventional linear gain characteristic.
at VREF = 7.5V:
tRAMP = CT × RT × 0.51
The deadtime of the oscillator may be determined using:
2.5V
tDEADTIME = ----------------- × CT = 490 × CT
5.1mA
(4)
The deadtime is so small (tRAMP >> tDEADTIME) that the oper-
ating frequency can typically be approximated by:
1
fOSC = ---------------
(5)
tRAMP
The current amplifier compensation is similar to that of the
voltage error amplifier with the exception of the choice of
crossover frequency. The crossover frequency of the current
amplifier should be at least 10 times that of the voltage
amplifier, to prevent interaction with the voltage loop. It
should also be limited to less than 1/6th that of the switching
frequency, e.g. 16.7kHz for a 100kHz switching frequency.
EXAMPLE:
For the application circuit shown in the data sheet, with the
oscillator running at:
1
fOSC = 100kHz = ---------------
tRAMP
tRAMP = CT × RT × 0.51 = 1 × 10–5
There is a modest degree of gain contouring applied to the
transfer characteristic of the current error amplifier, to
increase its speed of response to current-loop perturbations.
However, the boost inductor will usually be the dominant
factor in overall current loop response. Therefore, this con-
touring is significantly less marked than that of the voltage
error amplifier.
Solving for RT x CT yields 2 x 10-4. Selecting standard com-
ponents values, CT = 470pF, and RT = 41.2kΩ.
The deadtime of the oscillator adds to the Maximum PWM
Duty Cycle (it is an input to the Duty Cycle Limiter). With
zero oscillator deadtime, the Maximum PWM Duty Cycle is
typically 45% for the ML4827-1. In many applications of the
ML4827-1, care should be taken that CT not be made so
large as to extend the Maximum Duty Cycle beyond 50%.
This can be accomplished by using a stable 470pF capacitor
for CT.
For more information on compensating the current and volt-
age control loops, see Application Notes 33 and 34. Applica-
tion Note 16 also contains valuable information for the
design of this class of PFC.
REV. 1.0.1 6/27/01
9
ML4827
PRODUCT SPECIFICATION
NOTE: during the time when the PWM switch is off (the
reset or flyback periods), increasing duty cycles will result in
rapidly increasing peak voltages across the switch. This
result of high PWM duty cycles requires greater care be used
in circuit design. Relevant design issues include:
PWM SECTION
Pulse Width Modulator
The PWM section of the ML4827 is straightforward, but
there are several points which should be noted. Foremost
among these is its inherent synchronization to the PFC sec-
tion of the device, from which it also derives its basic timing.
The PWM is capable of current-mode or voltage mode oper-
ation. In current-mode applications, the PWM ramp (RAMP
2) is usually derived directly from a current sensing resistor
or current transformer in the primary of the output stage, and
is thereby representative of the current flowing in the con-
verter’s output stage. DC ILIMIT, which provides cycle-by-
cycle current limiting, is typically connected to RAMP 2 in
such applications. For voltage-mode operation or certain
specialized applications, RAMP 2 can be connected to a sep-
arate RC timing network to generate a voltage ramp against
which VDC will be compared. Under these conditions, the
use of voltage feedforward from the PFC buss can assist in
line regulation accuracy and response. As in current mode
operation, the DC ILIMIT input would is used for output stage
overcurrent protection.
• Higher voltage (>1000V) PWM switches
• More carefully designed and tested PWM transformers
• Clamps and/or snubbers when needed
Also, slope compensation will be required in most current
mode PWM designs.
For those who want to approach the limits of attainable per-
formance (most commonly high-volume, low-cost supplies),
the ML4827-2’s 70% maximum PWM duty cycle offers sev-
eral desirable design capabilities. Using a 70% duty cycle
makes it essential to perform a careful magnetics design and
component stress analysis before finalizing designs with the
ML4827-2.
The ML4827-2: Special Considerations for
High Duty Cycles
No voltage error amplifier is included in the PWM stage of
the ML4827, as this function is generally performed on the
output side of the PWM’s isolation boundary. To facilitate
the design of optocoupler feedback circuitry, an offset has
been built into the PWM’s RAMP 2 input which allows VDC
to command a zero percent duty cycle for input voltages
below 1.25V.
The use of the ML4827-1, especially with the type of PWM
output stage shown in the Application Circuit of Figure 6, is
straightforward due to the limitation of the PWM duty cyle
to 50% maximum. In fact, one of the advantages of the “two-
transistor single-ended forward converter” shown in Figure 6
is that it will necessarily reset the core, with no additional
winding required, as long as the core does not go into satura-
tion during the topology's maximum permissible 50% duty
cycle.
Maximum Duty Cycle
In the ML4827-1, the maximum duty cycle of the PWM sec-
tion is limited to 50% for ease of use and design. In the case
of the ML4827-2, the maximum duty cycle of the PWM sec-
tion is extended to 70% (typical) for enhanced utilization of
the inductor. Operation at 70% duty cycle requires special
care in circuit design to avoid volt-second imbalances, and/
or high-voltage damage to the PWM switch transistor(s).
For the “-2” version of the ML4827, the maximum duty
cycle (δ) of the PWM is nominally 70%. As the two-transis-
tor single-ended forward converter cannot be used at duty
cycles greater than 50%, high-δ applications require the use
of either a single-transistor forward converter (with a trans-
former reset winding), or a flyback output stage. In either
case, special concerns arise regarding the peak voltage
appearing on the PWM switch transistor, the PWM output
transformer, and associated power components as the duty
cycle increases. For any output stage topology, the available
on-time (core “set” time) is (1/fPWM) x δ, while the reset time
for the core of the PWM output transformer is (1/fPWM) x
(1–δ). This means that the magnetizing inductance of the
core charges for a period of (1/fPWM) x δ, and must be com-
pletely discharged during a period of (1/fPWM) x (1–δ). The
ratio of these two periods, multiplied by the maximum value
of the PFC’s VBUSS, yields the minimum voltage for which
the PWM output transistor must be rated. Frequently, the
design of the tranformer’s reset winding, and/or of the output
transistor’s snubbers or clamps, require an additional voltage
margin of 100V to 200V.
Using the ML4827-2
The ML4827-2’s higher PWM duty cycle offers several
design advantages that skilled power supply and magnetics
engineers can take advantage of, including:
• Reduced RMS and peak PWM switch currents
• Reduced RMS and peak PWM transformer currents
• Easier RFI/EMI filtering due to lower peak currents
These reduced currents can result in cost savings by allowing
smaller PWM transformer primary windings and fewer turns
on forward converter reset windings. Long duty cycles, by
allowing greater utilization of the PFC’s stored charge, can
also lower the cost of PFC bus capacitors while still offering
long “hold-up” times.
10
REV. 1.0.1 6/27/01
PRODUCT SPECIFICATION
ML4827
To put some numbers into the discussion, with a given
VBUSS(MAX) of 400V:
ance for the timing capacitors and resistors. A tolerance on
(RRAMP2 x CRAMP2) of 2% is the simplest “brute force” way
to achieve the desired result. This should be combined with
an external duty cycle clamp. This protects the PWM cir-
cuitry against the condition in which the output has been
shorted, and the error amplifier output (VDC) would other-
wise be driven to its upper rail. One method which works
well when the PWM is used in voltage mode is to limit the
maximum input to the PWM feedback voltage (VDC). If the
voltage available to this pin is derived from the ML4827’s
7.5V VREF, it will be in close ratio to the charging time of the
RAMP2 capacitor. This will be true whether the RAMP2
capacitor is charged from VREF, or, as is more commonly
done in voltage-mode applications, from the output of the
PFC Stage (the “feedforward” configuration). Figure 3
shows such a duty cycle clamp.
1. For δ = 50%: VRESET = {[(1/fPWM) x δ]/[(1/fPWM) x
(1–δ)]} x 400V = 0.50/0.50 x 400V = 400V
2. For δ = 55%: VRESET = 0.55/0.45 x 400V = 489V
3. For δ = 60%: VRESET = 0.60/0.40 x 400V = 600V
4. For δ = 64% (Data Sheet Lower Limit Value): VRESET
=
=
0.64/0.36 x 400V = 711V
5. For δ = 70%: VRESET = 0.70/0.30 x 400V = 933V
6. For δ = 74% (Data Sheet Upper Limit Value): VRESET
0.74/0.26 x 400V = 1138V
It is economically desirable to design for the lowest mean-
If the ML4827-2’s PWM is to be used in a current-mode
design, the PWM stage will require slope compensation.
This can be done by any of the standard industry techniques.
Note that the ramp to use for this slope compensation is the
voltage on RAMP1.
ingful voltage on the output MOSFET. It is simultaneously
necessary to design the circuit to operate at the lowest guar-
anteed value for δ, to ensure that the magnetics will deliver
full output power with any individual ML4827. In actual
operation, the choice of δMIN = 60% will allow some toler-
PFC V
BUSS
R
R
FB1
R
RAMP2
V
FB
FB2
RAMP2
C
RAMP2
V
V
REF
DC
R1
PWM
ERROR
AMP
R2
R
R
V
2
1
REF
+ R
δ
=
V
RAMP2 (PEAK)
MAX
2
Figure 3. ML4827-PWM Duty Cycle Clamp for Voltage-Made Operation
REV. 1.0.1 6/27/01
11
ML4827
PRODUCT SPECIFICATION
Using the recommended values of δMIN = 60% and δMAX
64% for a high-δ application, a MOSFET switch with a
Drain-Source breakdown voltage of 900V, or in some cases
as low as 800V, can reliably be used. Such parts are readily
and inexpensively available from a number of vendors.
=
PWM section. The PWM start-up delay should be at least 5ms.
Solving for the minimum value of CSS:
50µA
---------------
CSS = 5ms ×
≅ 220nF
1.25V
VIN OK Comparator
The VIN OK comparator monitors the DC output of the PFC
and inhibits the PWM if this voltage on VFB is less than its
nominal 2.5V. Once this voltage reaches 2.5V, which corre-
sponds to the PFC output capacitor being charged to its rated
boost voltage, the soft-start begins.
Generating VCC
The ML4827 is a current-fed part. It has an internal shunt
voltage regulator, which is designed to regulate the voltage
internal to the part at 13.5V. This allows a low power dissipa-
tion while at the same time delivering 10V of gate drive at
the PWM OUT and PFC OUT outputs. It is important to
limit the current through the part to avoid overheating or
destroying it. This can be easily done with a single resistor in
series with the VCC pin, returned to a bias supply of typically
18V to 20V. The resistor’s value must be chosen to meet the
operating current requirement of the ML4827 itself (19mA
max) plus the current required by the two gate driver outputs.
PWM Control (RAMP 2)
When the PWM section is used in current mode, RAMP 2 is
generally used as the sampling point for a voltage represent-
ing the current in the primary of the PWM’s output trans-
former, derived either by a current sensing resistor or a
current transformer. In voltage mode, it is the input for a
ramp voltage generated by a second set of timing compo-
nents (RRAMP2, CRAMP2), which will have a minimum value
of zero volts and should have a peak value of approximately
5V. In voltage mode operation, feedforward from the PFC
output buss is an excellent way to derive the timing ramp for
the PWM stage.
EXAMPLE:
With a V
BIAS
of 20V, a VCC limit of 14.6V (max) and the
ML4827 driving a total gate charge of 110nC at 100kHz
(e.g., 1 IRF840 MOSFET and 2 IRF830 MOSFETs), the
gate driver current required is:
Soft Start
(7)
(8)
IGATEDRIVE = 100kHz × 100nC = 11mA
Start-up of the PWM is controlled by the selection of the
external capacitor at SS. A current source of 50µA supplies
the charging current for the capacitor, and start-up of the
PWM begins at 1.25V. Start-up delay can be programmed by
the following equation:
20V – 14.6V
RBIAS = -------------------------------------- = 180Ω
19mA + 11mA
To check the maximum dissipation in the ML4827, find the
current at the minimum VCC (12.4V):
50µA
---------------
×
CSS = tDELAY
(6)
1.25V
20V – 12.4V
(9)
ICC = -------------------------------- = 42.2mA
180Ω
where CSS is the required soft start capacitance, and tDELAY is
the desired start-up delay.
The maximum allowable ICC is 55mA, so this is an accept-
able design.
It is important that the time constant of the PWM soft-start
allow the PFC time to generate sufficient output power for the
V
BIAS
R
BIAS
V
CC
ML4827
GND
10nF
CERAMIC
1µF
CERAMIC
Figure 4. External Component Connections to V
CC
12
REV. 1.0.1 6/27/01
PRODUCT SPECIFICATION
ML4827
The ML4827 should be locally bypassed with a 10nF and a
1µF ceramic capacitor. In most applications, an electrolytic
capacitor of between 100µF and 330µF is also required
across the part, both for filtering and as part of the start-up
bootstrap circuitry.
lation is determined during the ON time of the switch. Figure
5 shows a typical trailing edge control scheme.
In the case of leading edge modulation, the switch is turned
OFF right at the leading edge of the system clock. When the
modulating ramp reaches the level of the error amplifier out-
put voltage, the switch will be turned ON. The effective
duty-cycle of the leading edge modulation is determined dur-
ing the OFF time of the switch. Figure 6 shows a leading
edge control scheme.
Leading/Trailing Modulation
Conventional Pulse Width Modulation (PWM) techniques
employ trailing edge modulation in which the switch will
turn on right after the trailing edge of the system clock. The
error amplifier output voltage is then compared with the
modulating ramp. When the modulating ramp reaches the
level of the error amplifier output voltage, the switch will be
turned OFF. When the switch is ON, the inductor current will
ramp up. The effective duty cycle of the trailing edge modu-
One of the advantages of this control technique is that it
requires only one system clock. Switch 1 (SW1) turns off
and switch 2 (SW2) turns on at the same instant to minimize
the momentary “no-load” period, thus lowering ripple volt-
age generated by the switching action. With such
SW2
SW1
I2
I3
I4
L1
I1
+
VIN
RL
DC
RAMP
VEAO
C1
REF
U3
EA
+
–
TIME
VSW1
DFF
+
–
R
D
RAMP
CLK
Q
U1
U2
OSC
U4
Q
CLK
TIME
Figure 5. Typical Trailing Edge Control Scheme
SW2
I2
I3
I4
L1
I1
+
VIN
RL
SW1
RAMP
DC
C1
VEAO
U3
EA
+
–
TIME
REF
VEAO
VSW1
DFF
CMP
+
R
D
RAMP
CLK
Q
–
U1
OSC
U4
U2
Q
CLK
TIME
Figure 6. Typical Leading Edge Control Scheme
REV. 1.0.1 6/27/01
13
ML4827
PRODUCT SPECIFICATION
synchronized switching, the ripple voltage of the first stage
is reduced. Calculation and evaluation have shown that the
120Hz component of the PFC’s output ripple voltage can be
reduced by as much as 30% using this method.
Typical Applications
Figure 7 is the application circuit for a complete 100W
power factor corrected power supply. This circuit was
designed using the methods and topology detailed in Appli-
cation Note 33.
AC INPUT
85 TO 265VAC
F1
3.15A
C1
470nF
D1
L1
3.1mH
8A, 600V,
15L9R460P2
Q2
IRF830
Q1
IRF840
R17
33Ω
C4
10nF
C5
100µF
R2A
357kΩ
C25
100nF
BR1
4A, 600V
KBL06
D5
RGF1J
T1
R1A
D7
15V
R30
4.7kΩ
499kΩ
L2
33µH
D11
MBR2545CT
R27
39kΩ
2W
T2
R21
22Ω
R15
3Ω
12VDC
RTN
C24
1µF
R2B
357kΩ
C21
1800µF
D6
RGF1J
C20
1µF
D3
RGF1J
R28
180Ω
R24
1.2kΩ
C3
470nF
R1B
499kΩ
R14
33Ω
C30
330µF
C22
4.7µF
Q3
IRF830
C12
10µF
10kΩ
R23
D12
1N5401
R18
220Ω
9W
1.5kΩ
R7A
178kΩ
R3
75kΩ
R22
8.66kΩ
D13
1N5401
R20
1.1Ω
C23
100nF
C7
220pF
R26
10kΩ
R19
220Ω
R25
2.26kΩ
MOC
8102
R7B
178kΩ
C6
1nF
R12
27kΩ
LM431
C2
R4
470nF
13kΩ
1
16
15
14
13
12
11
10
9
IEAO
VEAO
C9
8.2nF
2
3
4
5
6
7
8
I
I
V
FB
AC
C31
R11
1nF 750kΩ
V
R8
2.37kΩ
SENSE
REF
C13
100nF
C14
1µF
C8
82nF
R5
300mΩ
1W
V
V
CC
RMS
C15
10nF
C16
1µF
SS
V
PFC OUT
PWM OUT
GND
C19
1µF
DC
D8
1N5818
RAMP 1
D10
1N5818
RAMP 2 DC I
ML4827-1
LIMIT
L1: Premier Magnetics #TSD-734
L2: 33µH, 10A DC
T1: Premier Magnetics #TSD-736
T2: Premier Magnetics #TSD-735
C17
220pF
C18
470pF
R6
41.2kΩ
R10
6.2kΩ
Premier Magnetics: (714) 362-4211
C11
10nF
Figure 7. 100W Power Factor Corrected Power Supply, Designed Using Micro Linear Application Note 33
14
REV. 1.0.1 6/27/01
PRODUCT SPECIFICATION
ML4827
Mechanical Dimensions inches (millimeters)
Package: P16
16-Pin PDIP
0.740 - 0.760
(18.79 - 19.31)
16
0.240 - 0.260 0.295 - 0.325
(6.09 - 6.61) (7.49 - 8.26)
PIN 1 ID
1
0.02 MIN
(0.50 MIN)
(4 PLACES)
0.055 - 0.065
(1.40 - 1.65)
0.100 BSC
(2.54 BSC)
0.015 MIN
(0.38 MIN)
0.170 MAX
(4.32 MAX)
SEATING PLANE
0.008 - 0.012
(0.20 - 0.31)
0.016 - 0.022
(0.40 - 0.56)
0° - 15°
0.125 MIN
(3.18 MIN)
Package: S16N
16-Pin Narrow SOIC
0.386 - 0.396
(9.80 - 10.06)
16
0.148 - 0.158 0.228 - 0.244
(3.76 - 4.01) (5.79 - 6.20)
PIN1 ID
1
0.017 - 0.027
(0.43 - 0.69)
(4 PLACES)
0.050 BSC
(1.27 BSC)
0.059 - 0.069
(1.49 - 1.75)
0° - 8°
0.012 - 0.020
(0.30 - 0.51)
0.015 - 0.035
(0.38 - 0.89)
0.006 - 0.010
(0.15 - 0.26)
0.055 - 0.061
(1.40 - 1.55)
0.004 - 0.010
(0.10 - 0.26)
SEATING PLANE
REV. 1.0.1 6/27/01
15
ML4827
PRODUCT SPECIFICATION
Ordering Information
Part Number
ML4827CP-1
ML4827CP-2
ML4827CS-1
ML4827CS-2
ML4827IP-2
ML4827IS-2
Max Duty Cycle
Temperature Range
0°C to 70°C
Package
50%
74%
50%
74%
74%
74%
16-Pin PDIP (P16)
0°C to 70°C
16-Pin PDIP (P16)
0°C to 70°C
16-Pin Narrow SOIC (S16N)
16-Pin Narrow SOIC (S16N)
16-Pin PDIP (P16)
0°C to 70°C
–40°C to 85°C
–40°C to 85°C
16-Pin Narrow SOIC (S16N)
DISCLAIMER
FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO
ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME
ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN;
NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.
LIFE SUPPORT POLICY
FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES
OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR
CORPORATION. As used herein:
1. Life support devices or systems are devices or systems
which, (a) are intended for surgical implant into the body,
or (b) support or sustain life, and (c) whose failure to
perform when properly used in accordance with
instructions for use provided in the labeling, can be
reasonably expected to result in a significant injury of the
user.
2. A critical component in any component of a life support
device or system whose failure to perform can be
reasonably expected to cause the failure of the life support
device or system, or to affect its safety or effectiveness.
www.fairchildsemi.com
6/27/01 0.0m 003
Stock#DS30004841
© 2001 Fairchild Semiconductor Corporation
相关型号:
ML4827CS1
Power Factor Controller With Post Regulator, Voltage-mode, 0.5A, PDSO16, PLASTIC, SOIC-16
FAIRCHILD
ML4827CS1X
Power Factor Controller With Post Regulator, Voltage-mode, 0.5A, PDSO16, SOIC-16
FAIRCHILD
ML4827CS2
Power Factor Controller With Post Regulator, Voltage-mode, 0.5A, PDSO16, PLASTIC, SOIC-16
FAIRCHILD
ML4827IP2
Power Factor Controller With Post Regulator, Voltage-mode, 0.5A, PDIP16, PLASTIC, DIP-16
FAIRCHILD
©2020 ICPDF网 联系我们和版权申明