CY7C1327G-250BGC [CYPRESS]
4-Mbit (256K x 18) Pipelined Sync SRAM; 4兆位( 256K ×18 )流水线同步SRAM型号: | CY7C1327G-250BGC |
厂家: | CYPRESS |
描述: | 4-Mbit (256K x 18) Pipelined Sync SRAM |
文件: | 总18页 (文件大小:373K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
CY7C1327G
4-Mbit (256K x 18) Pipelined Sync SRAM
Features
Functional Description[1]
• Registered inputs and outputs for pipelined operation
• 256K ×18 common I/O architecture
The CY7C1327G SRAM integrates 256K x 18 SRAM cells with
advanced synchronous peripheral circuitry and a two-bit
counter for internal burst operation. All synchronous inputs are
gated by registers controlled by a positive-edge-triggered
Clock Input (CLK). The synchronous inputs include all
addresses, all data inputs, address-pipelining Chip Enable
(CE1), depth-expansion Chip Enables (CE2 and CE3), Burst
Control inputs (ADSC, ADSP, and ADV), Write Enables
(BW[A:B], and BWE), and Global Write (GW). Asynchronous
inputs include the Output Enable (OE) and the ZZ pin.
• 3.3V core power supply (VDD
)
• 2.5V I/O power supply (VDDQ
• Fast clock-to-output times
)
— 2.6 ns (for 250-MHz device)
• Provide high-performance 3-1-1-1 access rate
• User-selectable burst counter supporting Intel®
Addresses and chip enables are registered at rising edge of
clock when either Address Strobe Processor (ADSP) or
Address Strobe Controller (ADSC) are active. Subsequent
burst addresses can be internally generated as controlled by
the Advance pin (ADV).
Pentium® interleaved or linear burst sequences
• Separate processor and controller address strobes
• Synchronous self-timed writes
• Asynchronous output enable
Address, data inputs, and write controls are registered on-chip
to initiate a self-timed Write cycle.This part supports Byte Write
operations (see Pin Descriptions and Truth Table for further
details). Write cycles can be one to two bytes wide as
controlled by the byte write control inputs. GW when active
• Offered in lead-free 100-pin TQFP package, lead-free
and non-lead-free 119-ball BGA package
• “ZZ” Sleep Mode Option
causes all bytes to be written.
LOW
The CY7C1327G operates from a +3.3V core power supply
while all outputs also operate with a +3.3V or a +2.5V supply.
All inputs and outputs are JEDEC-standard JESD8-5-
compatible.
Logic Block Diagram
ADDRESS
A0, A1, A
REGISTER
A[1:0]
2
MODE
Q1
ADV
CLK
BURST
COUNTER AND
LOGIC
CLR
Q0
ADSC
ADSP
DQB,DQP
B
DQB,DQP
WRITE REGISTER
B
WRITE DRIVER
OUTPUT
BUFFERS
BW
B
A
DQs
DQP
DQP
OUTPUT
REGISTERS
SENSE
AMPS
MEMORY
ARRAY
A
B
DQA,DQP
A
E
DQA,DQP
WRITE REGISTER
A
WRITE DRIVER
BW
BWE
GW
INPUT
REGISTERS
ENABLE
REGISTER
CE1
CE2
PIPELINED
ENABLE
CE3
OE
ZZ
SLEEP
CONTROL
Note:
1. For best-practices recommendations, please refer to the Cypress application note System Design Guidelines on www.cypress.com.
Cypress Semiconductor Corporation
Document #: 38-05519 Rev. *F
•
198 Champion Court
•
San Jose, CA 95134-1709
•
408-943-2600
Revised July 5, 2006
CY7C1327G
Selection Guide
250 MHz
2.6
200 MHz
2.8
166 MHz
3.5
133 MHz
Unit
ns
Maximum Access Time
4.0
225
40
Maximum Operating Current
Maximum CMOS Standby Current
325
265
240
mA
mA
40
40
40
Pin Configurations
100-Pin TQFP Pinout
NC
NC
NC
VDDQ
VSS
NC
A
NC
NC
VDDQ
VSS
NC
DQPA
DQA
DQA
VSS
VDDQ
DQA
DQA
VSS
NC
1
2
3
4
5
6
7
8
80
79
78
77
76
75
74
73
72
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
51
NC
DQB
DQB
VSS
VDDQ
DQB
DQB
NC
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
BYTE B
VDD
BYTE A
CY7C1327G
NC
VSS
VDD
ZZ
DQB
DQB
VDDQ
DQA
DQA
VDDQ
VSS
DQA
DQA
NC
VSS
DQB
DQB
DQPB
NC
VSS
VDDQ
NC
VSS
VDDQ
NC
NC
NC
NC
NC
NC
Document #: 38-05519 Rev. *F
Page 2 of 18
CY7C1327G
Pin Configurations (continued)
119-Ball BGA Pinout
2
1
3
A
4
5
6
A
7
VDDQ
NC/288M
NC/144M
DQB
A
ADSP
ADSC
VDD
A
VDDQ
A
B
C
D
E
F
CE2
A
A
A
CE3
A
NC/576M
NC/1G
NC
A
A
NC
VSS
VSS
VSS
BWB
VSS
NC
VSS
NC
VSS
VSS
VSS
Vss
VSS
NC
VSS
DQPA
NC
NC
DQB
NC
DQA
CE1
OE
VDDQ
NC
DQA
NC
VDDQ
DQA
G
H
J
DQB
NC
ADV
DQB
DQA
VDD
NC
NC
GW
VDD
CLK
VDDQ
NC
VDD
DQB
VDDQ
DQA
K
L
M
N
DQB
VDDQ
DQB
NC
DQB
NC
Vss
VSS
VSS
NC
BWA
VSS
VSS
DQA
NC
NC
VDDQ
NC
BWE
A1
DQA
P
R
T
NC
NC
DQPB
A
VSS
MODE
A
A0
VDD
VSS
NC
A
NC
A
DQA
NC
NC/72M
VDDQ
A
NC/36M
NC
A
ZZ
NC
NC
NC
NC
VDDQ
U
Document #: 38-05519 Rev. *F
Page 3 of 18
CY7C1327G
Pin Definitions
Name
I/O
Input-
Description
Address Inputs used to select one of the 256K address locations. Sampled at the rising edge of
A0, A1, A
Synchronous the CLK if ADSP or ADSC is active LOW, and CE1, CE2, and CE3 are sampled active. A1, A0 feed
the 2-bit counter.
BWA, BWB
GW
Input-
Byte Write Select Inputs, active LOW. Qualified with BWE to conduct byte writes to the SRAM.
Synchronous Sampled on the rising edge of CLK.
Input-
Global Write Enable Input, active LOW. When asserted LOW on the rising edge of CLK, a global
Synchronous write is conducted (ALL bytes are written, regardless of the values on BW[A:B] and BWE).
BWE
Input-
Byte Write Enable Input, active LOW. Sampled on the rising edge of CLK. This signal must be
Synchronous asserted LOW to conduct a byte write.
CLK
Input-
Clock
Clock Input. Used to capture all synchronous inputs to the device. Also used to increment the burst
counter when ADV is asserted LOW, during a burst operation.
CE
CE1
Input-
Chip Enable 1 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with
2
Synchronous and
to select/deselect the device. ADSP is ignored if CE1 is HIGH. CE1 is sampled only when a
CE3
new external address is loaded.
CE2
CE3
OE
Input-
Chip Enable 2 Input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction with
Synchronous CE1 and CE3 to select/deselect the device. CE2 is sampled only when a new external address is
loaded.
Input-
Chip Enable 3 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with CE1
Synchronous and CE2 to select/deselect the device. Not connected for BGA. Where referenced, CE3 is assumed
active throughout this document for BGA. CE3 is sampled only when a new external address is loaded.
Input-
Output Enable, asynchronous input, active LOW. Controls the direction of the I/O pins. When
Asynchronous LOW, the I/O pins behave as outputs. When deasserted HIGH, I/O pins are tri-stated, and act as input
data pins. OE is masked during the first clock of a read cycle when emerging from a deselected state.
ADV
Input-
Advance Input signal, sampled on the rising edge of CLK, active LOW. When asserted, it
Synchronous automatically increments the address in a burst cycle.
ADSP
Input- Address Strobe from Processor, sampled on the rising edge of CLK, active LOW. When
Synchronous asserted LOW, A is captured in the address registers. A1, A0 are also loaded into the burst counter.
When and ADSC are both asserted, only ADSP is recognized. ASDP is ignored when CE is
ADSP
1
deasserted HIGH.
ZZ
Input-
ZZ “sleep” Input, active HIGH. This input, when High places the device in a non-time-critical “sleep”
Asynchronous condition with data integrity preserved. During normal operation, this pin has to be low or left floating.
ZZ pin has an internal pull-down.
ADSC
Input-
AddressStrobe from Controller, sampled on therising edge of CLK, active LOW. When asserted
Synchronous LOW, A is captured in the address registers. A1, A0 are also loaded into the burst counter. When
ADSP and ADSC are both asserted, only ADSP is recognized.
DQA, DQB
DQPA,
DQPB
I/O-
Bidirectional Data I/O lines. As inputs, they feed into an on-chip data register that is triggered by
Synchronous the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified
by “A” during the previous clock rise of the read cycle. The direction of the pins is controlled by OE.
When OE is asserted LOW, the pins behave as outputs. When HIGH, DQs and DQP[A:B] are placed
in a tri-state condition.
VDD
Power Supply Power supply inputs to the core of the device.
VSS
Ground
Ground for the device.
VDDQ
MODE
I/O Ground Ground for the I/O circuitry.
Input-
Static
Selects Burst Order. When tied to GND selects linear burst sequence. When tied to VDD or left
floating selects interleaved burst sequence. This is a strap pin and should remain static during device
operation. Mode Pin has an internal pull-up.
NC,NC/9M,
NC/18M.
NC/72M,
NC/144M,
NC/288M,
NC/576M,
NC/1G
–
No Connects. Not internally connected to the die. NC/9M,NC/18M,NC/72M, NC/144M, NC/288M,
NC/576M and NC/1G are address expansion pins are not internally connected to the die.
Document #: 38-05519 Rev. *F
Page 4 of 18
CY7C1327G
then the Write operation is controlled by BWE and BW[A:B]
signals. The CY7C1327G provides Byte Write capability that
is described in the Write Cycle Descriptions table. Asserting
the Byte Write Enable input (BWE) with the selected Byte
Write (BW[A:B]) input, will selectively write to only the desired
bytes. Bytes not selected during a Byte Write operation will
remain unaltered. A synchronous self-timed Write mechanism
has been provided to simplify the Write operations.
Functional Overview
All synchronous inputs pass through input registers controlled
by the rising edge of the clock. All data outputs pass through
output registers controlled by the rising edge of the clock.
The CY7C1327G supports secondary cache in systems
utilizing either a linear or interleaved burst sequence. The
interleaved burst order supports Pentium and i486™
processors. The linear burst sequence is suited for processors
that utilize a linear burst sequence. The burst order is user
selectable, and is determined by sampling the MODE input.
Accesses can be initiated with either the Processor Address
Strobe (ADSP) or the Controller Address Strobe (ADSC).
Address advancement through the burst sequence is
controlled by the ADV input. A two-bit on-chip wraparound
burst counter captures the first address in a burst sequence
and automatically increments the address for the rest of the
burst access.
Because the CY7C1327G is a common I/O device, the Output
Enable (OE) must be deserted HIGH before presenting data
to the DQ inputs. Doing so will tri-state the output drivers. As
a safety precaution, DQs are automatically tri-stated whenever
a Write cycle is detected, regardless of the state of OE.
Single Write Accesses Initiated by ADSC
ADSC Write accesses are initiated when the following condi-
tions are satisfied: (1) ADSC is asserted LOW, (2) ADSP is
deserted HIGH, (3) CE1, CE2, CE3 are all asserted active, and
(4) the appropriate combination of the Write inputs (GW, BWE,
and BW[A:B]) are asserted active to conduct a Write to the
desired byte(s). ADSC-triggered Write accesses require a
single clock cycle to complete. The address presented to A is
loaded into the address register and the address
advancement logic while being delivered to the memory array.
The ADV input is ignored during this cycle. If a global Write is
conducted, the data presented to DQ is written into the corre-
sponding address location in the memory core. If a Byte Write
is conducted, only the selected bytes are written. Bytes not
selected during a Byte Write operation will remain unaltered.
A synchronous self-timed Write mechanism has been
provided to simplify the Write operations.
Byte Write operations are qualified with the Byte Write Enable
(BWE) and Byte Write Select (BW[A:B]) inputs. A Global Write
Enable (GW) overrides all Byte Write inputs and writes data to
all four bytes. All writes are simplified with on-chip
synchronous self-timed Write circuitry.
Three synchronous Chip Selects (CE1, CE2, CE3) and an
asynchronous Output Enable (OE) provide for easy bank
selection and output tri-state control. ADSP is ignored if CE1
is HIGH.
Single Read Accesses
This access is initiated when the following conditions are
satisfied at clock rise: (1) ADSP or ADSC is asserted LOW, (2)
CE1, CE2, CE3 are all asserted active, and (3) the Write
signals (GW, BWE) are all deserted HIGH. ADSP is ignored if
CE1 is HIGH. The address presented to the address inputs (A)
is stored into the address advancement logic and the Address
Register while being presented to the memory array. The
corresponding data is allowed to propagate to the input of the
Output Registers. At the rising edge of the next clock the data
is allowed to propagate through the output register and onto
the data bus within tCO if OE is active LOW. The only exception
occurs when the SRAM is emerging from a deselected state
to a selected state, its outputs are always tri-stated during the
first cycle of the access. After the first cycle of the access, the
outputs are controlled by the OE signal. Consecutive single
Read cycles are supported. Once the SRAM is deselected at
clock rise by the chip select and either ADSP or ADSC signals,
its output will tri-state immediately.
Because the CY7C1327G is a common I/O device, the Output
Enable (OE) must be deserted HIGH before presenting data
to the DQ inputs. Doing so will tri-state the output drivers. As
a safety precaution, DQs are automatically tri-stated whenever
a Write cycle is detected, regardless of the state of OE.
Burst Sequences
The CY7C1327G provides a two-bit wraparound counter, fed
by A1, A0, that implements either an interleaved or linear burst
sequence. The interleaved burst sequence is designed specif-
ically to support Intel Pentium applications. The linear burst
sequence is designed to support processors that follow a
linear burst sequence. The burst sequence is user selectable
through the MODE input.
Asserting ADV LOW at clock rise will automatically increment
the burst counter to the next address in the burst sequence.
Both Read and Write burst operations are supported.
Single Write Accesses Initiated by ADSP
Sleep Mode
This access is initiated when both of the following conditions
are satisfied at clock rise: (1) ADSP is asserted LOW, and
(2) CE1, CE2, CE3 are all asserted active. The address
presented to A is loaded into the address register and the
address advancement logic while being delivered to the
memory array. The Write signals (GW, BWE, and BW[A:B]) and
ADV inputs are ignored during this first cycle.
The ZZ input pin is an asynchronous input. Asserting ZZ
places the SRAM in a power conservation “sleep” mode. Two
clock cycles are required to enter into or exit from this “sleep”
mode. While in this mode, data integrity is guaranteed.
Accesses pending when entering the “sleep” mode are not
considered valid nor is the completion of the operation
guaranteed. The device must be deselected prior to entering
the “sleep” mode. CE1, CE2, CE3, ADSP, and ADSC must
remain inactive for the duration of tZZREC after the ZZ input
returns LOW.
ADSP-triggered Write accesses require two clock cycles to
complete. If GW is asserted LOW on the second clock rise, the
data presented to the DQ inputs is written into the corre-
sponding address location in the memory array. If GW is HIGH,
Document #: 38-05519 Rev. *F
Page 5 of 18
CY7C1327G
Linear Burst Address Table (MODE = GND)
Interleaved Burst Address Table
(MODE = Floating or VDD
)
First
Address
A1, A0
Second
Address
A1, A0
Third
Address
A1, A0
Fourth
Address
A1, A0
First
Address
A1, A0
Second
Address
A1, A0
Third
Address
A1, A0
Fourth
Address
A1, A0
00
01
10
11
01
10
11
00
10
11
00
01
11
00
01
10
00
01
10
11
01
00
11
10
10
11
00
01
11
10
01
00
ZZ Mode Electrical Characteristics
Parameter
IDDZZ
Description
Snooze mode standby current
Device operation to ZZ
ZZ recovery time
Test Conditions
ZZ > VDD – 0.2V
Min.
Max.
Unit
mA
ns
40
tZZS
ZZ > VDD – 0.2V
2tCYC
tZZREC
tZZI
ZZ < 0.2V
2tCYC
0
ns
ZZ active to snooze current
This parameter is sampled
This parameter is sampled
2tCYC
ns
tRZZI
ZZ Inactive to exit snooze current
ns
Document #: 38-05519 Rev. *F
Page 6 of 18
CY7C1327G
Truth Table[2, 3, 4, 5, 6]
Next Cycle
Unselected
Add. Used
CE1
H
L
CE2
X
X
L
CE3
X
H
X
H
X
L
ZZ
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
H
ADSP
X
ADSC
L
ADV
X
X
X
X
X
X
X
L
OE
X
X
X
X
X
X
X
H
L
DQ
WRITE
None
None
Tri-State
Tri-State
Tri-State
Tri-State
Tri-State
Tri-State
Tri-State
Tri-State
DQ
X
X
X
X
X
X
H
H
H
H
H
H
H
H
H
L
Unselected
L
X
Unselected
None
L
L
X
Unselected
None
L
X
L
H
H
L
L
Unselected
None
L
L
Begin Read
External
External
Next
L
H
H
X
X
X
X
X
X
X
X
X
X
H
X
X
X
X
X
X
Begin Read
L
L
H
H
H
X
L
Continue Read
Continue Read
Continue Read
Continue Read
Suspend Read
Suspend Read
Suspend Read
Suspend Read
Begin Write
X
X
H
H
X
X
H
H
X
H
L
X
X
X
X
X
X
X
X
X
X
L
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
X
Next
L
Next
L
H
L
Tri-State
DQ
Next
X
L
Current
Current
Current
Current
Current
Current
External
Next
H
H
X
H
H
H
H
H
H
X
H
H
H
H
X
H
L
Tri-State
DQ
H
L
Tri-State
DQ
X
H
X
X
X
X
X
X
X
X
X
Tri-State
Tri-State
Tri-State
Tri-State
Tri-State
Tri-State
Tri-State
Tri-State
Begin Write
L
Begin Write
H
H
X
L
Continue Write
Continue Write
Suspend Write
Suspend Write
ZZ “Sleep”
X
H
X
H
X
X
X
X
X
X
L
Next
L
Current
Current
None
H
X
L
L
X
X
Truth Table for Read/Write[2]
Function
GW
BWE
BWB
X
BWA
Read
H
H
H
H
H
H
L
H
L
L
L
L
L
X
X
H
L
Read
H
Write Byte A – (DQA and DQPA)
Write Byte B – (DQB and DQPB)
Write Bytes B, A
H
L
H
L
L
Write All Bytes
L
L
Write All Bytes
X
X
Notes:
2. X = “Don't Care.” H = Logic HIGH, L = Logic LOW.
3. WRITE = L when any one or more Byte Write enable signals (BW , BW ) and BWE = L or GW = L. WRITE = H when all Byte write enable signals (BW , BW ),
A
B
A
B
BWE, GW = H.
4. The DQ pins are controlled by the current cycle and the
signal.
is asynchronous and is not sampled with the clock.
OE
OE
5. The SRAM always initiates a read cycle when ADSP is asserted, regardless of the state of GW, BWE, or BW
. Writes may occur only on subsequent clocks
[A: B]
after the ADSP or with the assertion of ADSC. As a result, OE must be driven HIGH prior to the start of the write cycle to allow the outputs to tri-state. OE is a
don't care for the remainder of the write cycle.
6. OE is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle all data bits are tri-state when OE is
inactive or when the device is deselected, and all data bits behave as output when OE is active (LOW).
Document #: 38-05519 Rev. *F
Page 7 of 18
CY7C1327G
DC Input Voltage ................................... –0.5V to VDD + 0.5V
Current into Outputs (LOW)......................................... 20 mA
Maximum Ratings
(Above which the useful life may be impaired. For user guide-
lines, not tested.)
Static Discharge Voltage.......................................... > 2001V
(per MIL-STD-883, Method 3015)
Storage Temperature .................................–65°C to +150°C
Latch-up Current.................................................... > 200 mA
Ambient Temperature with
Power Applied.............................................–55°C to +125°C
Operating Range
Supply Voltage on VDD Relative to GND........ –0.5V to +4.6V
Supply Voltage on VDDQ Relative to GND ......–0.5V to +VDD
Ambient
Temperature
Range
VDD
VDDQ
Commercial 0°C to +70°C 3.3V –5%/+10% 2.5V –5%
to VDD
DC Voltage Applied to Outputs
in tri-state ............................................ –0.5V to VDDQ + 0.5V
Industrial
–40°C to +85°C
Electrical Characteristics Over the Operating Range[7, 8]
Parameter
VDD
Description
Power Supply Voltage
I/O Supply Voltage
Test Conditions
Min.
Max.
3.6
Unit
V
3.135
2.375
2.4
VDDQ
VDD
V
VOH
Output HIGH Voltage for 3.3V I/O, IOH = –4.0 mA
for 2.5V I/O, IOH = –1.0 mA
V
2.0
V
VOL
VIH
VIL
IX
Output LOW Voltage
for 3.3V I/O, IOL = 8.0 mA
0.4
0.4
V
for 2.5V I/O, IOL = 1.0 mA
V
Input HIGH Voltage[7] for 3.3V I/O
for 2.5V I/O
Input LOW Voltage[7]
2.0
1.7
VDD + 0.3V
VDD + 0.3V
0.8
V
V
for 3.3V I/O
for 2.5V I/O
–0.3
–0.3
–5
V
0.7
V
Input Leakage Current GND ≤ VI ≤ VDDQ
except ZZ and MODE
5
µA
Input Current of MODE Input = VSS
Input = VDD
–30
–5
µA
µA
µA
µA
µA
5
Input Current of ZZ
Input = VSS
Input = VDD
30
5
IOZ
IDD
Output Leakage
Current
GND ≤ VI ≤ VDDQ, Output Disabled
–5
VDD Operating Supply VDD = Max., IOUT = 0 mA, 4-ns cycle, 250 MHz
325
265
240
225
120
110
100
90
mA
mA
mA
mA
mA
mA
mA
mA
mA
Current
f = fMAX = 1/tCYC
5-ns cycle, 200 MHz
6-ns cycle, 166 MHz
7.5-ns cycle, 133 MHz
4-ns cycle, 250 MHz
5-ns cycle, 200 MHz
6-ns cycle, 166 MHz
7.5-ns cycle, 133 MHz
All speeds
ISB1
Automatic CE
Power-down
Current—TTL Inputs
VDD = Max, Device
Deselected, VIN ≥ VIH or
VIN ≤ VIL
f = fMAX = 1/tCYC
ISB2
Automatic CE
Power-down
VDD = Max, Device
40
Deselected, VIN ≤ 0.3V or
Current—CMOS Inputs VIN > VDDQ – 0.3V, f = 0
Notes:
7. Overshoot: V (AC) < V +1.5V (Pulse width less than t
/2), undershoot: V (AC) > –2V (Pulse width less than t
/2).
IH
DD
CYC
IL
CYC
8. T
: Assumes a linear ramp from 0V to V (min.) within 200 ms. During this time V < V and V
< V
.
Power-up
DD
IH
DD
DDQ
DD
Document #: 38-05519 Rev. *F
Page 8 of 18
CY7C1327G
Electrical Characteristics Over the Operating Range[7, 8] (continued)
Parameter
Description
Automatic CE
Power-down
Test Conditions
DD = Max, Device
Deselected, or VIN ≤ 0.3V
Min.
Max.
105
95
Unit
mA
mA
mA
mA
mA
ISB3
V
4-ns cycle, 250 MHz
5-ns cycle 200 MHz
6-ns cycle,166 MHz
7.5-ns cycle, 133 MHz
All speeds
Current—CMOS Inputs or VIN > VDDQ – 0.3V
f = fMAX = 1/tCYC
85
75
ISB4
Automatic CE
Power-down
Current—TTL Inputs
VDD = Max, Device
Deselected, VIN ≥ VIH or
VIN ≤ VIL, f = 0
45
Capacitance[9]
119 BGA
Max.
100 TQFP
Max.
Parameter
CIN
Description
Input Capacitance
Test Conditions
Unit
pF
TA = 25°C, f = 1 MHz,
5
5
5
5
5
7
VDD = 3.3V.
CCLK
Clock Input Capacitance
Input/Output Capacitance
pF
VDDQ = 3.3V
CI/O
pF
Thermal Resistance[9]
100 TQFP
Package
119 BGA
Package
Parameter
Description
Test Conditions
Unit
ΘJA
Thermal Resistance
(Junction to Ambient)
Test conditions follow standard test
methods and procedures for measuring
thermal impedance, per EIA/JESD51.
30.32
34.1
°C/W
ΘJC
Thermal Resistance
(Junction to Case)
6.85
14.0
°C/W
AC Test Loads and Waveforms
3.3V I/O Test Load
R = 317Ω
3.3V
OUTPUT
ALL INPUT PULSES
90%
VDDQ
OUTPUT
90%
10%
Z = 50Ω
0
R = 50Ω
10%
L
GND
5 pF
R = 351Ω
≤ 1 ns
≤ 1 ns
V = 1.5V
T
INCLUDING
JIG AND
SCOPE
(c)
(a)
(b)
2.5V I/O Test Load
R = 1667Ω
2.5V
OUTPUT
R = 50Ω
OUTPUT
ALL INPUT PULSES
90%
VDDQ
GND
90%
10%
Z = 50Ω
0
10%
L
5 pF
R = 1538Ω
≤ 1 ns
≤ 1 ns
V = 1.25V
T
INCLUDING
JIG AND
SCOPE
(c)
(a)
(b)
Note:
9. Tested initially and after any design or process change that may affect these parameters.
Document #: 38-05519 Rev. *F
Page 9 of 18
CY7C1327G
Switching Characteristics Over the Operating Range[14, 15]
–250
–200
–166
–133
Parameter
tPOWER
Description
VDD(Typical) to the First Access[10]
Min.
Max. Min. Max. Min. Max. Min. Max. Unit
1
1
1
1
ms
Clock
tCYC
Clock Cycle Time
Clock HIGH
4.0
1.7
1.7
5.0
2.0
2.0
6.0
2.5
2.5
7.5
3.0
3.0
ns
ns
ns
tCH
tCL
Clock LOW
Output Times
tCO
Data Output Valid After CLK Rise
Data Output Hold After CLK Rise
Clock to Low-Z[11, 12, 13]
2.6
2.8
3.5
4.0 ns
ns
tDOH
1.0
0
1.0
0
1.5
0
1.5
0
tCLZ
ns
tCHZ
Clock to High-Z[11, 12, 13]
2.6
2.6
2.8
2.8
3.5
3.5
4.0 ns
4.5 ns
ns
tOEV
OE LOW to Output Valid
tOELZ
tOEHZ
Set-up Times
tAS
OE LOW to Output Low-Z[11, 12, 13]
OE HIGH to Output High-Z[11, 12, 13]
0
0
0
0
2.6
2.8
3.5
4.0 ns
Address Set-up Before CLK Rise
ADSC, ADSP Set-up Before CLK Rise
ADV Set-up Before CLK Rise
1.2
1.2
1.2
1.2
1.2
1.2
1.2
1.2
1.2
1.5
1.5
1.5
1.5
1.5
1.5
1.5
1.5
1.5
1.5
1.5
1.5
ns
ns
ns
ns
ns
ns
tADS
tADVS
tWES
GW, BWE, BWX Set-up Before CLK Rise 1.2
tDS
Data Input Set-up Before CLK Rise
Chip Enable Set-Up Before CLK Rise
1.2
1.2
tCES
Hold Times
tAH
Address Hold After CLK Rise
ADSP, ADSC Hold After CLK Rise
ADV Hold After CLK Rise
0.3
0.3
0.3
0.3
0.3
0.3
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
ns
ns
ns
ns
ns
ns
tADH
tADVH
tWEH
GW, BWE, BWX Hold After CLK Rise
Data Input Hold After CLK Rise
Chip Enable Hold After CLK Rise
tDH
tCEH
Notes:
10. This part has a voltage regulator internally; t
is the time that the power needs to be supplied above V (minimum) initially before a read or write operation
DD
POWER
can be initiated.
11. t
, t
,t
, and t
are specified with AC test conditions shown in part (b) of AC Test Loads. Transition is measured ± 200 mV from steady-state voltage.
CHZ CLZ OELZ
OEHZ
12. At any given voltage and temperature, t
is less than t
and t
is less than t
to eliminate bus contention between SRAMs when sharing the same
CLZ
OEHZ
OELZ
CHZ
data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed
to achieve High-Z prior to Low-Z under the same system conditions.
13. This parameter is sampled and not 100% tested.
14. Timing references level is 1.5V when V
= 3.3V and is 1.25V when V
= 2.5V on all data sheets.
DDQ
DDQ
15. Test conditions shown in (a) of AC Test Loads unless otherwise noted.
Document #: 38-05519 Rev. *F
Page 10 of 18
CY7C1327G
Switching Waveforms
Read Cycle Timing[16]
t
CYC
CLK
t
t
CL
CH
t
t
ADH
ADS
ADSP
ADSC
t
t
ADH
ADS
t
t
AH
AS
A1
A2
A3
ADDRESS
Burst continued with
new base address
t
t
WEH
WES
GW, BWE,
BW[A:B]
Deselect
cycle
t
t
CEH
CES
CE
t
t
ADVH
ADVS
ADV
OE
ADV
suspends
burst.
t
t
OEV
CO
t
t
OEHZ
t
OELZ
t
CHZ
DOH
t
CLZ
t
Q(A2)
Q(A2 + 1)
Q(A2 + 2)
Q(A2 + 3)
Q(A2)
Q(A2 + 1)
Q(A1)
Data Out (Q)
High-Z
CO
Burst wraps around
to its initial state
Single READ
BURST READ
DON’T CARE
UNDEFINED
Note:
16. On this diagram, when CE is LOW: CE is LOW, CE is HIGH and CE is LOW. When CE is HIGH: CE is HIGH or CE is LOW or CE is HIGH.
1
2
3
1
2
3
Document #: 38-05519 Rev. *F
Page 11 of 18
CY7C1327G
Switching Waveforms (continued)
Write Cycle Timing[16, 17]
t
CYC
CLK
t
t
CL
CH
t
t
ADH
ADS
ADSP
ADSC extends burst
t
t
ADH
ADS
t
t
ADH
ADS
ADSC
t
t
AH
AS
A1
A2
A3
ADDRESS
Byte write signals are
ignored for first cycle when
ADSP initiates burst
t
t
WEH
WES
BWE,
BW[A :B]
t
t
WEH
WES
GW
CE
t
t
CEH
CES
t
t
ADVH
ADVS
ADV
OE
ADV suspends burst
t
t
DH
DS
Data In (D)
D(A2)
D(A2 + 1)
D(A2 + 1)
D(A2 + 2)
D(A2 + 3)
D(A3)
D(A3 + 1)
D(A3 + 2)
D(A1)
High-Z
t
OEHZ
Data Out (Q)
BURST READ
Single WRITE
BURST WRITE
Extended BURST WRITE
DON’T CARE
UNDEFINED
Note:
17.
Full width write can be initiated by either GW LOW; or by GW HIGH, BWE LOW and BW
LOW.
[A:B]
Document #: 38-05519 Rev. *F
Page 12 of 18
CY7C1327G
Switching Waveforms (continued)
Read/Write Cycle Timing[16, 18, 19]
t
CYC
CLK
t
t
CL
CH
t
t
ADH
ADS
ADSP
ADSC
t
t
AH
AS
A1
A2
A3
A4
A5
A6
ADDRESS
t
t
WEH
WES
BWE,
BW[A:B]
t
t
CEH
CES
CE
ADV
OE
t
t
DH
t
CO
DS
t
OELZ
Data In (D)
High-Z
High-Z
D(A3)
D(A5)
D(A6)
t
t
OEHZ
CLZ
Data Out (Q)
Q(A1)
Q(A2)
Q(A4)
Q(A4+1)
Q(A4+2)
Q(A4+3)
Back-to-Back READs
Single WRITE
BURST READ
Back-to-Back
WRITEs
DON’T CARE
UNDEFINED
Notes:
18. The data bus (Q) remains in high-Z following a WRITE cycle, unless a new read access is initiated by ADSP or ADSC.
19. GW is HIGH.
Document #: 38-05519 Rev. *F
Page 13 of 18
CY7C1327G
Switching Waveforms (continued)
ZZ Mode Timing [20, 21]
CLK
t
t
ZZ
ZZREC
ZZ
t
ZZI
I
SUPPLY
I
DDZZ
t
RZZI
ALL INPUTS
(except ZZ)
DESELECT or READ Only
Outputs (Q)
High-Z
DON’T CARE
Notes:
20. Device must be deselected when entering ZZ mode. See Cycle Descriptions table for all possible signal conditions to deselect the device.
21. DQs are in high-Z when exiting ZZ sleep mode.
Document #: 38-05519 Rev. *F
Page 14 of 18
CY7C1327G
Ordering Information
Not all of the speed, package and temperature ranges are available. Please contact your local sales representative or
visit www.cypress.com for actual products offered.
Speed
(MHz)
Package
Diagram
Operating
Range
Ordering Code
Package Type
133 CY7C1327G-133AXC
CY7C1327G-133BGC
CY7C1327G-133BGXC
CY7C1327G-133AXI
51-85050 100-Pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Lead-Free
51-85115 119-ball Ball Grid Array (14 x 22 x 2.4 mm)
Commercial
119-ball Ball Grid Array (14 x 22 x 2.4 mm) Lead-Free
51-85050 100-Pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Lead-Free
51-85115 119-ball Ball Grid Array (14 x 22 x 2.4 mm)
Industrial
CY7C1327G-133BGI
CY7C1327G-133BGXI
166 CY7C1327G-166AXC
CY7C1327G-166BGC
CY7C1327G-166BGXC
CY7C1327G-166AXI
119-ball Ball Grid Array (14 x 22 x 2.4 mm) Lead-Free
51-85050 100-Pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Lead-Free
51-85115 119-ball Ball Grid Array (14 x 22 x 2.4 mm)
Commercial
Industrial
119-ball Ball Grid Array (14 x 22 x 2.4 mm) Lead-Free
51-85050 100-Pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Lead-Free
51-85115 119-ball Ball Grid Array (14 x 22 x 2.4 mm)
CY7C1327G-166BGI
CY7C1327G-166BGXI
200 CY7C1327G-200AXC
CY7C1327G-200BGC
CY7C1327G-200BGXC
CY7C1327G-200AXI
119-ball Ball Grid Array (14 x 22 x 2.4 mm) Lead-Free
51-85050 100-Pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Lead-Free
51-85115 119-ball Ball Grid Array (14 x 22 x 2.4 mm)
Commercial
Industrial
119-ball Ball Grid Array (14 x 22 x 2.4 mm) Lead-Free
51-85050 100-Pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Lead-Free
51-85115 119-ball Ball Grid Array (14 x 22 x 2.4 mm)
CY7C1327G-200BGI
CY7C1327G-200BGXI
250 CY7C1327G-250AXC
CY7C1327G-250BGC
CY7C1327G-250BGXC
CY7C1327G-250AXI
119-ball Ball Grid Array (14 x 22 x 2.4 mm) Lead-Free
51-85050 100-Pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Lead-Free
51-85115 119-ball Ball Grid Array (14 x 22 x 2.4 mm)
Commercial
Industrial
119-ball Ball Grid Array (14 x 22 x 2.4 mm) Lead-Free
51-85050 100-Pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Lead-Free
51-85115 119-ball Ball Grid Array (14 x 22 x 2.4 mm)
CY7C1327G-250BGI
CY7C1327G-250BGXI
119-ball Ball Grid Array (14 x 22 x 2.4 mm) Lead-Free
Document #: 38-05519 Rev. *F
Page 15 of 18
CY7C1327G
Package Diagrams
100-Pin TQFP (14 x 20 x 1.4 mm) (51-85050)
16.00 0.20
1.40 0.05
14.00 0.10
100
81
80
1
0.30 0.08
0.65
TYP.
12° 1°
(8X)
SEE DETAIL
A
30
51
31
50
0.20 MAX.
1.60 MAX.
R 0.08 MIN.
0.20 MAX.
0° MIN.
SEATING PLANE
STAND-OFF
0.05 MIN.
0.15 MAX.
NOTE:
0.25
1. JEDEC STD REF MS-026
GAUGE PLANE
2. BODY LENGTH DIMENSION DOES NOT INCLUDE MOLD PROTRUSION/END FLASH
MOLD PROTRUSION/END FLASH SHALL NOT EXCEED 0.0098 in (0.25 mm) PER SIDE
R 0.08 MIN.
0.20 MAX.
BODY LENGTH DIMENSIONS ARE MAX PLASTIC BODY SIZE INCLUDING MOLD MISMATCH
3. DIMENSIONS IN MILLIMETERS
0°-7°
0.60 0.15
0.20 MIN.
51-85050-*B
1.00 REF.
DETAIL
A
Document #: 38-05519 Rev. *F
Page 16 of 18
CY7C1327G
Package Diagrams (continued)
119-Ball BGA (14 x 22 x 2.4 mm) (51-85115)
Ø0.05 M C
Ø0.25 M C A B
A1 CORNER
Ø0.75 0.15(119X)
Ø1.00(3X) REF.
1
2
3
4
5
6
7
7
6
5
4
3 2 1
A
B
C
D
E
A
B
C
D
E
F
F
G
H
G
H
J
K
L
J
K
L
M
N
P
R
T
M
N
P
R
T
U
U
1.27
0.70 REF.
A
3.81
12.00
7.62
B
14.00 0.20
0.15(4X)
30° TYP.
51-85115-*B
SEATING PLANE
C
i486 is a trademark, and Intel and Pentium are registered trademarks, of Intel Corporation. PowerPC is a registered trademark
of IBM Corporation. All product and company names mentioned in this document may be trademarks of their respective holders.
Document #: 38-05519 Rev. *F
Page 17 of 18
© Cypress Semiconductor Corporation, 2006. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use
of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be
used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its
products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress
products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.
CY7C1327G
Document History Page
Document Title: CY7C1327G 4-Mbit (256K x 18) Pipelined Sync SRAM
Document Number: 38-05519
Orig. of
REV.
**
ECN NO. Issue Date Change
Description of Change
224367
278513
See ECN
See ECN
RKF
VBL
New Data Sheet
*A
In Ordering Info section, Changed TQFP to PB-Free TQFP
Added PB-Free BG package
*B
332895
See ECN
SYT
Modified Address Expansion balls in the pinouts for 100 TQFP and 119 BGA
Packages as per JEDEC standards and updated the Pin Definitions
accordingly
Modified VOL, VOH test conditions
Removed 225 MHz and 100 MHz speed grades
Replaced TBD’s for ΘJA and ΘJC to their respective values on the Thermal
Resistance table
Removed comment on the availability of BG lead-free package
Updated the Ordering Information by shading and unshading MPNs as per
availability
*C
*D
351194
366728
See ECN
See ECN
PCI
PCI
Updated Ordering Information Table
Added VDD/VDDQ test conditions in DC Table
Modified test condition in note# 8 from VIH < VDD to VIH
V
DD
<
*E
419256
See ECN
RXU
Converted from Preliminary to Final
Changed address of Cypress Semiconductor Corporation on Page# 1 from
“3901 North First Street” to “198 Champion Court”
Modified “Input Load” to “Input Leakage Current except ZZ and MODE” in the
Electrical Characteristics Table
Replaced Package Name column with Package Diagram in the Ordering
Information table
Replaced Package Diagram of 51-85050 from *A to *B
Updated the Ordering Information
*F
480124
See ECN
VKN
Added the Maximum Rating for Supply Voltage on VDDQ Relative to GND.
Updated the Ordering Information table.
Document #: 38-05519 Rev. *F
Page 18 of 18
相关型号:
CY7C1327L-117AC
Cache SRAM, 256KX18, 4.5ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100
CYPRESS
CY7C1327L-133AC
Cache SRAM, 256KX18, 4ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100
CYPRESS
CY7C1328A-133AC
Cache SRAM, 256KX18, 4ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100
CYPRESS
CY7C1328A-150AC
Cache SRAM, 256KX18, 3.8ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100
CYPRESS
CY7C1328A-166AC
Cache SRAM, 256KX18, 3.5ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100
CYPRESS
©2020 ICPDF网 联系我们和版权申明