CY7B9911 [CYPRESS]

High-Speed Low-Voltage Programmable Skew Clock Buffer LV-PSCB; 高速低电压可编程偏移时钟缓冲器LV- PSCB
CY7B9911
型号: CY7B9911
厂家: CYPRESS    CYPRESS
描述:

High-Speed Low-Voltage Programmable Skew Clock Buffer LV-PSCB
高速低电压可编程偏移时钟缓冲器LV- PSCB

时钟
文件: 总11页 (文件大小:226K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
CY7B9911V  
3.3V RoboClock+  
High-Speed Low-Voltage Programmable Skew Clock Buffer  
(LV-PSCB)  
selectable control over system clock functions. These multiple-  
Features  
output clock drivers provide the system integrator with func-  
tions necessary to optimize the timing of high-performance  
computer systems. Eight individual drivers, arranged as four  
pairs of user-controllable outputs, can each drive terminated  
transmission lines with impedances as low as 50while deliv-  
ering minimal and specified output skews and full-swing logic levels  
(LVTTL).  
• All output pair skew <100 ps typical (250 max.)  
• 3.75- to 110-MHz output operation  
• User-selectable output functions  
— Selectable skew to 18 ns  
— Inverted and non-inverted  
1
1
Each output can be hardwired to one of nine delay or function  
configurations. Delay increments of 0.7 to 1.5 ns are deter-  
mined by the operating frequency with outputs able to skew up  
to ±6 time units from their nominal “zero” skew position. The com-  
pletely integrated PLL allows external load and transmission  
line delay effects to be canceled. When this “zero delay” capa-  
bility of the LVPSCB is combined with the selectable output  
skew functions, the user can create output-to-output delays of  
up to ±12 time units.  
— Operation at  
and  
input frequency  
4
2
— Operation at 2x and 4x input frequency (input as low  
as 3.75 MHz)  
• Zero input-to-output delay  
• 50% duty-cycle outputs  
LVTTL outputs drive 50 terminated lines  
Operates from a single 3.3V supply  
• Low operating current  
Divide-by-two and divide-by-four output functions are provided  
for additional flexibility in designing complex clock systems.  
When combined with the internal PLL, these divide functions  
allow distribution of a low-frequency clock that can be multi-  
plied by two or four at the clock destination. This facility mini-  
mizes clock distribution difficulty while allowing maximum sys-  
tem clock speed and flexibility.  
• 32-pin PLCC package  
• Jitter < 200 ps peak-to-peak (< 25 ps RMS)  
Functional Description  
The CY7B9911V 3.3V RoboClock+ High-Speed Low-Voltage  
Programmable Skew Clock Buffer (LVPSCB) offers user-  
Logic Block Diagram  
Pin Configuration  
TEST  
PLCC  
PHASE  
FREQ  
DET  
FB  
VCO AND  
TIME UNIT  
GENERATOR  
FILTER  
REF  
4
3
2
1
32 31 30  
29  
FS  
2F0  
GND  
1F1  
1F0  
5
6
3F1  
4F0  
28  
27  
4Q0  
4Q1  
4F0  
4F1  
4F1  
7
8
9
SELECT  
INPUTS  
(THREE  
LEVEL)  
V
26  
25  
24  
23  
CCQ  
CY7B9911V  
V
CCN  
SKEW  
SELECT  
MATRIX  
V
CCN  
3Q0  
3Q1  
3F0  
3F1  
4Q1  
10  
1Q0  
1Q1  
GND  
GND  
4Q0  
GND  
GND  
11  
12  
22  
21  
2Q0  
2Q1  
2F0  
2F1  
13  
14 15 16 17 18 19 20  
1Q0  
1Q1  
1F0  
1F1  
7B9911V–2  
7B9911V–1  
Cypress Semiconductor Corporation  
3901 North First Street  
San Jose  
CA 95134  
408-943-2600  
December 1, 1999  
CY7B9911V  
3.3V RoboClock+  
Pin Definitions  
Signal Name  
REF  
I/O  
Description  
I
Reference frequency input. This input supplies the frequency and timing against which all functional  
variation is measured.  
FB  
I
PLL feedback input (typically connected to one of the eight outputs).  
Three-level frequency range select. See Table 1.  
Three-level function select inputs for output pair 1 (1Q0, 1Q1). See Table 2.  
Three-level function select inputs for output pair 2 (2Q0, 2Q1). See Table 2.  
Three-level function select inputs for output pair 3 (3Q0, 3Q1). See Table 2.  
Three-level function select inputs for output pair 4 (4Q0, 4Q1). See Table 2.  
Three-level select. See test mode section under the block diagram descriptions.  
Output pair 1. See Table 2.  
FS  
I
1F0, 1F1  
2F0, 2F1  
3F0, 3F1  
4F0, 4F1  
TEST  
I
I
I
I
I
1Q0, 1Q1  
2Q0, 2Q1  
3Q0, 3Q1  
4Q0, 4Q1  
O
O
Output pair 2. See Table 2.  
O
Output pair 3. See Table 2.  
O
Output pair 4. See Table 2.  
V
V
PWR  
PWR  
PWR  
Power supply for output drivers.  
CCN  
CCQ  
Power supply for internal circuitry.  
GND  
Ground.  
Skew Select Matrix  
Block Diagram Description  
The skew select matrix is comprised of four independent sec-  
tions. Each section has two low-skew, high-fanout drivers  
(xQ0, xQ1), and two corresponding three-level function select  
(xF0, xF1) inputs. Table 2 below shows the nine possible out-  
put functions for each section as determined by the function  
select inputs. All times are measured with respect to the REF  
input assuming that the output connected to the FB input has  
Phase Frequency Detector and Filter  
These two blocks accept inputs from the Reference Frequency  
(REF) input and the Feedback (FB) input and generate correc-  
tion information to control the frequency of the Voltage-  
Controlled Oscillator (VCO). These blocks, along with the  
VCO, form a Phase-Locked Loop (PLL) that tracks the incom-  
ing REF signal.  
0t selected.  
U
[1]  
VCO and Time Unit Generator  
Table 2. Programmable Skew Configurations  
The VCO accepts analog control inputs from the PLL filter  
block and generates a frequency that is used by the time unit  
generator to create discrete time units that are selected in the  
skew select matrix. The operational range of the VCO is deter-  
Function Selects  
Output Functions  
1F1, 2F1, 1F0, 2F0, 1Q0,1Q1,  
3F1, 4F1 3F0, 4F0 2Q0, 2Q1 3Q0, 3Q1 4Q0, 4Q1  
mined by the FS control pin. The time unit (t ) is determined  
by the operating frequency of the device and the level of the  
FS pin as shown in Table 1.  
LOW  
LOW  
LOW  
MID  
LOW  
MID  
4t  
3t  
2t  
1t  
0t  
Divide by 2 Divide by 2  
U
U
U
U
U
6t  
4t  
2t  
0t  
6t  
4t  
2t  
0t  
U
U
U
U
U
U
HIGH  
LOW  
MID  
[1]  
Table 1. Frequency Range Select and t Calculation  
U
f
(MHz)  
MID  
NOM  
U
U
U
1
tU  
=
-----------------------  
NOM × N  
Approximate  
f
MID  
HIGH  
LOW  
MID  
+1t  
+2t  
+3t  
+4t  
+2t  
+4t  
+6t  
+2t  
+4t  
+6t  
U
U
U
U
U
U
U
U
U
U
Frequency(MHz)At  
[2, 3]  
FS  
Min. Max.  
where N =  
Which t = 1.0 ns  
HIGH  
HIGH  
HIGH  
U
LOW  
MID  
15  
25  
40  
30  
50  
44  
26  
16  
22.7  
38.5  
62.5  
HIGH  
Divide by 4 Inverted  
HIGH  
110  
Notes:  
1. For all three-state inputs, HIGH indicates a connection to VCC, LOW indicates a connection to GND, and MID indicates an open connection. Internal termination  
circuitry holds an unconnected input to VCC/2.  
2. The level to be set on FS is determined by the normaloperating frequency (fNOM) of the VCO and Time Unit Generator (see Logic Block Diagram). Nominal  
frequency (fNOM) always appears at 1Q0 and the other outputs when they are operated in their undivided modes (see Table 2). The frequency appearing at the  
REF and FB inputs will be fNOM when the output connected to FB is undivided. The frequency of the REF and FB inputs will be fNOM/2 or fNOM/4 when the part  
is configured for a frequency multiplication by using a divided output as the FB input.  
3. When the FS pin is selected HIGH, the REF input must not transition upon power-up until VCC has reached 2.8V.  
2
CY7B9911V  
3.3V RoboClock+  
FBInput  
REFInput  
1Fx  
2Fx  
3Fx  
4Fx  
(N/A)  
LM  
6t  
4t  
3t  
U
U
U
LL  
LH  
LM  
(N/A)  
LH  
ML  
ML  
2t  
1t  
U
(N/A)  
U
MM  
MH  
HL  
MM  
(N/A)  
MH  
0t  
U
+1t  
+2t  
+3t  
U
U
U
HM  
(N/A)  
HH  
HL  
HM  
+4t  
+6t  
U
(N/A)  
(N/A)  
(N/A)  
U
LL/HH  
HH  
DIVIDED  
INVERT  
7B9911V3  
[4]  
Figure 1. Typical Outputs with FB Connected to a Zero-Skew Output  
Test Mode  
Maximum Ratings  
The TEST input is a three-level input. In normal system oper-  
ation, this pin is connected to ground, allowing the  
CY7B9911V to operate as explained briefly above (for testing  
purposes, any of the three-level inputs can have a removable  
jumper to ground, or be tied LOW through a 100resistor. This  
will allow an external tester to change the state of these pins.)  
(Above which the useful life may be impaired. For user guide-  
lines, not tested.)  
Storage Temperature ................................. 65°C to +150°C  
Ambient Temperature with  
Power Applied............................................. 55°C to +125°C  
Supply Voltage to Ground Potential................0.5V to +7.0V  
DC Input Voltage ............................................0.5V to +7.0V  
Output Current into Outputs (LOW)............................. 64 mA  
If the TEST input is forced to its MID or HIGH state, the device  
will operate with its internal phase locked loop disconnected,  
and input levels supplied to REF will directly control all outputs.  
Relative output to output functions are the same as in normal  
mode.  
Static Discharge Voltage ........................................... >2001V  
(per MIL-STD-883, Method 3015)  
In contrast with normal operation (TEST tied LOW). All outputs  
will function based only on the connection of their own function  
select inputs (xF0 and xF1) and the waveform characteristics  
of the REF input.  
Latch-Up Current..................................................... >200 mA  
Operating Range  
Ambient  
Temperature  
Range  
V
CC  
Commercial  
0°C to +70°C  
3.3V ± 10%  
Note:  
4. FB connected to an output selected for zeroskew (i.e., xF1 = xF0 =  
MID).  
3
CY7B9911V  
3.3V RoboClock+  
[5]  
Electrical Characteristics Over the Operating Range  
CY7B9911V  
Parameter  
Description  
Output HIGH Voltage  
Output LOW Voltage  
Test Conditions  
= Min., I = 18 mA  
Min.  
Max.  
Unit  
V
V
V
V
2.4  
OH  
CC  
CC  
OH  
V
= Min., I = 35 mA  
0.45  
V
OL  
OL  
V
Input HIGH Voltage  
(REF and FB inputs only)  
2.0  
0.5  
V
V
IH  
CC  
V
V
V
V
Input LOW Voltage  
(REF and FB inputs only)  
0.8  
V
V
IL  
Three-Level Input HIGH  
Voltage (Test, FS, xFn)  
Min. V Max.  
0.87 * V  
0.47 * V  
0.0  
V
CC  
IHH  
IMM  
ILL  
CC  
CC  
[6]  
Three-Level Input MID  
Voltage (Test, FS, xFn)  
Min. V Max.  
0.53 * V  
V
CC  
CC  
CC  
[6]  
Three-Level Input LOW  
Voltage (Test, FS, xFn)  
Min. V Max.  
0.13 * V  
20  
V
CC  
CC  
[6]  
I
I
I
I
I
Input HIGH Leakage Current  
(REF and FB inputs only)  
V
V
V
V
V
= Max., V = Max.  
µA  
µA  
µA  
µA  
µA  
IH  
CC  
CC  
IN  
Input LOW Leakage Current  
(REF and FB inputs only)  
= Max., V = 0.4V  
20  
50  
IL  
IN  
Input HIGH Current  
(Test, FS, xFn)  
= V  
200  
50  
IHH  
IMM  
ILL  
IN  
IN  
IN  
CC  
Input MID Current  
(Test, FS, xFn)  
= V /2  
CC  
Input LOW Current  
(Test, FS, xFn)  
= GND  
200  
[7]  
I
I
Short Circuit Current  
V
V
= MAX, V = GND (25° only)  
OUT  
200  
95  
mA  
mA  
OS  
CC  
Operating Current Used by  
Internal Circuitry  
= V  
= Max., Coml  
CCQ  
CCQ  
CCN  
All Input Selects Open  
Mil/Ind  
100  
19  
I
Output Buffer Current per  
V
= V = Max.,  
mA  
CCN  
CCN  
CCQ  
[8]  
Output Pair  
I
= 0 mA  
OUT  
Input Selects Open, f  
MAX  
PD  
Power Dissipation per  
Output Pair  
V
= V  
= 0 mA  
= Max.,  
CCQ  
104  
mW  
CCN  
[9]  
I
OUT  
Input Selects Open, f  
MAX  
Capacitance[10]  
Parameter  
Description  
Test Conditions  
Max.  
Unit  
C
Input Capacitance  
T = 25°C, f = 1 MHz, V = 3.3V  
10  
pF  
IN  
A
CC  
Notes:  
5. See the last page of this specification for Group A subgroup testing information.  
6. These inputs are normally wired to VCC, GND, or left unconnected (actual threshold voltages vary as a percentage of VCC). Internal termination resistors hold  
unconnected inputs at VCC/2. If these inputs are switched, the function and timing of the outputs may glitch and the PLL may require an additional tLOCK time  
before all data sheet limits are achieved.  
7. CY7B9911V should be tested one output at a time, output shorted for less than one second, less than 10% duty cycle. Room temperature only.  
8. Total output current per output pair can be approximated by the following expression that includes device current plus load current:  
CY7B9911V:ICCN = [(4 + 0.11F) + [[((835 3F)/Z) + (.0022FC)]N] x 1.1  
Where  
F = frequency in MHz  
C = capacitive load in pF  
Z = line impedance in ohms  
N = number of loaded outputs; 0, 1, or 2  
FC = F < C  
9. Total power dissipation per output pair can be approximated by the following expression that includes device power dissipation plus power dissipation due to  
the load circuit:  
PD = [(22 + 0.61F) + [[(1550 + 2.7F)/Z) + (.0125FC)]N] x 1.1  
See note 8 for variable definition.  
10. Applies to REF and FB inputs only. Tested initially and after any design or process changes that may affect these parameters.  
4
CY7B9911V  
3.3V RoboClock+  
AC Test Loads and Waveforms  
VCC  
3.0V  
2.0V  
=1.5V  
0.8V  
0.0V  
2.0V  
th  
0.8V  
R1=100  
R2=100  
R1  
R2  
V
th  
V =1.5V  
C = 30 pF  
L
C
(Includes fixture and probe capacitance)  
L
1ns  
1ns  
7B9911V4  
7B9911V5  
TTL ACTest Load  
TTL Input Test Waveform  
[2, 11]  
Switching Characteristics Over the Operating Range  
CY7B9911V5  
Typ.  
Parameter  
Description  
FS = LOW  
Min.  
15  
Max.  
30  
Unit  
[1, 2]  
[1, 2]  
f
Operating Clock  
Frequency in MHz  
MHz  
NOM  
FS = MID  
25  
50  
[1, 2 , 3]  
FS = HIGH  
40  
110  
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
REF Pulse Width HIGH  
5.0  
5.0  
ns  
ns  
RPWH  
RPWL  
U
REF Pulse Width LOW  
Programmable Skew Unit  
See Table 1  
[13, 14]  
Zero Output Matched-Pair Skew (XQ0, XQ1)  
0.1  
0.25  
0.6  
0.5  
0.5  
0.5  
0.25  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ms  
ps  
ps  
SKEWPR  
SKEW0  
SKEW1  
SKEW2  
SKEW3  
SKEW4  
DEV  
[13, 15]  
Zero Output Skew (All Outputs)  
0.5  
0.7  
1.0  
0.7  
1.0  
1.25  
+0.5  
+1.0  
2.5  
3
[13, 17]  
Output Skew (Rise-Rise, Fall-Fall, Same Class Outputs)  
[13, 17]  
Output Skew (Rise-Fall, Nominal-Inverted, Divided-Divided)  
[13, 17]  
[13, 17]  
Output Skew (Rise-Rise, Fall-Fall, Different Class Outputs)  
Output Skew (Rise-Fall, Nominal-Divided, Divided-Inverted)  
[12, 18]  
Device-to-Device Skew  
Propagation Delay, REF Rise to FB Rise  
0.5  
1.0  
0.0  
0.0  
PD  
[19]  
Output Duty Cycle Variation  
ODCV  
PWH  
[20]  
Output HIGH Time Deviation from 50%  
[20]  
Output LOW Time Deviation from 50%  
PWL  
[20, 21]  
Output Rise Time  
0.15  
0.15  
1.0  
1.0  
1.5  
1.5  
0.5  
25  
ORISE  
OFALL  
LOCK  
JR  
[20, 21]  
Output Fall Time  
[22]  
PLL Lock Time  
[12]  
Cycle-to-Cycle Output  
Jitter  
RMS  
[12]  
Peak-to-Peak  
200  
Notes:  
11. Test measurement levels for the CY7B9911V are TTL levels (1.5V to 1.5V). Test conditionsassumesignaltransition timesof 2ns or less and output loading as shown  
in the AC Test Loads and Waveforms unless otherwise specified.  
12. Guaranteed by statistical correlation. Tested initially and after any design or process changes that may affect these parameters.  
13. SKEW is defined as the time between the earliest and the latest output transition among all outputs for which the same tU delay has been selected when all are  
loaded with 30 pF and terminated with 50to VCC/2 (CY7B9911V).  
14. tSKEWPR is defined as the skew between a pair of outputs (XQ0 and XQ1) when all eight outputs are selected for 0tU.  
15. tSKEW0 is defined as the skew between outputs when they are selected for 0tU. Other outputs are divided or inverted but not shifted.  
16. CL=0 pF. For CL=30 pF, tSKEW0=0.35 ns.  
17. There are three classes of outputs: Nominal (multiple of tU delay), Inverted (4Q0 and 4Q1 only with 4F0 = 4F1 = HIGH), and Divided (3Qx and 4Qx only in Divide-by-  
2 or Divide-by-4 mode).  
18. tDEV is the output-to-output skew between any two devices operating under the same conditions (VCC ambient temperature, air flow, etc.)  
19. tODCV is the deviation of the output from a 50% duty cycle. Output pulse width variations are included in tSKEW2 and tSKEW4 specifications.  
20. Specified with outputs loaded with 30 pF for the CY7B9911V5 and 7 devices. Devices are terminated through 50to VCC/2.tPWH is measured at 2.0V. tPWL is  
measured at 0.8V.  
21. tORISE and tOFALL measured between 0.8V and 2.0V.  
22. tLOCK is the time that is required before synchronization is achieved. This specification is valid only after VCC is stable and within normal operating limits. This parameter is  
measured from the application of a new signal or frequency at REF or FB until tPD is within specified limits.  
5
CY7B9911V  
3.3V RoboClock+  
[2, 11]  
Switching Characteristics Over the Operating Range  
(continued)  
CY7B9911V7  
Typ.  
Parameter  
Description  
FS = LOW  
Min.  
15  
Max.  
30  
Unit  
[1, 2]  
f
Operating Clock  
MHz  
NOM  
Frequency in MHz  
[1, 2]  
FS = MID  
25  
50  
[1, 2 , 3]  
FS = HIGH  
40  
110  
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
REF Pulse Width HIGH  
5.0  
5.0  
ns  
ns  
RPWH  
RPWL  
U
REF Pulse Width LOW  
Programmable Skew Unit  
See Table 1  
[13, 14]  
Zero Output Matched-Pair Skew (XQ0, XQ1)  
0.1  
0.3  
0.6  
1.0  
0.7  
1.2  
0.25  
0.75  
1.0  
1.5  
1.2  
1.7  
1.65  
+0.7  
+1.2  
3
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ms  
ps  
ps  
SKEWPR  
SKEW0  
SKEW1  
SKEW2  
SKEW3  
SKEW4  
DEV  
[13, 15]  
Zero Output Skew (All Outputs)  
[13, 17]  
Output Skew (Rise-Rise, Fall-Fall, Same Class Outputs)  
Output Skew (Rise-Fall, Nominal-Inverted, Divided-Divided)  
[13, 17]  
[13, 17]  
[13, 17]  
Output Skew (Rise-Rise, Fall-Fall, Different Class Outputs)  
Output Skew (Rise-Fall, Nominal-Divided, Divided-Inverted)  
[12, 18]  
Device-to-Device Skew  
Propagation Delay, REF Rise to FB Rise  
0.7  
1.2  
0.0  
0.0  
PD  
[19]  
Output Duty Cycle Variation  
ODCV  
PWH  
[20]  
Output HIGH Time Deviation from 50%  
[20]  
Output LOW Time Deviation from 50%  
3.5  
2.5  
2.5  
0.5  
25  
PWL  
[20, 21]  
Output Rise Time  
0.15  
0.15  
1.5  
1.5  
ORISE  
OFALL  
LOCK  
JR  
[20, 21]  
Output Fall Time  
[22]  
PLL Lock Time  
[12]  
Cycle-to-Cycle Output  
Jitter  
RMS  
[12]  
Peak-to-Peak  
200  
6
CY7B9911V  
3.3V RoboClock+  
AC Timing Diagrams  
t
t
RPWL  
REF  
t
RPWH  
REF  
t
t
ODCV  
PD  
t
ODCV  
FB  
Q
t
JR  
t
t
t
t
SKEWPR,  
SKEW0,1  
SKEWPR,  
SKEW0,1  
OTHERQ  
t
SKEW2  
t
SKEW2  
INVERTED Q  
t
SKEW3,4  
t
t
SKEW3,4  
t
SKEW3,4  
REF DIVIDED BY 2  
REF DIVIDED BY 4  
t
SKEW1,3, 4  
SKEW2,4  
7B9911V8  
7
CY7B9911V  
3.3V RoboClock+  
Operational Mode Descriptions  
REF  
LOAD  
Z
Z
0
L1  
L2  
FB  
SYSTEM  
CLOCK  
REF  
FS  
LOAD  
LOAD  
4Q0  
4Q1  
4F0  
4F1  
0
3Q0  
3Q1  
3F0  
3F1  
L3  
L4  
2F0  
2F1  
2Q0  
2Q1  
Z
0
1F0  
1F1  
1Q0  
1Q1  
LOAD  
TEST  
Z
0
LENGTH L1 = L2 = L3 = L4  
7B9911V9  
Figure 2. Zero-Skew and/or Zero-Delay Clock Driver  
Figure 2 shows the LVPSCB configured as a zero-skew clock  
buffer. In this mode the CY7B9911V can be used as the basis  
for a low-skew clock distribution tree. When all of the function  
select inputs (xF0, xF1) are left open, the outputs are aligned  
and may each drive a terminated transmission line to an inde-  
pendent load. The FB input can be tied to any output in this  
configuration and the operating frequency range is selected  
with the FS pin. The low-skew specification, coupled with the  
ability to drive terminated transmission lines (with impedances  
as low as 50), allows efficient printed circuit board design.  
REF  
LOAD  
Z
0
L1  
L2  
FB  
REF  
FS  
SYS-  
TEM  
CLOCK  
LOAD  
LOAD  
4Q0  
4Q1  
4F0  
4F1  
Z
0
3Q0  
3Q1  
3F0  
3F1  
L3  
L4  
2F0  
2F1  
2Q0  
2Q1  
Z
0
1F0  
1F1  
1Q0  
1Q1  
LOAD  
TEST  
Z
0
LENGTH L1 = L2  
L3 < L2 by 6 inches  
L4 > L2 by 6 inches  
7B9911V10  
Figure 3. Programmable-Skew Clock Driver  
Figure 3 shows a configuration to equalize skew between met-  
al traces of different lengths. In addition to low skew between  
outputs, the LVPSCB can be programmed to stagger the tim-  
ing of its outputs. The four groups of output pairs can each be  
programmed to different output timing. Skew timing can be  
adjusted over a wide range in small increments with the appro-  
priate strapping of the function select pins. In this configuration  
the 4Q0 output is fed back to FB and configured for zero skew.  
The other three pairs of outputs are programmed to yield dif-  
ferent skews relative to the feedback. By advancing the clock  
signal on the longer traces or retarding the clock signal on  
shorter traces, all loads can receive the clock pulse at the  
same time.  
In this illustration the FB input is connected to an output with  
0-ns skew (xF1, xF0 = MID) selected. The internal PLL syn-  
chronizes the FB and REF inputs and aligns their rising edges  
to insure that all outputs have precise phase alignment.  
Clock skews can be advanced by ±6 time units (t ) when using  
U
an output selected for zero skew as the feedback. A wider range of  
delays is possible if the output connected to FB is also skewed.  
Since Zero Skew, +t , and t are defined relative to output  
U
U
groups, and since the PLL aligns the rising edges of REF and FB,  
it is possible to create wider output skews by proper selection of the  
xFn inputs. For example a +10 t between REF and 3Qx can be  
U
achieved by connecting 1Q0 to FB and setting 1F0 = 1F1 = GND,  
3F0 = MID, and 3F1 = High. (Since FB aligns at 4 t and 3Qx  
U
8
CY7B9911V  
3.3V RoboClock+  
skews to +6 t , a total of +10 t skew is realized.) Many other con-  
figurations can be realized by skewing both the output used as the  
FB input and skewing the other outputs.  
simultaneously and are out of phase on their rising edge. This  
U
U
1
will allow the designer to use the rising edges of the  
fre-  
2
1
quency and frequency outputs without concern for rising-  
4
edge skew. The 2Q0, 2Q1, 1Q0, and 1Q1 outputs run at 80  
MHz and are skewed by programming their select inputs ac-  
cordingly. Note that the FS pin is wired for 80-MHz operation  
because that is the frequency of the fastest output.  
REF  
FB  
REF  
REF  
FS  
4Q0  
4Q1  
4F0  
4F1  
FB  
REF  
20 MHz  
FS  
3Q0  
3Q1  
3F0  
3F1  
10 MHz  
4Q0  
4F0  
4Q1  
4F1  
2Q0  
2Q1  
2F0  
2F1  
5 MHz  
3Q0  
3Q1  
3F0  
3F1  
1Q0  
1Q1  
1F0  
1F1  
20 MHz  
2Q0  
2Q1  
2F0  
2F1  
TEST  
1F0  
1F1  
1Q0  
1Q1  
7B9911V11  
Figure 4. Inverted Output Connections  
TEST  
7B9911V13  
Figure 4 shows an example of the invert function of the  
LVPSCB. In this example the 4Q0 output used as the FB input  
is programmed for invert (4F0 = 4F1 = HIGH) while the other  
three pairs of outputs are programmed for zero skew. When  
4F0 and 4F1 are tied HIGH, 4Q0 and 4Q1 become inverted  
zero phase outputs. The PLL aligns the rising edge of the FB  
input with the rising edge of the REF. This causes the 1Q, 2Q,  
and 3Q outputs to become the invertedoutputs with respect  
to the REF input. By selecting which output is connect to FB,  
it is possible to have 2 inverted and 6 non-inverted outputs or  
6 inverted and 2 non-inverted outputs. The correct configura-  
tion would be determined by the need for more (or fewer) in-  
verted outputs. 1Q, 2Q, and 3Q outputs can also be skewed  
to compensate for varying trace delays independent of inver-  
sion on 4Q.  
Figure 6. Frequency Divider Connections  
Figure 6 demonstrates the LVPSCB in a clock divider applica-  
tion. 2Q0 is fed back to the FB input and programmed for zero  
skew. 3Qx is programmed to divide by four. 4Qx is pro-  
grammed to divide by two. Note that the falling edges of the  
4Qx and 3Qx outputs are aligned. This allows use of the rising  
1
1
edges of the frequency and frequency without concern  
2
4
for skew mismatch. The 1Qx outputs are programmed to zero  
skew and are aligned with the 2Qx outputs. In this example,  
the FS input is grounded to configure the device in the 15- to  
30-MHz range since the highest frequency output is running at  
20 MHz.  
Figure 7 shows some of the functions that are selectable on  
the 3Qx and 4Qx outputs. These include inverted outputs and  
outputs that offer divide-by-2 and divide-by-4 timing. An invert-  
ed output allows the system designer to clock different sub-  
systems on opposite edges, without suffering from the pulse  
asymmetry typical of non-ideal loading. This function allows  
the two subsystems to each be clocked 180 degrees out of  
phase, but still to be aligned within the skew spec.  
REF  
FB  
20 MHz  
REF  
FS  
40 MHz  
4Q0  
4F0  
4F1  
The divided outputs offer a zero-delay divider for portions of  
the system that need the clock to be divided by either two or  
four, and still remain within a narrow skew of the 1Xclock.  
Without this feature, an external divider would need to be add-  
ed, and the propagation delay of the divider would add to the  
skew between the different clock signals.  
4Q1  
20 MHz  
80 MHz  
3Q0  
3Q1  
3F0  
3F1  
2F0  
2F1  
2Q0  
2Q1  
1Q0  
1Q1  
1F0  
1F1  
TEST  
These divided outputs, coupled with the Phase Locked Loop,  
allow the LVPSCB to multiply the clock rate at the REF input  
by either two or four. This mode will enable the designer to  
distribute a low-frequency clock between various portions of  
the system, and then locally multiply the clock rate to a more  
suitable frequency, while still maintaining the low-skew charac-  
teristics of the clock driver. The LVPSCB can perform all of the  
functions described above at the same time. It can multiply by  
two and four or divide by two (and four) at the same time that  
it is shifting its outputs over a wide range or maintaining zero  
skew between selected outputs.  
7B9911V12  
Figure 5. Frequency Multiplier with Skew Connections  
Figure 5 illustrates the LVPSCB configured as a clock multipli-  
er. The 3Q0 output is programmed to divide by four and is fed  
back to FB. This causes the PLL to increase its frequency until  
the 3Q0 and 3Q1 outputs are locked at 20 MHz while the 1Qx  
and 2Qx outputs run at 80 MHz. The 4Q0 and 4Q1 outputs are  
programmed to divide by two, which results in a 40-MHz wave-  
form at these outputs. Note that the 20- and 40-MHz clocks fall  
9
CY7B9911V  
3.3V RoboClock+  
REF  
LOAD  
Z
0
110-MHz  
INVERTED  
FB  
REF  
FS  
27.5-MHz  
DISTRIBUTION  
CLOCK  
LOAD  
LOAD  
4Q0  
4Q1  
4F0  
4F1  
27.5-MHz  
Z
0
3Q0  
3Q1  
2Q0  
2Q1  
3F0  
3F1  
2F0  
2F1  
110-MHz  
ZERO SKEW  
Z
0
1Q0  
1Q1  
1F0  
LOAD  
110-MHz  
SKEWED 2.273 ns (4tU)  
1F1  
TEST  
Z
0
7B9911V14  
Figure 7. Multi-Function Clock Driver  
LOAD  
REF  
Z
0
L1  
FB  
LOAD  
LOAD  
SYSTEM  
CLOCK  
REF  
FS  
4F0  
4F1  
L2  
Z
0
4Q0  
4Q1  
3Q0  
3Q1  
3F0  
3F1  
L3  
2F0  
2F1  
2Q0  
2Q1  
Z
0
1F0  
1F1  
1Q0  
1Q1  
L4  
FB  
REF  
TEST  
FS  
LOAD  
4Q0  
4Q1  
4F0  
4F1  
3F0  
3F1  
2F0  
2F1  
Z
0
3Q0  
3Q1  
2Q0  
2Q1  
LOAD  
1F0  
1Q0  
1Q1  
1F1  
TEST  
7B9911V15  
Figure 8. Board-to-Board Clock Distribution  
Figure 8 shows the CY7B9911V connected in series to con-  
struct a zero-skew clock distribution tree between boards. De-  
lays of the downstream clock buffers can be programmed to  
compensate for the wire length (i.e., select negative skew  
equal to the wire delay) necessary to connect them to the mas-  
ter clock source, approximating a zero-delay clock tree. Cas-  
caded clock buffers will accumulate low-frequency jitter be-  
cause of the non-ideal filtering characteristics of the PLL filter.  
It is recommended that not more than two clock buffers be  
connected in series.  
10  
CY7B9911V  
3.3V RoboClock+  
Ordering Information  
Accuracy  
Package  
Name  
Operating  
Range  
(ps)  
500  
700  
Ordering Code  
Package Type  
32-Lead Plastic Leaded Chip Carrier  
32-Lead Plastic Leaded Chip Carrier  
CY7B9911V5JC  
CY7B9911V7JC  
J65  
J65  
Commercial  
Commercial  
Document #: 38-00765-B  
Package Diagram  
32-Lead Plastic Leaded Chip Carrier J65  
51-85002-B  
© Cypress Semiconductor Corporation, 1999. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use  
of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize  
its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress  
Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges.  

相关型号:

CY7B9911-5JC

Programmable Skew Clock Buffer (PSCB)
CYPRESS

CY7B9911-5JCT

Programmable Skew Clock Buffer
CYPRESS

CY7B9911-7JC

Programmable Skew Clock Buffer (PSCB)
CYPRESS

CY7B9911-7JCT

PLL Based Clock Driver, 7B Series, 4 True Output(s), 0 Inverted Output(s), PQCC32, PLASTIC, LCC-32
CYPRESS

CY7B9911V

High-Speed Low-Voltage Programmable Skew Clock Buffer LV-PSCB
CYPRESS

CY7B9911V-5JC

High-Speed Low-Voltage Programmable Skew Clock Buffer LV-PSCB
CYPRESS

CY7B9911V-5JCT

High Speed Low Voltage Programmable Skew Clock Buffer
CYPRESS

CY7B9911V-5JXC

High Speed Low Voltage Programmable Skew Clock Buffer
CYPRESS

CY7B9911V-5JXCT

High Speed Low Voltage Programmable Skew Clock Buffer
CYPRESS

CY7B9911V-7JC

High-Speed Low-Voltage Programmable Skew Clock Buffer LV-PSCB
CYPRESS

CY7B9911V-7JCT

High Speed Low Voltage Programmable Skew Clock Buffer
CYPRESS

CY7B9911V-7JXC

High Speed Low Voltage Programmable Skew Clock Buffer
CYPRESS