BS616LV8013FI55 [BSI]
Standard SRAM, 512KX16, 55ns, CMOS, PBGA48;型号: | BS616LV8013FI55 |
厂家: | BRILLIANCE SEMICONDUCTOR |
描述: | Standard SRAM, 512KX16, 55ns, CMOS, PBGA48 静态存储器 内存集成电路 |
文件: | 总8页 (文件大小:255K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
Very Low Power/Voltage CMOS SRAM
512K X 16 bit
(Dual CE Pins)
BSI
BS616LV8013
FEATURES
DESCRIPTION
The BS616LV8013 is a high performance, very low power CMOS Static
Random Access Memory organized as 524,288 words by 16 bits and
operates from a range of 2.7V to 3.6V supply voltage.
Advanced CMOS technology and circuit techniques provide both high
speed and low power features with a typical CMOS standby current
of 1.5uA at 3V/25oC and maximum access time of 55ns at 3V/85oC.
Easy memory expansion is provided by an active LOW chip enable(CE1)
, active HIGH chip enable (CE2), active LOW output enable(OE) and
three-state output drivers.
• Vcc operation voltage : 2.7~3.6V
• Very low power consumption :
Vcc = 3.0V C-grade: 30mA (@55ns) operating current
I -grade: 31mA (@55ns) operating current
C-grade: 24mA (@70ns) operating current
I -grade: 25mA (@70ns) operating current
1.5uA (Typ.) CMOS standby current
• High speed access time :
-55
The BS616LV8013 has an automatic power down feature, reducing the
power consumption significantly when chip is deselected.
The BS616LV8013 is available in 48-pin BGA package.
-70
• Automatic power down when chip is deselected
• Three state outputs and TTL compatible
• Fully static operation
• Data retention supply voltage as low as 1.5V
• Easy expansion with CE2,CE1 and OE options
• I/O Configuration x8/x16 selectable by LB and UB pin
PRODUCT FAMILY
POWER DISSIPATION
SPEED
(ns)
STANDBY
Operating
OPERATING
TEMPERATURE
Vcc
RANGE
(ICCSB1, Max)
(ICC, Max)
PRODUCT FAMILY
PKG TYPE
55ns : 3.0~3.6V
70ns : 2.7~3.6V
Vcc=3V
Vcc=3V
70ns
Vcc=3V
5 uA
55ns
BS616LV8013FC
BS616LV8013FI
+0 O C to +70O
-40O C to +85O
C
C
2.7V ~ 3.6V
2.7V ~ 3.6V
55 / 70
55 / 70
30mA
24mA
25mA
BGA-48-0912
BGA-48-0912
uA
10
31mA
PIN CONFIGURATIONS
BLOCK DIAGRAM
A4
A3
A2
1
2
3
4
5
6
A1
A0
Address
Input
A
B
C
D
LB
OE
A0
A1
A2
CE2
22
2048
A17
A16
Row
Decoder
Memory Array
2048 x 4096
Buffer
D8
D9
UB
A3
A5
A4
A6
CE1
D1
D0
D2
A15
A14
A13
A12
D10
4096
Data
Input
Buffer
16
16
Column I/O
D0
VSS D11
VCC D12
A17
A7
D3
D4
VCC
.
.
.
.
.
.
.
.
Write Driver
Sense Amp
16
256
A16
A15
A13
A10
Data
Output
Buffer
VSS
A14
VSS
D6
E
F
16
Column Decoder
D15
D5
D14
D15
A18
D13
CE2
16
CE1
WE
OE
WE
A11
D7
A12
A9
G
H
N.C
A8
Control
Address Input Buffer
UB
LB
A11 A10 A9 A8 A7
A6 A5 A18
NC
Vcc
Vss
48-Ball CSP top View
Brilliance Semiconductor, Inc. reserves the right to modify document contents without notice.
Revision 1.1
R0201-BS616LV8013
1
Jan.
2004
BSI
PIN DESCRIPTIONS
Name
BS616LV8013
Function
A0-A18 Address Input
These 19 address inputs select one of the 524,288 x 16-bit words in the RAM.
CE1 Chip Enable 1 Input
CE2 Chip Enable 2 Input
CE1 is active LOW and CE2 is active HIGH. Both chip enables must be active when
data read from or write to the device. If either chip enable is not active, the device
is
deselected and is in a standby power mode. The DQ pins will be in the high
impedance state when the device is deselected.
WE Write Enable Input
OE Output Enable Input
The write enable input is active LOW and controls read and write operations. With the
chip selected, when WE is HIGH and OE is LOW, output data will be present on the
DQ pins; when WE is LOW, the data present on the DQ pins will be written into the
selected memory location.
The output enable input is active LOW. If the output enable is active while the chip is
selected and the write enable is inactive, data will be present on the DQ pins and they
will be enabled. The DQ pins will be in the high impedance state when OE is inactive.
LB and UB Data Byte Control Input
D0 - D15 Data Input/Output Ports
Lower byte and upper byte data input/output control pins.
These 16 bi-directional ports are used to read data from or write data into the RAM.
Vcc
Vss
Power Supply
Ground
TRUTH TABLE
MODE
CE1
H
CE2
X
WE
X
OE
X
LB
X
X
X
L
UB
X
X
X
L
D0~D7
High Z
High Z
High Z
Dout
High Z
Dout
Din
D8~D15
High Z
High Z
High Z
Dout
Vcc CURRENT
ICCSB , ICCSB1
Not selected
(Power Down)
X
L
X
X
ICCSB , ICCSB1
L
Output Disabled
Read
H
H
H
ICC
ICC
ICC
ICC
ICC
ICC
ICC
L
L
H
H
H
L
L
H
L
L
Dout
H
L
High Z
Din
L
Write
X
H
L
L
X
Din
H
Din
X
OPERATING RANGE
ABSOLUTE MAXIMUM RATINGS(1)
AMBIENT
SYMBOL
PARAMETER
RATING
UNITS
V
RANGE
Vcc
TEMPERATURE
Terminal Voltage with
Respect to GND
-0.5 to
Vcc+0.5
VTERM
Commercial
Industrial
0O C to +70O C
2.7V ~ 3.6V
2.7V ~ 3.6V
Temperature Under Bias
Storage Temperature
Power Dissipation
-40 to +85
-60 to +150
1.0
O C
BIAS
T
T
-40O C to +85O C
O C
STG
W
PT
CAPACITANCE (1) (TA = 25oC, f = 1.0 MHz)
DC Output Current
20
mA
IOUT
SYMBOL
IN
PARAMETER CONDITIONS MAX.
UNIT
Input
IN
=0V
C
V
10
pF
1. Stresses greater than those listed under ABSOLUTE MAXIMUM
RATINGS may cause permanent damage to the device. This is a
stress rating only and functional operation of the device at these
or any other conditions above those indicated in the operational
sections of this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods may affect reliability.
Capacitance
Input/Output
Capacitance
DQ
C
I/O
=0V
V
12
pF
1. This parameter is guaranteed and not 100% tested.
Revision 1.1
Jan. 2004
R0201-BS616LV8013
2
BSI
BS616LV8013
DC ELECTRICAL CHARACTERISTICS ( TA = -40 to + 85oC )
PARAMETER
(1)
UNITS
PARAMETER
TEST CONDITIONS
MIN. TYP.
MAX.
0.8
NAME
Guaranteed Input Low
--
--
--
--
-0.5
2.0
--
Vcc=3V
Vcc=3V
VIL
V
(3)
Voltage
Guaranteed Input High
VIH
IIL
Vcc+0.3
V
(3)
Voltage
IN
Input Leakage Current
Output Leakage Current
Vcc = Max, V = 0V to Vcc
1
1
uA
uA
ViL, or
Vcc = Max, CE1 = VIH, or CE2 =
ILO
--
IH
I/O
OE = V , V = 0V to Vcc
Vcc=3V
Vcc=3V
--
VOL
VOH
--
--
OL
Output Low Voltage
Output High Voltage
Vcc = Max, I = 2mA
0.4
--
V
V
OH
Vcc = Min, I = -1mA
2.4
(4)
55ns
70ns
--
--
--
--
31
25
IL
Operating Power Supply CE1 = V and CE2 =
Current
V
IH
ICC
Vcc=3V
Vcc=3V
mA
mA
(2)
DQ
, I = 0mA, F =Fmax
CE1 = VIH or CE2 =V
, I = 0mA
IL
--
--
ICCSB
1
Standby Current-TTL
DQ
≧
CE1 Vcc-0.2V or
(5)
Vcc=3V
≧
--
ICCSB1
≦
Vcc - 0.2V
Standby Current-CMOS
CE2 0.2V ;VIN
1.5
10
uA
≦
or VIN 0.2V
1. Typical characteristics are at TA = 25oC.
2. Fmax = 1/tRC
.
3. These are absolute values with respect to device ground and all overshoots due to system or tester notice are included.
4. Icc_Max. is 30mA(@55ns) / 24mA(@70ns) during 0~70oC operation.
5.IccsB1 is 5uA at Vcc=3.0V and TA=70oC.
DATA RETENTION CHARACTERISTICS ( TA = -40 to + 85oC )
(1)
SYMBOL
PARAMETER
TEST CONDITIONS
MIN. TYP.
MAX.
UNITS
CE1
Vcc - 0.2V or CE2 0.2V,
≧
≦
VDR
Vcc for Data Retention
1.5
--
--
V
IN
IN
V
Vcc - 0.2V or V
0.2V
≦
≧
(3)
CE1
Vcc - 0.2V or CE2 0.2V,
≧
≦
2.5
ICCDR
Data Retention Current
--
0
0.8
uA
IN
IN
V
Vcc - 0.2V or V
0.2V
≦
≧
Chip Deselect to Data
Retention Time
tCDR
tR
--
--
--
--
ns
ns
See Retention Waveform
(2)
Operation Recovery Time
TRC
1. Vcc = 1.5V, TA = + 25OC
3. IccDR(Max.) is 1.3uA at TA=70OC.
2. tRC = Read Cycle Time
LOW VCC DATA RETENTION WAVEFORM (1) ( CE1 Controlled )
Data Retention Mode
V
DR ≥ 1.5V
Vcc
Vcc
Vcc
CE1
t
R
t
CDR
≥
CE1 Vcc - 0.2V
VIH
VIH
LOW VCC DATA RETENTION WAVEFORM (2) ( CE2 Controlled )
Data Retention Mode
VDR ≧ 1.5V
Vcc
Vcc
Vcc
t
R
t
CDR
CE2 ≦ 0.2V
VIL
VIL
CE2
Revision 1.1
R0201-BS616LV8013
3
Jan.
2004
BSI
BS616LV8013
KEY TO SWITCHING WAVEFORMS
AC TEST CONDITIONS
(Test Load and Input/Output Reference)
Input Pulse Levels
Vcc / 0V
WAVEFORM
INPUTS
OUTPUTS
MUST BE
STEADY
MUST BE
STEADY
Input Rise and Fall Times
1V/ns
MAY CHANGE
FROM H TO L
WILL BE
CHANGE
FROM H TO L
Input and Output
Timing Reference Level
0.5Vcc
MAY CHANGE
FROM L TO H
WILL BE
CHANGE
FROM L TO H
Output Load
CL = 30pF+1TTL
CL = 100pF+1TTL
,
DON T CARE:
CHANGE :
STATE
UNKNOWN
ANY CHANGE
PERMITTED
DOES NOT
APPLY
CENTER
LINE IS HIGH
IMPEDANCE
”OFF ”STATE
AC ELECTRICAL CHARACTERISTICS ( TA = -40 to + 85oC )
READ CYCLE
JEDEC
PARAMETER
NAME
CYCLE TIME : 70ns
Vcc = 2.7~3.6V
MIN. TYP. MAX.
CYCLE TIME : 55ns
PARAMETER
DESCRIPTION
Read Cycle Time
Vcc = 3.0~3.6V
UNIT
NAME
MIN. TYP. MAX.
tAVAX
tRC
70
--
--
--
--
--
10
5
--
--
--
--
--
--
--
--
--
--
--
--
--
55
--
--
--
--
--
10
5
--
--
--
--
--
--
--
--
--
--
--
--
--
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
tAVQV
tELQV
tELQV
tBA
tAA
Address Access Time
70
70
70
35
35
--
55
55
55
30
30
--
tACS1
tACS2
(CE1)
(CE2)
Chip Select Access Time
Chip Select Access Time
(1)
tBA
(LB,UB)
Data Byte Control Access Time
Output Enable to Output Valid
Chip Select to Output Low Z
Data Byte Control to Output Low Z
Output Enable to Output in Low Z
Chip Deselect to Output in High Z
tGLQV
tELQX
tBE
tOE
tCLZ
tBE
(CE2,CE1)
(LB,UB)
--
--
tGLQX
tEHQZ
tBDO
tGHQZ
tOLZ
tCHZ
tBDO
tOHZ
5
--
5
--
(CE2,CE1)
--
--
--
35
35
30
--
--
--
30
30
25
Data Byte Control to Output High Z (LB,UB)
Output Disable to Output in High Z
t
t
AXOX
OH
Data Hold from Address Change
10
--
--
10
--
--
ns
NOTE :
1. tBA is 35ns/30ns (@speed=70ns/55ns) with address toggle .
tBA is 70ns/55ns (@speed=70ns/55ns) without address toggle .
Revision 1.1
Jan. 2004
R0201-BS616LV8013
4
BSI
BS616LV8013
SWITCHING WAVEFORMS (READ CYCLE)
READ CYCLE1 (1,2,4)
t
RC
ADDRESS
t
AA
t
OH
t
OH
D OUT
READ CYCLE2 (1,3,4)
CE2
t
ACS2
ACS1
t
CE1
(5)
CHZ
(5)
CLZ
t
t
D OUT
READ CYCLE3 (1,4)
ADDRESS
t
RC
t
AA
OE
t
OH
t
OE
CE2
CE1
t
ACS2
t
OLZ
(5)
t
ACS1
t
OHZ
(1,5)
CHZ
(5)
CLZ
t
t
LB,UB
t
BE
t
BDO
t
BA
D OUT
NOTES:
1. WE is high in read Cycle.
2. Device is continuously selected when CE1 = VIL and CE2 = VIH.
3. Address valid prior to or coincident with CE transition low.
4. OE = VIL
.
5. The parameter is guaranteed but not 100% tested.
Revision 1.1
Jan. 2004
R0201-BS616LV8013
5
BSI
BS616LV8013
AC ELECTRICAL CHARACTERISTICS ( TA = -40 to + 85oC )
WRITE CYCLE
JEDEC
PARAMETER
NAME
CYCLE TIME : 70ns
Vcc = 2.7~3.6V
MIN. TYP. MAX.
CYCLE TIME : 55ns
Vcc = 3.0~3.6V
MIN. TYP. MAX.
PARAMETER
DESCRIPTION
Write Cycle Time
UNIT
NAME
tAVAX
tE1LWH
tAVWL
tAVWH
tWLWH
tWHAX
tBW
tWC
tCW
tAS
70
--
--
--
--
--
--
--
--
--
--
--
--
--
55
55
0
--
--
--
--
--
--
--
--
--
--
--
--
--
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Chip Select to End of Write
Address Setup Time
70
0
--
--
Address Valid to End of Write
Write Pulse Width
tAW
tWP
tWR
70
--
55
30
0
--
35
--
--
Write recovery Time
(CE2,CE1,WE)
0
--
--
(1)
Date Byte Control to End of Write
Write to Output in High Z
tBW
(LB,UB) 30
--
25
--
--
tWLQZ
tDVWH
tWHDX
tGHQZ
tWHZ
tDW
tDH
--
30
0
30
--
25
--
Data to Write Time Overlap
Data Hold from Write Time
Output Disable to Output in High Z
25
0
--
--
tOHZ
--
30
--
25
tWHOX
tOW
End of Write to Output Active
5
--
--
5
--
--
ns
NOTE :
1. tBW is 30ns/25ns (@speed=70ns/55ns) with address toggle. ; tBW is 70ns/55ns (@speed=70ns/55ns) without address toggle.
SWITCHING WAVEFORMS (WRITE CYCLE)
WRITE CYCLE1 (1)
t
WC
ADDRESS
OE
(3)
WR
t
(5)
(5)
CE2
CE1
(11)
CW
t
t
BW
(5)
LB,UB
t
AW
(3)
t
WP
(2)
t
AS
WE
(4,10)
t
OHZ
D OUT
t
DH
t
DW
D IN
Revision 1.1
Jan. 2004
R0201-BS616LV8013
6
BSI
BS616LV8013
(1,6)
WRITE CYCLE2
t
WC
ADDRESS
CE2
(11)
CW
t
(5)
(5)
CE1
t
BW
LB,UB
t
WR
t
AW
(3)
t
WP
(2)
WE
t
AS
(4,10)
WHZ
t
OW
(7)
(8)
t
D OUT
t
DW
(8,9)
t
DH
D IN
NOTES:
1. WE must be high during address transitions.
2. The internal write time of the memory is defined by the overlap of CE2, CE1 and WE low. All signals
must be active to initiate a write and any one signal can terminate a write by going inactive.
The data input setup and hold timing should be referenced to the second transition edge of
the signal that terminates the write.
3. TWR is measured from the earlier of CE2 going low, or CE1 or WE going high at the end of write cycle.
4. During this period, DQ pins are in the output state so that the input signals of opposite phase
to the outputs must not be applied.
5. If the CE2 high transition or CE1 low transition occurs simultaneously with the WE low transitions or after the WE
transition, output remain in a high impedance state.
6. OE is continuously low (OE = VIL ).
7. DOUT is the same phase of write data of this write cycle.
8. DOUT is the read data of next address.
9. If CE2 is high or CE1 is low during this period, DQ pins are in the output state. Then the data input signals of
opposite phase to the outputs must not be applied to them.
10. The parameter is guaranteed but not 100% tested.
11. TCW is measured from the later of CE2 going high or CE1 going low to the end of write.
Revision 1.1
Jan. 2004
R0201-BS616LV8013
7
BSI
BS616LV8013
ORDERING INFORMATION
BS616LV8013 X X Z Y Y
SPEED
55: 55ns
70: 70ns
PKG MATERIAL
-: Normal
G: Green
P: Pb free
GRADE
C: +0oC ~ +70oC
I: -40oC ~ +85oC
PACKAGE
F :BGA-48-0912
Note:
BSI (Brilliance Semiconductor Inc.) assumes no responsibility for the application or use of any product or circuit described herein. BSI does not authorize its products
for use as critical components in any application in which the failure of the BSI product may be expected to result in significant injury or death, including life-support
systems and critical medical instruments.
PACKAGE DIMENSIONS
NOTES:
1: CONTROLLING DIMENSIONS ARE IN MILLIMETERS.
2: PIN#1 DOT MARKING BY LASER OR PAD PRINT.
3: SYMBOL "N" IS THE NUMBER OF SOLDER BALLS.
SIDE VIEW
D
0.1
N
D
E
D1
E1
e
D1
48
12.0
9.0
5.25
3.75
0.75
3.375
SOLDER BALL 0.35±0.05
VIEW A
48 mini-BGA (9mm x 12mm)
Revision 1.1
Jan. 2004
R0201-BS616LV8013
8
相关型号:
©2020 ICPDF网 联系我们和版权申明