AD8137YR-REEL7 [ADI]

Low Cost, Low Power 12-Bit Differential ADC Driver; 低成本,低功耗12位差分ADC驱动器
AD8137YR-REEL7
型号: AD8137YR-REEL7
厂家: ADI    ADI
描述:

Low Cost, Low Power 12-Bit Differential ADC Driver
低成本,低功耗12位差分ADC驱动器

驱动器
文件: 总24页 (文件大小:1024K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
Low Cost, Low Power 12-Bit  
Differential ADC Driver  
AD8137  
FEATURES  
FUNCTIONAL BLOCK DIAGRAM  
Fully differential  
AD8137  
–IN  
1
2
8
7
6
5
+IN  
PD  
Extremely low power with power-down feature  
2.6 mA quiescent supply current @ 5 V  
450 µA in power-down mode @ 5 V  
High speed  
V
OCM  
V
V
3
4
S–  
S+  
+OUT  
–OUT  
110 MHz large signal 3 dB bandwidth @ G = 1  
450 V/µs slew rate  
Figure 1.  
12-bit SFDR performance @ 500 kHz  
Fast settling time: 100 ns to 0.02%  
Low input offset voltage: 2.6 mV max  
Low input offset current: 0.45 µA max  
Differential input and output  
3
2
G = 1  
1
0
–1  
G = 2  
Differential-to-differential or single-ended-to-differential  
operation  
G = 5  
–2  
–3  
Rail-to-rail output  
Adjustable output common-mode voltage  
Externally adjustable gain  
Wide supply voltage range: 2.7 V to 12 V  
Available in small SOIC package  
–4  
–5  
–6  
–7  
–8  
–9  
G = 10  
–10  
–11  
–12  
R
V
= 1k  
G
APPLICATIONS  
= 0.1V p-p  
O, dm  
12-bit ADC drivers  
0.1  
1
10  
FREQUENCY (MHz)  
100  
1000  
Portable instrumentation  
Battery-powered applications  
Single-ended-to-differential converters  
Differential active filters  
Video amplifiers  
Figure 2. Small Signal Response for Various Gains  
Level shifters  
GENERAL DESCRIPTON  
The AD8137 is manufactured on Analog Devices’ proprietary  
second generation XFCB process, enabling it to achieve high  
levels of performance with very low power consumption.  
The AD8137 is a low cost differential driver with a rail-to-rail  
output that is ideal for driving 12-bit ADCs in systems that are  
sensitive to power and cost. The AD8137 is easy to apply, and its  
internal common-mode feedback architecture allows its output  
common-mode voltage to be controlled by the voltage applied  
to one pin. The internal feedback loop also provides inherently  
balanced outputs as well as suppression of even-order harmonic  
distortion products. Fully differential and single-ended-to-  
differential gain configurations are easily realized by the  
AD8137. External feedback networks consisting of four resistors  
determine the amplifiers closed-loop gain. The power-down  
feature is beneficial in critical low power applications.  
The AD8137 is available in the small 8-lead SOIC package and  
3 mm × 3 mm LFCSP. It is rated to operate over the extended  
industrial temperature range of −40°C to +125°C.  
Rev. A  
Information furnished by Analog Devices is believed to be accurate and reliable.  
However, no responsibility is assumed by Analog Devices for its use, nor for any  
infringements of patents or other rights of third parties that may result from its use.  
Specifications subject to change without notice. No license is granted by implication  
or otherwise under any patent or patent rights of Analog Devices. Trademarks and  
registered trademarks are the property of their respective owners.  
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.  
Tel: 781.329.4700  
Fax: 781.326.8703  
www.analog.com  
© 2004 Analog Devices, Inc. All rights reserved.  
AD8137  
TABLE OF CONTENTS  
Specifications..................................................................................... 3  
REVISION HISTORY  
8/04—Data Sheet Changed from a Rev. 0 to Rev. A.  
Absolute Maximum Ratings............................................................ 6  
Thermal Resistance ...................................................................... 6  
ESD Caution.................................................................................. 6  
Pin Configuration and Function Descriptions............................. 7  
Typical Performance Characteristics ............................................. 8  
Theory of Operation ...................................................................... 17  
Applications..................................................................................... 18  
Added 8-Lead LFCSP.........................................................Universal  
Changes to Layout..............................................................Universal  
Changes to Product Title..................................................................1  
Changes to Figure 1...........................................................................1  
Changes to Specifications.................................................................3  
Changes to Absolute Maximum Ratings........................................6  
Changes to Figure 4 and Figure 5....................................................7  
Added Figure 6, Figure 20, Figure 23, Figure 35, Figure 48,  
and Figure 58; Renumbered Successive Figures............................7  
Changes to Figure 32...................................................................... 12  
Changes to Figure 40...................................................................... 13  
Changes to Figure 55...................................................................... 16  
Changes to Table 7 and Figure 63................................................. 18  
Changes to Equation 19................................................................. 19  
Changes to Figure 64 and Figure 65............................................. 20  
Changes to Figure 66...................................................................... 22  
Added Driving an ADC with Greater Than 12-Bit  
Analyzing a Typical Application with Matched RF and RG  
Networks...................................................................................... 18  
Estimating Noise, Gain, and Bandwith with Matched  
Feedback Networks .................................................................... 18  
Driving an ADC with Greater Than 12-Bit Performance..... 22  
Outline Dimensions ....................................................................... 24  
Ordering Guide........................................................................... 24  
Performance Section...................................................................... 22  
Changes to Ordering Guide.......................................................... 24  
Updated Outline Dimensions....................................................... 24  
5/04—Revision 0: Initial Version  
Rev. A | Page 2 of 24  
AD8137  
SPECIFICATIONS  
Table 1. VS = 5 V, VOCM = 0 V (@ 25°C, Diff. Gain = 1, RL, dm = RF = RG = 1 kΩ, unless otherwise noted, TMIN to TMAX = −40°C to +125°C)  
Parameter  
Conditions  
Min  
Typ  
Max  
Unit  
DIFFERENTIAL INPUT PERFORMANCE  
DYNAMIC PERFORMANCE  
−3 dB Small Signal Bandwidth  
−3 dB Large Signal Bandwidth  
Slew Rate  
Settling Time to 0.02%  
Overdrive Recovery Time  
NOISE/HARMONIC PERFORMANCE  
VO, dm = 0.1 V p-p  
VO, dm = 2 V p-p  
VO, dm = 2 V Step  
VO, dm = 3.5 V Step  
64  
79  
76  
MHz  
MHz  
V/µs  
ns  
110  
450  
100  
85  
G = 2, VI, dm = 12 V p-p Triangle Wave  
ns  
SFDR  
VO, dm = 2 V p-p, fC = 500 kHz  
VO, dm = 2 V p-p, fC = 2 MHz  
f = 50 kHz to 1 MHz  
90  
76  
8.25  
1
dB  
dB  
nV/√Hz  
pA/√Hz  
Input Voltage Noise  
Input Current Noise  
f = 50 kHz to 1 MHz  
DC PERFORMANCE  
Input Offset Voltage  
Input Offset Voltage Drift  
Input Bias Current  
Input Offset Current  
Open-Loop Gain  
VIP = VIN = VOCM = 0 V  
TMIN to TMAX  
TMIN to TMAX  
−2.6  
0.7  
3
0.5  
0.1  
91  
+2.6  
mV  
µV/°C  
µA  
µA  
dB  
1
0.45  
INPUT CHARACTERISTICS  
Input Common-Mode Voltage Range  
Input Resistance  
−4  
+4  
V
Differential  
800  
400  
1.8  
79  
KΩ  
KΩ  
pF  
dB  
Common-Mode  
Common-Mode  
∆VICM = 1 V  
Input Capacitance  
CMRR  
66  
OUTPUT CHARACTERISTICS  
Output Voltage Swing  
Output Current  
Output Balance Error  
VOCM to VO, cm PERFORMANCE  
VOCM DYNAMIC PERFORMANCE  
−3 dB Bandwidth  
Slew Rate  
Each Single-Ended Output, RL, dm = 1 kΩ  
f = 1 MHz  
VS− + 0.55  
VS+ − 0.55  
V
mA  
dB  
20  
−64  
VO, cm = 0.1 V p-p  
VO, cm = 0.5 V p-p  
58  
63  
1.000  
MHz  
V/µs  
V/V  
Gain  
0.992  
−4  
1.008  
+4  
VOCM INPUT CHARACTERISTICS  
Input Voltage Range  
Input Resistance  
Input Offset Voltage  
Input Voltage Noise  
Input Bias Current  
CMRR  
V
kΩ  
mV  
nV/√Hz  
µA  
35  
11  
18  
0.3  
75  
−28  
+28  
1.1  
f = 100 kHz to 1 MHz  
∆VO, dm/∆VOCM, ∆VOCM = 0.5 V  
62  
dB  
POWER SUPPLY  
Operating Range  
Quiescent Current  
Quiescent Current, Disabled  
PSRR  
+2.7  
6
3.6  
900  
V
3.2  
750  
91  
mA  
µA  
dB  
Power-Down = Low  
∆VS = 1 V  
79  
PD PIN  
Threshold Voltage  
Input Current  
VS− + 0.7  
−40  
VS− + 1.7  
170/240  
+125  
V
µA  
°C  
Power-Down = High/Low  
150/210  
OPERATING TEMPERATURE RANGE  
Rev. A | Page 3 of 24  
 
AD8137  
Table 2. VS = 5 V, VOCM = 2.5 V (@ 25°C, Diff. Gain = 1, RL, dm = RF = RG = 1 kΩ, unless otherwise noted, TMIN to TMAX = −40°C to +125°C)  
Parameter  
Conditions  
Min  
Typ  
Max  
Unit  
DIFFERENTIAL INPUT PERFORMANCE  
DYNAMIC PERFORMANCE  
−3 dB Small Signal Bandwidth  
−3 dB Large Signal Bandwidth  
Slew Rate  
Settling Time to 0.02%  
Overdrive Recovery Time  
NOISE/HARMONIC PERFORMANCE  
SFDR  
VO, dm = 0.1 V p-p  
VO, dm = 2 V p-p  
VO, dm = 2 V Step  
VO, dm = 3.5 V Step  
63  
76  
75  
MHz  
MHz  
V/µs  
ns  
107  
375  
110  
90  
G = 2, VI, dm = 7 V p-p Triangle Wave  
ns  
VO, dm = 2 V p-p, fC = 500 kHz  
VO, dm = 2 V p-p, fC = 2 MHz  
f = 50 kHz to 1 MHz  
89  
73  
8.25  
1
dB  
dB  
nV/√Hz  
pA/√Hz  
Input Voltage Noise  
Input Current Noise  
f = 50 kHz to 1 MHz  
DC PERFORMANCE  
Input Offset Voltage  
Input Offset Voltage Drift  
Input Bias Current  
Input Offset Current  
Open-Loop Gain  
VIP = VIN = VOCM = 0 V  
TMIN to TMAX  
TMIN to TMAX  
−2.7  
0.7  
3
0.5  
0.1  
89  
+2.7  
mV  
µV/°C  
µA  
µA  
dB  
0.9  
0.45  
INPUT CHARACTERISTICS  
Input Common-Mode Voltage Range  
Input Resistance  
1
4
V
Differential  
800  
400  
1.8  
90  
KΩ  
KΩ  
pF  
dB  
Common-Mode  
Common-Mode  
∆VICM = 1 V  
Input Capacitance  
CMRR  
64  
OUTPUT CHARACTERISTICS  
Output Voltage Swing  
Output Current  
Output Balance Error  
VOCM to VO, cm PERFORMANCE  
VOCM DYNAMIC PERFORMANCE  
−3 dB Bandwidth  
Slew Rate  
Each Single-Ended Output, RL, dm = 1 kΩ  
f = 1 MHz  
VS− + 0.45  
VS+ − 0.45  
V
mA  
dB  
20  
−64  
VO, cm = 0.1 V p-p  
VO, cm = 0.5 V p-p  
60  
61  
1.000  
MHz  
V/µs  
V/V  
Gain  
0.980  
1
1.020  
4
VOCM INPUT CHARACTERISTICS  
Input Voltage Range  
Input Resistance  
V
kΩ  
35  
Input Offset Voltage  
Input Voltage Noise  
Input Bias Current  
CMRR  
−25  
7.5  
18  
0.25  
75  
+25  
0.9  
mV  
nV/√Hz  
µA  
f = 100 kHz to 5 MHz  
∆VO, dm /∆VOCM, ∆VOCM = 0.5 V  
62  
dB  
POWER SUPPLY  
Operating Range  
Quiescent Current  
Quiescent Current, Disabled  
PSRR  
+2.7  
6
2.8  
600  
V
2.6  
450  
91  
mA  
µA  
dB  
Power-Down = Low  
∆VS = 1 V  
79  
PD PIN  
Threshold Voltage  
Input Current  
VS− + 0.7  
−40  
VS− + 1.5  
60/120  
+125  
V
µA  
°C  
Power-Down = High/Low  
50/110  
OPERATING TEMPERATURE RANGE  
Rev. A | Page 4 of 24  
AD8137  
Table 3. VS = 3 V, VOCM = 1.5 V (@ 25°C, Diff. Gain = 1, RL, dm = RF = RG = 1 kΩ, unless otherwise noted, TMIN to TMAX = −40°C to +125°C)  
Parameter  
Conditions  
Min  
Typ  
Max  
Unit  
DIFFERENTIAL INPUT PERFORMANCE  
DYNAMIC PERFORMANCE  
−3 dB Small Signal Bandwidth  
−3 dB Large Signal Bandwidth  
Slew Rate  
Settling Time to 0.02%  
Overdrive Recovery Time  
NOISE/HARMONIC PERFORMANCE  
SFDR  
VO, dm = 0.1 V p-p  
VO, dm = 2 V p-p  
VO, dm = 2 V Step  
VO, dm = 3.5 V Step  
61  
62  
73  
93  
340  
110  
100  
MHz  
MHz  
V/µs  
ns  
G = 2, VI, dm = 5 V p-p Triangle Wave  
ns  
VO, dm = 2 V p-p, fC = 500 kHz  
VO, dm = 2 V p-p, fC = 2 MHz  
f = 50 kHz to 1 MHz  
89  
71  
8.25  
1
dB  
dB  
nV/√Hz  
pA/√Hz  
Input Voltage Noise  
Input Current Noise  
f = 50 kHz to 1 MHz  
DC PERFORMANCE  
Input Offset Voltage  
Input Offset Voltage Drift  
Input Bias Current  
Input Offset Current  
Open-Loop Gain  
VIP = VIN = VOCM = 0 V  
TMIN to TMAX  
TMIN to TMAX  
−2.75  
0.7  
3
0.5  
0.1  
87  
+2.75  
mV  
µV/°C  
µA  
µA  
dB  
0.9  
0.4  
INPUT CHARACTERISTICS  
Input Common-Mode Voltage Range  
Input Resistance  
1
2
V
Differential  
800  
400  
1.8  
80  
MΩ  
MΩ  
pF  
dB  
Common-Mode  
Common-Mode  
∆VICM = 1 V  
Input Capacitance  
CMRR  
64  
OUTPUT CHARACTERISTICS  
Output Voltage Swing  
Output Current  
Output Balance Error  
VOCM to VO, cm PERFORMANCE  
VOCM DYNAMIC PERFORMANCE  
−3 dB Bandwidth  
Slew Rate  
Each Single-Ended Output, RL, dm = 1 kΩ  
f = 1 MHz  
VS− + 0.37  
VS+ − 0.37  
V
mA  
dB  
20  
−64  
VO, cm = 0.1 V p-p  
VO, cm = 0.5 V p-p  
61  
59  
1.00  
MHz  
V/µs  
V/V  
Gain  
0.96  
1.0  
1.04  
2.0  
VOCM INPUT CHARACTERISTICS  
Input Voltage Range  
Input Resistance  
Input Offset Voltage  
Input Voltage Noise  
Input Bias Current  
CMRR  
V
kΩ  
mV  
nV/√Hz  
µA  
35  
5.5  
18  
0.3  
74  
−25  
+25  
0.7  
f = 100 kHz to 5 MHz  
∆VO, dm /∆VOCM, ∆VOCM = 0.5 V  
62  
dB  
POWER SUPPLY  
Operating Range  
Quiescent Current  
Quiescent Current, Disabled  
PSRR  
+2.7  
6
2.5  
460  
V
2.3  
345  
90  
mA  
µA  
dB  
Power-Down = Low  
∆VS = 1 V  
78  
PD PIN  
Threshold Voltage  
Input Current  
VS− + 0.7  
−40  
VS− + 1.5  
10/70  
V
µA  
°C  
Power-Down = High/Low  
8/65  
OPERATING TEMPERATURE RANGE  
+125  
Rev. A | Page 5 of 24  
AD8137  
ABSOLUTE MAXIMUM RATINGS  
Table 4.  
Parameter  
Supply Voltage  
VOCM  
Power Dissipation  
Input Common-Mode Voltage  
Storage Temperature  
Operating Temperature Range  
Lead Temperature Range  
(Soldering 10 sec)  
The power dissipated in the package (PD) is the sum of the  
quiescent power dissipation and the power dissipated in the  
package due to the load drive for all outputs. The quiescent  
power is the voltage between the supply pins (VS) times the  
quiescent current (IS). The load current consists of differential  
and common-mode currents flowing to the load, as well as  
currents flowing through the external feedback networks and  
the internal common-mode feedback loop. The internal resistor  
tap used in the common-mode feedback loop places a 1 kΩ  
differential load on the output. RMS output voltages should be  
considered when dealing with ac signals.  
Rating  
12 V  
VS+ to VS−  
See Figure 3  
VS+ to VS−  
−65°C to +125°C  
−40°C to +125°C  
300°C  
Junction Temperature  
150°C  
Stresses above those listed under Absolute Maximum Ratings  
may cause permanent damage to the device. This is a stress  
rating only and functional operation of the device at these or  
any other conditions above those indicated in the operational  
section of this specification is not implied. Exposure to absolute  
maximum rating conditions for extended periods may affect  
device reliability.  
Airflow reduces θJA. Also, more metal directly in contact with  
the package leads from metal traces, through holes, ground, and  
power planes will reduce the θJA.  
Figure 3 shows the maximum safe power dissipation in the  
package versus the ambient temperature for the SOIC-8  
(125°C/W) and LFCSP (θJA = 70°C/W) package on a JEDEC  
standard 4-layer board. θJA values are approximations.  
THERMAL RESISTANCE  
3.0  
θJA is specified for the worst-case conditions, i.e., θJA is specified  
for the device soldered in a circuit board in still air.  
2.5  
Table 5. Thermal Resistance  
LFCSP  
Package Type  
SOIC-8/2-Layer  
SOIC-8/4-Layer  
LFCSP/4-Layer  
θJA  
157  
125  
70  
θJC  
56  
56  
56  
Unit  
°C/W  
°C/W  
°C/W  
2.0  
1.5  
1.0  
SOIC-8  
Maximum Power Dissipation  
0.5  
0
The maximum safe power dissipation in the AD8137 package is  
limited by the associated rise in junction temperature (TJ) on  
the die. At approximately 150°C, which is the glass transition  
temperature, the plastic will change its properties. Even tempo-  
rarily exceeding this temperature limit may change the stresses  
that the package exerts on the die, permanently shifting the  
parametric performance of the AD8137. Exceeding a junction  
temperature of 175°C for an extended period of time can result  
in changes in the silicon devices potentially causing failure.  
–40302010  
0
10 20 30 40 50 60 70 80 90 100 110120  
AMBIENT TEMPERATURE (°C)  
Figure 3. Maximum Power Dissipation vs. Temperature for a 4-Layer Board  
ESD CAUTION  
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the  
human body and test equipment and can discharge without detection. Although this product features proprie-  
tary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic  
discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of  
functionality.  
Rev. A | Page 6 of 24  
 
 
AD8137  
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS  
AD8137  
–IN  
1
2
8
7
6
5
+IN  
PD  
V
OCM  
V
V
3
4
S–  
S+  
+OUT  
–OUT  
Figure 4. Pin Configuration  
Table 6. Pin Function Descriptions  
Pin No.  
Name  
Description  
1
2
−IN  
VOCM  
Inverting Input.  
An internal feedback loop drives the  
output common-mode voltage to be  
equal to the voltage applied to the VOCM  
pin, provided the amplifier’s operation  
remains linear.  
3
4
5
6
7
8
VS+  
Positive Power Supply Voltage.  
Positive Side of the Differential Output.  
Negative Side of the Differential Output.  
Negative Power Supply Voltage.  
Power Down.  
+OUT  
−OUT  
VS−  
PD  
+IN  
Noninverting Input.  
R
C
F
F
50  
R
= 1kΩ  
G
52.3Ω  
+
V
R
1kΩ  
V
O, dm  
V
MIDSUPPLY  
52.3Ω  
TEST  
AD8137  
L, dm  
OCM  
+
50Ω  
R
= 1kΩ  
G
C
F
TEST  
SIGNAL  
SOURCE  
R
F
Figure 5. Basic Test Circuit  
R
= 1k  
F
50Ω  
R
R
R
= 1kΩ  
S
G
G
52.3Ω  
+
V
C
R
V
V
TEST  
MIDSUPPLY  
52.3Ω  
AD8137  
L, dm  
L, dm  
O, dm  
OCM  
+
50Ω  
R
= 1kΩ  
S
TEST  
SIGNAL  
SOURCE  
R
= 1kΩ  
F
Figure 6. Capacitive Load Test Circuit, G = 1  
Rev. A | Page 7 of 24  
 
 
AD8137  
TYPICAL PERFORMANCE CHARACTERISTICS  
Unless otherwise noted, Diff. Gain = 1, RG = RF = RL, dm = 1 kΩ, VS = 5 V, TA = 25°C, VOCM = 2.5V. Refer to the basic test circuit in Figure 5  
for the definition of terms.  
3
2
3
2
G = 1  
G = 1  
1
0
1
0
–1  
–1  
G = 2  
G = 5  
G = 2  
–2  
–3  
–2  
–3  
G = 5  
–4  
–5  
–6  
–7  
–8  
–9  
–4  
–5  
–6  
–7  
–8  
–9  
G = 10  
G = 10  
–10  
–11  
–12  
–10  
–11  
–12  
R
V
= 1kΩ  
G
R
= 1kΩ  
G
= 0.1V p-p  
O, dm  
V
= 2.0V p-p  
O, dm  
0.1  
1
10  
FREQUENCY (MHz)  
100  
1000  
0.1  
1
10  
FREQUENCY (MHz)  
100  
1000  
Figure 7. Small Signal Frequency Response for Various Gains  
Figure 10. Large Signal Frequency Response for Various Gains  
3
4
V
= +3  
V
= +5  
V
= +3  
2
S
S
S
3
2
1
0
V
= +5  
S
1
0
V
= ±5  
–1  
S
–2  
–3  
V
= ±5  
–1  
–2  
–3  
–4  
–5  
S
–4  
–5  
–6  
–7  
–8  
–9  
–6  
–7  
–8  
–9  
–10  
–11  
–12  
V
= 0.1V p-p  
O, dm  
–10  
–11  
V
= 2.0V p-p  
O, dm  
1
10  
100  
1000  
1
10  
100  
1000  
FREQUENCY (MHz)  
FREQUENCY (MHz)  
Figure 8. Small Signal Frequency Response for Various Power Supplies  
Figure 11. Large Signal Frequency Response for Various Power Supplies  
3
2
1
0
4
T = +25°C  
3
2
1
–1  
0
T = +85°C  
–2  
–1  
T = +85°C  
–3  
–2  
–3  
T = +25°C  
–4  
T = +125°C  
–5  
–4  
T = +125°C  
T = –40°C  
–6  
–7  
–5  
–6  
–8  
–7  
–9  
–8  
T = –40°C  
–10  
–11  
–12  
–9  
V
= 0.1V p-p  
–10  
–11  
O, dm  
V
= 2.0V p-p  
O, dm  
1
10  
100  
1000  
1
10  
100  
1000  
FREQUENCY (MHz)  
FREQUENCY (MHz)  
Figure 9. Small Signal Frequency Response at Various Temperatures  
Figure 12. Large Signal Frequency Response at Various Temperatures  
Rev. A | Page 8 of 24  
 
AD8137  
3
2
1
3
2
1
R
= 500  
R
= 1kΩ  
L, dm  
L, dm  
0
–1  
–2  
–3  
0
–1  
–2  
–3  
R
= 2kΩ  
L, dm  
–4  
–4  
–5  
–6  
–5  
–6  
–7  
–7  
R
= 2kΩ  
L, dm  
–8  
–9  
–8  
–9  
R
= 500Ω  
L, dm  
–10  
–11  
–12  
–10  
–11  
–12  
R
= 1kΩ  
L, dm  
V
= 2V p-p  
V
= 0.1V p-p  
O, dm  
O, dm  
1
10  
100  
1000  
1000  
1000  
1
10  
100  
1000  
FREQUENCY (MHz)  
FREQUENCY (MHz)  
Figure 13. Small Signal Frequency Response for Various Loads  
Figure 16. Large Signal Frequency Response for Various Loads  
3
2
3
C
= 0pF  
2
F
C
= 0pF  
F
1
0
1
0
C
= 1pF  
F
C
= 1pF  
F
–1  
–1  
–2  
–3  
–2  
–3  
C
= 2pF  
C = 2pF  
F
F
–4  
–5  
–6  
–7  
–8  
–9  
–4  
–5  
–6  
–7  
–8  
–9  
–10  
–11  
–12  
–10  
–11  
–12  
V
= 0.1V p-p  
V
= 2.0V p-p  
O, dm  
O, dm  
1
10  
100  
1
10  
100  
1000  
FREQUENCY (MHz)  
FREQUENCY (MHz)  
Figure 14. Small Signal Frequency Response for Various CF  
Figure 17. Large Signal Frequency Response for Various CF  
2
1
3
V
= 4V  
OCM  
V
= 2.5V  
OCM  
2
1
0
–1  
–2  
–3  
–4  
0
V
= 1V  
OCM  
–1  
–2  
–3  
0.5V p-p  
–5  
–4  
–6  
–7  
–5  
–6  
–8  
–7  
2V p-p  
1V p-p  
–9  
–10  
–11  
–12  
–13  
–8  
–9  
0.1V p-p  
–10  
–11  
–12  
V
= 0.1V p-p  
O, dm  
1
10  
100  
1
10  
100  
1000  
FREQUENCY (MHz)  
FREQUENCY (MHz)  
Figure 15. Small Signal Frequency Response at Various VOCM  
Figure 18. Frequency Response for Various Output Amplitudes  
Rev. A | Page 9 of 24  
AD8137  
4
3
4
3
2
1
2
1
0
0
R
= 500Ω  
F
–1  
–1  
R
= 2kΩ  
F
–2  
–3  
–2  
–3  
R
= 2kΩ  
R
= 500Ω  
F
F
–4  
–5  
–6  
R
= 1kΩ  
–4  
–5  
–6  
F
R
= 1kΩ  
F
–7  
–8  
–7  
–8  
–9  
G = 1  
–9  
V
V
=
±
5V  
= 0.1V p-p  
G = 1  
S
–10  
–11  
1
–10  
–11  
V
= 2V p-p  
O, dm  
O, dm  
10  
100  
1000  
1
10  
100  
1000  
FREQUENCY (MHz)  
FREQUENCY (MHz)  
Figure 19. Small Signal Frequency Response for Various RF  
Figure 22. Large Signal Frequency Response for Various RF  
–65  
–40  
G = 1  
G = 1  
V
= 2V p-p  
V
= 2V p-p  
O, dm  
O, dm  
–70  
–75  
–80  
–85  
–90  
–95  
–50  
–60  
–70  
–80  
V
= +3V  
S
V
= +3V  
S
V
= +5V  
S
V
= +5V  
S
V
S
= ±5V  
V
= ±5V  
–90  
–100  
–110  
S
–100  
–105  
0.1  
1
10  
0.1  
1
FREQUENCY (MHz)  
10  
FREQUENCY (MHz)  
Figure 20. Second Harmonic Distortion vs. Frequency and Supply Voltage  
Figure 23. Third Harmonic Distortion vs. Frequency and Supply Voltage  
–50  
–50  
–55  
F
= 500kHz  
C
–55  
–60  
–65  
SECOND HARMONIC SOLID LINE  
THIRD HARMONIC DASHED LINE  
V
= +3V  
S
–60  
–65  
V
= +5V  
S
V
= +5V  
S
–70  
–75  
–70  
–75  
V
= +3V  
S
–80  
–85  
–80  
–85  
V
= +3V  
S
V
= +5V  
S
V
= +3V  
S
V
= +5V  
S
–90  
–95  
–90  
–95  
F
= 2MHz  
C
SECOND HARMONIC SOLID LINE  
THIRD HARMONIC DASHED LINE  
–100  
–100  
0.25 1.25 2.25 3.25 4.25 5.25 6.25 7.25 8.25 9.25  
(V p-p)  
0.25 1.25 2.25 3.25 4.25 5.25 6.25 7.25 8.25 9.25  
(V p-p)  
V
V
O, dm  
O, dm  
Figure 21. Harmonic Distortion vs. Output Amplitude and Supply, FC = 500 kHz  
Figure 24. Harmonic Distortion vs. Output Amplitude and Supply, FC = 2 MHz  
Rev. A | Page 10 of 24  
 
AD8137  
–40  
–40  
V
= 2V p-p  
V
= 2V p-p  
O, dm  
O, dm  
–50  
–60  
–70  
–80  
–90  
–50  
–60  
–70  
–80  
–90  
R = 200Ω  
L, dm  
R
= 200Ω  
= 500Ω  
L, dm  
R
= 1kΩ  
L, dm  
R
= 1kΩ  
L, dm  
R
L, dm  
R
= 500Ω  
–100  
–110  
–100  
–110  
L, dm  
0.1  
1
FREQUENCY (MHz)  
10  
0.1  
1
10  
FREQUENCY (MHz)  
Figure 25. Second Harmonic Distortion at Various Loads  
Figure 28. Third Harmonic Distortion at Various Loads  
–40  
–40  
V
R
= 2V p-p  
V
= 2V p-p  
O, dm  
= 1kΩ  
O, dm  
R = 1kΩ  
G
G
–50  
–60  
–70  
–80  
–90  
–50  
–60  
–70  
–80  
–90  
G = 2  
G = 5  
G = 5  
G = 2  
G = 1  
G = 1  
–100  
–110  
–100  
–110  
0.1  
1
10  
0.1  
1
10  
FREQUENCY (MHz)  
FREQUENCY (MHz)  
Figure 29. Third Harmonic Distortion at Various Gains  
Figure 26. Second Harmonic Distortion at Various Gains  
–40  
–40  
V
= 2V p-p  
O, dm  
G = 1  
V
= 2V p-p  
O, dm  
G = 1  
–50  
–60  
–70  
–80  
–90  
–50  
–60  
–70  
–80  
–90  
R
= 500Ω  
F
R
= 2kΩ  
F
R
= 500Ω  
F
R
= 1kΩ  
F
–100  
–110  
–100  
–110  
R
= 2kΩ  
F
R
= 1kΩ  
F
0.1  
1
10  
0.1  
1
10  
FREQUENCY (MHz)  
FREQUENCY (MHz)  
Figure 30. Third Harmonic Distortion at Various RF  
Figure 27. Second Harmonic Distortion at Various RF  
Rev. A | Page 11 of 24  
AD8137  
–50  
–50  
F
V
= 500kHz  
F
V
= 500kHz  
C
C
= 2V p-p  
= 2V p-p  
O, dm  
O, dm  
SECOND HARMONIC SOLID LINE  
THIRD HARMONIC DASHED LINE  
SECOND HARMONIC SOLID LINE  
THIRD HARMONIC DASHED LINE  
–60  
–60  
–70  
–80  
–70  
–80  
–90  
–90  
–100  
–100  
–110  
–110  
0.5  
0.5  
0.7  
0.9  
1.1  
1.3  
1.5  
1.7  
1.9  
2.1  
2.3  
2.5  
1.0  
1.5  
2.0  
2.5  
3.0  
3.5  
4.0  
4.5  
V
(V)  
V
(V)  
OCM  
OCM  
Figure 31. Harmonic Distortion vs. VOCM, VS = +5 V  
Figure 34. Harmonic Distortion vs. VOCM, VS = +3 V  
100  
1000  
100  
10  
10  
1
10  
1
10  
100  
1k  
10k  
100k  
1M  
10M  
100M  
100  
1k  
10k  
100k  
1M  
10M  
100M  
FREQUENCY (Hz)  
FREQUENCY (Hz)  
Figure 35. VOCM Voltage Noise vs. Frequency  
Figure 32. Input Voltage Noise vs. Frequency  
–10  
20  
V
= 0.2V p-p  
V
V
= 0.2V p-p  
IN, cm  
O, cm  
OCM  
10  
0
INPUT CMRR =  
V
V  
CMRR =  
V
V  
O, cm/ IN, cm  
O, dm/ OCM  
–20  
–30  
–40  
–10  
–20  
–30  
–50  
–60  
–40  
–50  
–60  
–70  
–80  
–70  
–80  
1
1
10  
FREQUENCY (MHz)  
100  
10  
FREQUENCY (MHz)  
100  
Figure 36. VOCM CMRR vs. Frequency  
Figure 33. CMRR vs. Frequency  
Rev. A | Page 12 of 24  
AD8137  
2.0  
8
G = 2  
INPUT  
× 2  
V
1.5  
1.0  
O, dm  
C = 0pF  
F
6
4
V
= 3.5V p-p  
O, dm  
INPUT  
OUTPUT  
0.5  
0
2
0
ERROR = V  
= 110ns  
- INPUT  
O, dm  
–0.5  
–1.0  
–1.5  
–2.0  
–2  
T
SETTLE  
–4  
–6  
–8  
50ns/DIV  
250ns/DIV  
TIME (ns)  
TIME (ns)  
Figure 40. Settling Time (0.02%)  
Figure 37. Overdrive Recovery  
100  
75  
50  
25  
0
1.5  
C
= 0pF  
F
2V p-p  
1V p-p  
1.0  
0.5  
0
C
C
= 1pF  
= 0pF  
F
C
= 0pF  
F
C
= 1pF  
F
F
C
= 1pF  
F
–25  
–50  
–0.5  
–75  
–1.0  
–1.5  
V
= 100mV p-p  
TIME (ns)  
O, dm  
10ns/DIV  
–100  
20ns/DIV  
TIME (ns)  
Figure 38. Small Signal Transient Response for Various Feedback Capacitances  
Figure 41. Large Signal Transient Response for Various Feedback Capacitances  
100  
1.5  
75  
50  
R
= 111, C = 5pF  
L
S
1.0  
0.5  
R
= 111, C = 5pF  
L
S
25  
0
R
= 60.4, C = 15pF  
L
S
0
R
= 60.4, C = 15pF  
L
S
–25  
–50  
–0.5  
–75  
–1.0  
–1.5  
20ns/DIV  
–100  
20ns/DIV  
TIME (ns)  
TIME (ns)  
Figure 39. Small Signal Transient Response for Various Capacitive Loads  
Figure 42. Large Signal Transient Response for Various Capacitive Loads  
Rev. A | Page 13 of 24  
 
 
AD8137  
–5  
–15  
–25  
–35  
–45  
–55  
–65  
–75  
1000  
100  
10  
PSRR =  
V  
V  
O, dm/ S  
–PSRR  
1
0.1  
+PSRR  
–85  
0.1  
0.01  
0.01  
1
10  
FREQUENCY (MHz)  
100  
0.1  
1
10  
100  
FREQUENCY (MHz)  
Figure 43. PSRR vs. Frequency  
Figure 46. Single-Ended Output Impedance vs. Frequency  
4.0  
1
0
–1  
–2  
–3  
3.5  
3.0  
2.5  
2.0  
2V p-p  
1V p-p  
–4  
–5  
–6  
–7  
V
= ±5  
S
V
= +5  
S
–8  
–9  
–10  
–11  
–12  
–13  
V
= +3  
100  
S
1.5  
1.0  
20ns/DIV  
V
= 0.1V p-p  
O, dm  
–14  
1
10  
FREQUENCY (MHz)  
1000  
TIME (ns)  
Figure 47. VOCM Large Signal Transient Response  
Figure 44. VOCM Small Signal Frequency Response for Various Supply Voltages  
350  
345  
340  
335  
–300  
700  
600  
500  
–305  
–310  
–315  
–320  
V
– V  
OP  
S+  
400  
300  
V
– V –  
S
ON  
200  
100  
V
= +3V  
0
V
= +5V  
S
S
–100  
–200  
–300  
–400  
–500  
–600  
–700  
V + – V  
S
OP  
330  
325  
320  
V
– V  
S–  
ON  
–325  
–330  
–40  
–20  
0
20  
40  
60  
80  
100  
120  
200  
1k  
RESISTIVE LOAD ()  
10k  
TEMPERATURE (°C)  
Figure 48. Output Saturation Voltage vs. Temperature  
Figure 45. Output Saturation Voltage vs. Output Load  
Rev. A | Page 14 of 24  
AD8137  
2.60  
2.55  
2.50  
2.45  
2.40  
0.3  
0.2  
0.1  
0
15  
10  
5
V
OS, cm  
V
OS, dm  
0
–0.1  
–0.2  
–0.3  
5
10  
2.35  
2.30  
–15  
–40  
–20  
0
20  
40  
60  
80  
100  
120  
–40  
–20  
0
20  
40  
60  
80  
100  
120  
TEMPERATURE (°C)  
TEMPERATURE (°C)  
Figure 49. Offset Voltage vs. Temperature  
Figure 52. Supply Current vs. Temperature  
1.2  
70  
50  
1.0  
0.8  
0.6  
0.4  
0.2  
0
30  
10  
–10  
–30  
–0.2  
–0.4  
–50  
–70  
0.50  
1.50  
2.50  
(V)  
3.50  
4.50  
0
0.5  
1.0  
1.5  
2.0  
2.5  
3.0  
3.5  
4.0  
4.5  
5.0  
V
ACM  
V
(V)  
OCM  
Figure 50. Input Bias Current vs. Input Common-Mode Voltage, VACM  
Figure 53. VOCM Bias Current vs. VOCM Input Voltage  
0.40  
3
–0.1  
–0.2  
–0.3  
0.35  
0.30  
0.25  
2
I
BIAS  
1
0
I
OS  
0.20  
0.15  
0.10  
–1  
–0.4  
–0.5  
–2  
–3  
–40  
–20  
0
20  
40  
60  
80  
100  
120  
–40  
–20  
0
20  
40  
60  
80  
100  
120  
TEMPERATURE (°C)  
TEMPERATURE (°C)  
Figure 51. Input Bias and Offset Current vs. Temperature  
Figure 54. VOCM Bias Current vs. Temperature  
Rev. A | Page 15 of 24  
AD8137  
5
4
3
2
1
0
1.5  
1.0  
V
= +5V  
S
V
= ±2.5V  
S
G = 1 (R = R = 1k)  
R
INPUT = 1Vp-p @ 1MHz  
F
G
= 1kΩ  
L, dm  
V
O, dm  
0.5  
0
V
= +3V  
S
–1  
–2  
–0.5  
–1.0  
–1.5  
V
= ±5V  
S
–3  
–4  
–0.5V  
PD  
2µs/DIV  
–2.0V  
–5  
–5  
–4  
–3  
–2  
–1  
0
1
2
3
4
5
TIME (µs)  
V
OCM  
Figure 55. VO, cm vs. VOCM Input Voltage  
Figure 58. Power-Down Transient Response  
40  
20  
3.6  
3.2  
2.8  
PD (0.8V TO 1.5V)  
0
2.4  
2.0  
1.6  
–20  
–40  
–60  
–80  
1.2  
0.8  
–100  
–120  
0.4  
0
100ns/DIV  
0
0.5  
1.0  
1.5  
2.0  
2.5  
3.0  
3.5  
4.0  
4.5  
5.0  
PD VOLTAGE (V)  
TIME (ns)  
Figure 59. Power-Down Turn-On Time  
PD  
PD  
Figure 56. Current vs. Voltage  
3.4  
3
2
PD (1.5V TO 0.8V)  
I +  
S
3.0  
2.6  
2.2  
1.8  
1.4  
1.0  
1
0
–1  
–2  
–3  
I –  
0.6  
0.2  
S
40ns/DIV  
0
0.5  
1.0  
1.5  
2.0  
2.5  
3.0  
3.5  
4.0  
4.5  
5.0  
TIME (ns)  
PD VOLTAGE (V)  
Figure 60. Power-Down Turn-Off Time  
PD  
Figure 57. Supply Current vs. Voltage  
Rev. A | Page 16 of 24  
AD8137  
THEORY OF OPERATION  
100  
The AD8137 is a low power, low cost, fully differential voltage  
feedback amplifier that features a rail-to-rail output stage,  
common-mode circuitry with an internally derived common-  
mode reference voltage, and bias shutdown circuitry. The ampli-  
fier uses two feedback loops to separately control differential  
and common-mode feedback. The differential gain is set with  
external resistors as in a traditional amplifier while the output  
common-mode voltage is set by an internal feedback loop,  
controlled by an external VOCM input. This architecture makes it  
easy to arbitrarily set the output common-mode voltage level  
without affecting the differential gain of the amplifier.  
80  
60  
40  
20  
OPEN-LOOP GAIN (dB)  
0
–20  
–40  
–60  
–80  
–100  
–120  
–140  
PHASE (DEGREES)  
–160  
–180  
–200  
0.0001  
0.001  
0.01  
0.1  
1
10  
100  
FREQUENCY (MHz)  
V
OCM  
Figure 62. Open-Loop Gain and Phase  
A
CM  
In Figure 61, the common-mode feedback amplifier ACM  
samples the output common-mode voltage, and by negative  
feedback forces the output common-mode voltage to be equal  
to the voltage applied to the VOCM input. In other words, the  
feedback loop servos the output common-mode voltage to the  
voltage applied to the VOCM input. An internal bias generator  
sets the VOCM level to approximately midsupply, therefore, the  
output common-mode voltage will be set to approximately  
midsupply when the VOCM input is left floating. The source resis-  
tance of the internal bias generator is large and can be overrid-  
den easily by an external voltage supplied by a source with a  
relatively small output resistance. The VOCM input can be driven  
to within approximately 1 V of the supply rails while maintain-  
ing linear operation in the common-mode feedback loop.  
–OUT  
CP +IN  
–IN CN  
+OUT  
C
C
C
C
Figure 61. Block Diagram  
From Figure 61, the input transconductance stage is an  
H-bridge whose output current is mirrored to high impedance  
nodes CP and CN. The output section is traditional H-bridge  
driven circuitry with common emitter devices driving nodes  
+OUT and −OUT. The 3 dB point of the amplifier is defined as  
gm  
BW =  
The common-mode feedback loop inside the AD8137 produces  
outputs that are highly balanced over a wide frequency range  
without the requirement of tightly matched external compo-  
nents because it forces the signal component of the output  
common-mode voltage to be zeroed. The result is nearly  
perfectly balanced differential outputs of identical amplitude  
and exactly 180° apart in phase.  
2π×CC  
where gm is the transconductance of the input stage and CC is  
the total capacitance on node CP/CN (capacitances CP and CN  
are well matched). For the AD8137, the input stage gm is  
~1 mA/V and the capacitance CC is 3.5 pF, setting the crossover  
frequency of the amplifier at 41 MHz. This frequency generally  
establishes an amplifiers unity gain bandwidth, but with the  
AD8137, the closed-loop bandwidth depends upon the  
feedback resistor value as well (see Figure 19). The open-loop  
gain and phase simulations are shown in Figure 62.  
Rev. A | Page 17 of 24  
 
 
 
AD8137  
APPLICATIONS  
Output balance is measured by placing a well matched resistor  
divider across the differential voltage outputs and comparing  
the signal at the dividers midpoint with the magnitude of the  
differential output. By this definition, output balance is equal to  
the magnitude of the change in output common-mode voltage  
divided by the magnitude of the change in output differential-  
mode voltage:  
ANALYZING A TYPICAL APPLICATION WITH  
MATCHED RF AND RG NETWORKS  
Typical Connection and Definition of Terms  
Figure 63 shows a typical connection for the AD8137, using  
matched external RF/RG networks. The differential input  
terminals of the AD8137, VAP and VAN, are used as summing  
junctions. An external reference voltage applied to the VOCM  
terminal sets the output common-mode voltage. The two  
output terminals, VOP and VON, move in opposite directions in a  
balanced fashion in response to an input signal.  
VO, cm  
VO, dm  
Output Balance =  
(3)  
The differential negative feedback drives the voltages at the sum-  
ming junctions VAN and VAP to be essentially equal to each other.  
C
F
R
VAN = VAP  
(4)  
F
R
R
V
V
V
G
AP  
ON  
V
IP  
+
The common-mode feedback loop drives the output common-  
mode voltage, sampled at the midpoint of the two internal  
common-mode tap resistors in Figure 61, to equal the voltage  
set at the VOCM terminal. This ensures that  
V
OCM  
R
V
AD8137  
L, dm  
O, dm  
+
G
V
AN  
OP  
V
IN  
R
F
VO, dm  
2
C
F
VOP =VOCM  
+
(5)  
Figure 63. Typical Connection  
and  
The differential output voltage is defined as  
VO, dm  
2
VO,dm =VOP VON  
(1)  
(2)  
VON =VOCM  
(6)  
Common-mode voltage is the average of two voltages. The  
output common-mode voltage is defined as  
ESTIMATING NOISE, GAIN, AND BANDWITH WITH  
MATCHED FEEDBACK NETWORKS  
Estimating Output Noise Voltage and Bandwidth  
VOP + VON  
VO, cm  
=
The total output noise is the root-sum-squared total of several  
statistically independent sources. Since the sources are statisti-  
cally independent, the contributions of each must be individu-  
ally included in the root-sum-square calculation. Table 7 lists  
recommended resistor values and estimates of bandwidth and  
output differential voltage noise for various closed-loop gains.  
For most applications, 1% resistors are sufficient.  
2
Output Balance  
Output balance is a measure of how well VOP and VON are  
matched in amplitude and how precisely they are 180 degrees  
out of phase with each other. It is the internal common-mode  
feedback loop that forces the signal component of the output  
common-mode towards zero, resulting in the near perfectly  
balanced differential outputs of identical amplitude and exactly  
180 degrees out of phase. The output balance performance does  
not require tightly matched external components, nor does it  
require that the feedback factors of each loop be equal to each  
other. Low frequency output balance is limited ultimately by the  
mismatch of an on-chip voltage divider.  
Table 7. Recommended Values of Gain-Setting Resistors, and  
Voltage Gain for Various Closed-Loop Gains  
3 dB  
Total Output  
Gain RG (Ω) RF (Ω) Bandwidth (MHz) Noise (nV/√Hz)  
1
2
5
10  
1 k  
1 k  
1 k  
1 k  
1 k  
2 k  
5 k  
10 k  
72  
40  
12  
6
18.6  
28.9  
60.1  
112.0  
The differential output voltage noise contains contributions  
from the AD8137s input voltage noise and input current noise  
as well as those from the external feedback networks.  
Rev. A | Page 18 of 24  
 
 
 
AD8137  
The contribution from the input voltage noise spectral density  
is computed as  
RG  
RF + RG  
β ≡  
(14)  
RF  
RG  
This notation is consistent with conventional feedback analysis  
and is very useful, particularly when the two feedback loops are  
not matched.  
Vo_n1 = vn 1+  
, or equivalently, vn/β  
(7)  
where vn is defined as the input-referred differential voltage  
noise. This equation is the same as that of traditional op amps.  
Input Common-Mode Voltage  
The linear range of the VAN and VAP terminals extends to within  
approximately 1 V of either supply rail. Since VAN and VAP are  
essentially equal to each other, they are both equal to the ampli-  
fiers input common-mode voltage. Their range is indicated in  
the specifications tables as input common-mode range. The  
voltage at VAN and VAP for the connection diagram in Figure 63  
can be expressed as  
The contribution from the input current noise of each input is  
computed as  
Vo_n2 = in  
(
RF  
)
(8)  
where in is defined as the input noise current of one input. Each  
input needs to be treated separately since the two input currents  
are statistically independent processes.  
VAN =VAP =VACM  
=
RF  
RF + RG  
(VIP +V )  
RG  
RF + RG  
The contribution from each RG is computed as  
IN  
×
+
×VOCM  
(15)  
2
R
RG  
F
Vo_n3 = 4kTRG  
(9)  
where VACM is the common-mode voltage present at the ampli-  
fier input terminals.  
This result can be intuitively viewed as the thermal noise of  
each RG multiplied by the magnitude of the differential gain.  
Using the β notation, Equation (15) can be written as  
VACM = βVOCM  
+
(
1 − β  
)
VICM  
(16)  
(17)  
The contribution from each RF is computed as  
or equivalently,  
VACM =VICM + β  
Vo_n 4 = 4kTRF  
(10)  
(
VOCM VICM  
)
Voltage Gain  
The behavior of the node voltages of the single-ended-to-  
differential output topology can be deduced from the signal  
definitions and Figure 63. Referring to Figure 63, (CF = 0) and  
where VICM is the common-mode voltage of the input signal, i.e.,  
VIP + VIN  
VICM  
.
2
setting VIN = 0 one can write:  
For proper operation, the voltages at VAN and VAP must stay  
within their respective linear ranges.  
VIP VAP VAP VON  
=
(11)  
RG  
RF  
Calculating Input Impedance  
RG  
RF + RG  
The input impedance of the circuit in Figure 63 will depend on  
whether the amplifier is being driven by a single-ended or a  
differential signal source. For balanced differential input signals,  
the differential input impedance (RIN, dm) is simply  
VAN =VAP = VOP  
(12)  
Solving the above two equations and setting VIP to Vi gives the  
gain relationship for VO, dm/Vi.  
RIN, dm = 2RG  
(18)  
R
F
V
OP  
V  
= V  
=
V
i
(13)  
ON  
O, dm  
R
G
For a single-ended signal (for example, when VIN is grounded,  
and the input signal drives VIP), the input impedance becomes  
An inverting configuration with the same gain magnitude can  
be implemented by simply applying the input signal to VIN and  
setting VIP = 0. For a balanced differential input, the gain from  
R
G
R
R
=
(19)  
IN  
F
1−  
V
IN, dm to VO, dm is also equal to RF/RG, where VIN, dm = VIP VIN.  
2(R + R )  
G
F
Feedback Factor Notation  
When working with differential drivers, it is convenient to in-  
troduce the feedback factor β, which is defined as  
Rev. A | Page 19 of 24  
AD8137  
5V  
0.1µF  
1kΩ  
0.1µF  
1kΩ  
50Ω  
3
1.0nF  
1.0nF  
5
8
2
1
+
VDD  
V
OCM  
V
V
+
IN  
IN  
AD8137  
+2.5V  
GND  
–2.5V  
V
IN  
AD7450A  
4
6
V
REFB  
1kΩ  
1kΩ  
50Ω  
GND  
V
REF  
2.5kΩ  
+1.88V  
V
V
+1.25V  
+0.63V  
ACM WITH  
= 0  
REFB  
ADR525A  
2.5V SHUNT  
REFERENCE  
2.5V  
V
REFA  
Figure 64. AD8137 Driving AD7450A, 12-Bit A/D Converter  
5V  
The input impedance of a conventional inverting op amp  
configuration is simply RG, but it is higher in Equation 19  
because a fraction of the differential output voltage appears at  
the summing junctions, VAN and VAP. This voltage partially  
bootstraps the voltage across the input resistor RG, leading to the  
increased input resistance.  
0.1µF  
1kΩ  
3
1kΩ  
5
8
+
V
OCM  
2
V
IN  
0V TO 5V  
AD8137  
1
4
Input Common-Mode Swing Considerations  
6
1kΩ  
1kΩ  
In some single-ended-to-differential applications when using a  
single-supply voltage, attention must be paid to the swing of the  
TO  
5V  
AD7450A  
0.1µF  
10kΩ  
V
REF  
input common-mode voltage, VACM  
.
ADR525A  
2.5V SHUNT  
REFERENCE  
0.1µF  
+
+
AD8031  
10µF  
Consider the case in Figure 64, where VIN is 5 V p-p swinging  
about a baseline at ground and VREFB is connected to ground.  
The input signal to the AD8137 is originating from a source  
with a very low output resistance.  
0.1µF  
Figure 65. Low-Z Bias Source  
The circuit has a differential gain of 1.0 and β = 0.5.VICM has an  
amplitude of 2.5 V p-p and is swinging about ground. Using the  
results in Equation 16, the common-mode voltage at the AD8137s  
inputs, VACM, is a 1.25 V p-p signal swinging about a baseline of 1.25  
V. The maximum negative excursion of VACM in this case is 0.63 V,  
which exceeds the lower input common-mode voltage limit.  
Another way to avoid the input common-mode swing limita-  
tion is to use dual power supplies on the AD8137. In this case,  
the biasing circuitry is not required.  
Bandwidth Versus Closed-Loop Gain  
The AD8137s 3 dB bandwidth will decrease proportionally to  
increasing closed-loop gain in the same way as a traditional  
voltage feedback operational amplifier. For closed-loop gains  
greater than 4, the bandwidth obtained for a specific gain can be  
estimated as  
One way to avoid the input common-mode swing limitation is  
to bias VIN and VREF at midsupply. In this case, VIN is 5 V p-p  
swinging about a baseline at 2.5 V, and VREF is connected to a  
low-Z 2.5 V source. VICM now has an amplitude of 2.5 V p-p and  
is swinging about 2.5 V. Using the results in Equation 17, VACM is  
calculated to be equal to VICM because VOCM = VICM. Therefore,  
R
G
f
,V  
=
×(72MHz)  
(20)  
3dB O, dm  
R
G
+ R  
V
ICM swings from 1.25 V to 3.75 V, which is well within the input  
F
common-mode voltage limits of the AD8137. Another benefit  
seen by this example is that since VOCM = VACM = VICM, no wasted  
common-mode current flows. Figure 65 illustrates a way to  
provide the low-Z bias voltage. For situations that do not  
require a precise reference, a simple voltage divider will suffice  
to develop the input voltage to the buffer.  
or equivalently, β(72 MHz).  
This estimate assumes a minimum 90 degree phase margin for  
the amplifier loop, a condition approached for gains greater  
than 4. Lower gains will show more bandwidth than predicted  
by the equation due to the peaking produced by the lower phase  
margin.  
Rev. A | Page 20 of 24  
 
 
AD8137  
Estimating DC Errors  
Driving a Capacitive Load  
Primary differential output offset errors in the AD8137 are due  
to three major components: the input offset voltage, the offset  
between the VAN and VAP input currents interacting with the  
feedback network resistances, and the offset produced by the dc  
voltage difference between the input and output common-mode  
voltages in conjunction with matching errors in the feedback  
network.  
A purely capacitive load will react with the bondwire and pin  
inductance of the AD8137, resulting in high frequency ringing  
in the transient response and loss of phase margin. One way to  
minimize this effect is to place a small resistor in series with  
each output to buffer the load capacitance. The resistor and load  
capacitance will form a first-order, low-pass filter, so the resistor  
value should be as small as possible. In some cases, the ADCs  
require small series resistors to be added on their inputs.  
The first output error component is calculated as  
Figure 39 and Figure 42 illustrate transient response versus ca-  
pacitive load, and were generated using series resistors in each  
output and a differential capacitive load.  
R + R  
RG  
F
G
Vo_e1 =VIO  
, or equivalently as V /β  
(21)  
(22)  
IO  
Layout Considerations  
where VIO is the input offset voltage.  
Standard high speed PCB layout practices should be adhered to  
when designing with the AD8137.A solid ground plane is  
recommended and good wideband power supply decoupling  
networks should be placed as close as possible to the supply pins.  
The second error is calculated as  
R + R  
RGRF  
⎞⎛  
⎟⎜  
F
G
Vo_e 2 = IIO  
= I RF  
( )  
IO  
RG  
RF + RG  
⎠⎝  
To minimize stray capacitance at the summing nodes, the  
copper in all layers under all traces and pads that connect to the  
summing nodes should be removed. Small amounts of stray  
summing-node capacitance will cause peaking in the frequency  
response, and large amounts can cause instability. If some stray  
summing-node capacitance is unavoidable, its effects can be  
compensated for by placing small capacitors across the feedback  
resistors.  
where IIO is defined as the offset between the two input bias  
currents.  
The third error voltage is calculated as  
Vo_e 3 = ∆enr ×(VICM VOCM  
)
(23)  
where Δenr is the fractional mismatch between the two feed-  
back resistors.  
Terminating a Single-Ended Input  
Controlled impedance interconnections are used in most high  
speed signal applications, and they require at least one line ter-  
mination. In analog applications, a matched resistive termina-  
tion is generally placed at the load end of the line. This section  
deals with how to properly terminate a single-ended input to  
the AD8137.  
The total differential offset error is the sum of these three error  
sources.  
Additional Impact of Mismatches in the Feedback Networks  
The internal common-mode feedback network will still force  
the output voltages to remain balanced, even when the RF/RG  
feedback networks are mismatched. The mismatch will, how-  
ever, cause a gain error proportional to the feedback network  
mismatch.  
The input resistance presented by the AD8137 input circuitry is  
seen in parallel with the termination resistor, and its loading  
effect must be taken into account. The Thevenin equivalent  
circuit of the driver, its source resistance, and the termination  
resistance must all be included in the calculation as well. An  
exact solution to the problem requires solution of several simul-  
taneous algebraic equations and is beyond the scope of this data  
sheet. An iterative solution is also possible and is simpler,  
especially considering the fact that standard resistor values are  
generally used.  
Ratio-matching errors in the external resistors will degrade the  
ability to reject common-mode signals at the VAN and VIN input  
terminals, much the same as with a four-resistor difference  
amplifier made from a conventional op amp. Ratio-matching  
errors will also produce a differential output component that is  
equal to the VOCM input voltage times the difference between the  
feedback factors (βs). In most applications using 1% resistors,  
this component amounts to a differential dc offset at the output  
that is small enough to be ignored.  
Figure 66 shows the AD8137 in a unity-gain configuration, and  
with the following discussion, provides a good example of how  
to provide a proper termination in a 50 Ω environment.  
Rev. A | Page 21 of 24  
AD8137  
+5V  
the gain reduction produced by the increase in RG is essentially  
cancelled by the increase in the Thevenin voltage caused by RT  
being greater than the output resistance of the signal source. In  
general, as RF and RG become smaller in terminated applications,  
RF needs to be increased to compensate for the increase in RG.  
0.1µF  
1kΩ  
3
2V p-p  
50Ω  
1kΩ  
5
8
When generating the typical performance characteristics data,  
the measurements were calibrated to take the effects of the  
terminations on closed-loop gain into account.  
+
R
T
52.3Ω  
V
OCM  
2
1
V
IN  
AD8137  
0V  
SIGNAL  
SOURCE  
4
6
1.02kΩ  
Power Down  
+
1kΩ  
The AD8137 features a  
pin that can be used to minimize the  
PD  
quiescent current consumed when the device is not being used.  
is asserted by applying a low logic level to Pin 7. The  
0.1µF  
–5V  
PD  
Figure 66. AD8137 with Terminated Input  
threshold between high and low logic levels is nominally 1.1 V  
above the negative supply rail. See the Specification tables for  
the threshold limits.  
The 52.3 Ω termination resistor, RT, in parallel with the 1 kΩ  
input resistance of the AD8137 circuit, yields an overall input  
resistance of 50 Ω that is seen by the signal source. In order to  
have matched feedback loops, each loop must have the same RG  
if they have the same RF. In the input (upper) loop, RG is equal  
to the 1 kΩ resistor in series with the (+) input plus the parallel  
combination of RT and the source resistance of 50 Ω. In the  
upper loop, RG is therefore equal to 1.03 kΩ. The closest stan-  
dard value is 1.02 kΩ and is used for RG in the lower loop.  
DRIVING AN ADC WITH GREATER THAN 12-BIT  
PERFORMANCE  
Since the AD8137 is suitable for 12-bit systems, it is desirable to  
measure the performance of the amplifier in a system with  
greater than 12-bit linearity. In particular, the effective number  
of bits, ENOB, is most interesting. The AD7687, 16-bit,  
250 KSPS ADCs performance makes it an ideal candidate for  
showcasing the 12-bit performance of the AD8137.  
Things get more complicated when it comes to determining the  
feedback resistor values. The amplitude of the signal source  
generator VIN is two times the amplitude of its output signal  
when terminated in 50 Ω. Therefore, a 2 V p-p terminated  
amplitude is produced by a 4 V p-p amplitude from VS. The  
Thevenin equivalent circuit of the signal source and RT must be  
used when calculating the closed-loop gain because RG in the  
upper loop is split between the 1 kΩ resistor and the Thevenin  
resistance looking back toward the source. The Thevenin volt-  
age of the signal source is greater than the signal source output  
voltage when terminated in 50 Ω because RT must always be  
greater than 50 Ω. In this case, RT is 52.3 Ω and the Thevenin  
voltage and resistance are 2.04 V p-p and 25.6 Ω, respectively.  
Now the upper input branch can be viewed as a 2.04 V p-p  
source in series with 1.03 kΩ. Since this is to be a unity-gain  
application, a 2 V p-p differential output is required, and RF  
must therefore be 1.03 kΩ × (2/2.04) = 1.01 kΩ ≈ 1 kΩ. This  
example shows that when RF and RG are large compared to RT,  
For this application, the AD8137 is set in a gain of 2 and driven  
single-ended through a 20 kHz band-pass filter, while the output  
is taken differentially to the input of the AD7687 (see Figure 67).  
This circuit has mismatched RG impedances and, therefore, has a  
dc offset at the differential output. It is included as a test circuit to  
illustrate the performance of the AD8137. Actual application  
circuits should have matched feedback networks.  
For an AD7687 input range up to −1.82 dBFS, the AD8137 power  
supply is a single 5 V applied to VS+ with VS− tied to ground. To  
increase the AD7687 input range to −0.45 dBFS, the AD8137  
supplies are increased to +6 V and −1 V. In both cases, the VOCM  
pin is biased with 2.5 V and the  
pin is left floating. All voltage  
PD  
supplies are decoupled with 0.1 µF capacitors. Figure 68 and  
Figure 69 show the performance of the −1.82 dBFS setup and the  
−0.45 dBFS setup, respectively.  
V +  
S
1.0kΩ  
20kHz  
GND  
V+  
33Ω  
33Ω  
499Ω  
V
+
IN  
V
DD  
BPF  
V
1nF  
1nF  
OCM  
AD8137  
AD7687  
GND  
499Ω  
1.0kΩ  
+2.5  
V –  
S
Figure 67. AD8137 Driving AD7687, 16-Bit 250 KSPS ADC  
Rev. A | Page 22 of 24  
 
 
AD8137  
0
–10  
–20  
0
–10  
–20  
–30  
–40  
–50  
–60  
–70  
–80  
–90  
–100  
THD = –93.63dBc  
SNR = 91.10dB  
SINAD = 89.74dB  
ENOB = 14.6  
THD = –91.75dBc  
SNR = 91.35dB  
SINAD = 88.75dB  
ENOB = 14.4  
–30  
–40  
–50  
–60  
–70  
–80  
–90  
–100  
–110  
–120  
–130  
–110  
–120  
–130  
–140  
–140  
–150  
–160  
–170  
–150  
–160  
0
20  
40  
60  
80  
100  
120  
140  
0
20  
40  
60  
80  
100  
120  
140  
FREQUENCY (kHz)  
FREQUENCY (kHz)  
Figure 68. AD8137 Performance on Single 5 V Supply, −1.82 dBFS  
Figure 69. AD8137 Performance on +6 V, −1 V Supplies, −0.45 dBFS  
Rev. A | Page 23 of 24  
AD8137  
OUTLINE DIMENSIONS  
5.00 (0.1968)  
4.80 (0.1890)  
8
1
5
4
6.20 (0.2440)  
5.80 (0.2284)  
4.00 (0.1574)  
3.80 (0.1497)  
1.27 (0.0500)  
BSC  
0.50 (0.0196)  
0.25 (0.0099)  
× 45°  
1.75 (0.0688)  
1.35 (0.0532)  
0.25 (0.0098)  
0.10 (0.0040)  
8°  
0.51 (0.0201)  
0.31 (0.0122)  
0° 1.27 (0.0500)  
COPLANARITY  
0.10  
0.25 (0.0098)  
0.17 (0.0067)  
SEATING  
PLANE  
0.40 (0.0157)  
COMPLIANT TO JEDEC STANDARDS MS-012AA  
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS  
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR  
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN  
Figure 70. 8-Lead Standard Small Outline Package [SOIC]  
Narrow Body (R-8)—Dimensions shown in millimeters (inches)  
0.50  
0.40  
0.30  
1
3.00  
BSC SQ  
0.60 MAX  
8
PIN 1  
INDICATOR  
0.45  
PIN 1  
INDICATOR  
1.90  
1.75  
1.60  
2.75  
BSC SQ  
TOP  
VIEW  
1.50  
REF  
EXPOSED  
PAD  
0.50  
BSC  
(BOTTOM VIEW)  
4
5
0.25  
MIN  
1.60  
1.45  
1.30  
0.80 MAX  
0.65TYP  
0.90  
0.85  
0.80  
12° MAX  
0.05 MAX  
0.02 NOM  
SEATING  
PLANE  
0.30  
0.23  
0.18  
0.20 REF  
Figure 71. 8-Lead Lead Frame Chip Scale Package [LFCSP]  
3 mm × 3 mm Body (CP-8-2)—Dimensions shown in millimeters  
ORDERING GUIDE  
Model  
AD8137YR  
AD8137YR-REEL  
AD8137YR-REEL7  
AD8137YRZ1  
AD8137YRZ-REEL1  
AD8137YRZ-REEL71  
AD8137YCP-R2  
AD8137YCP-REEL  
AD8137YCP-REEL7  
AD8137YCPZ-R21  
AD8137YCPZ-REEL1  
AD8137YCPZ-REEL71  
Temperature Range  
−40°C to +125°C  
−40°C to +125°C  
−40°C to +125°C  
−40°C to +125°C  
−40°C to +125°C  
−40°C to +125°C  
–40°C to +125°C  
–40°C to +125°C  
–40°C to +125°C  
–40°C to +125°C  
–40°C to +125°C  
–40°C to +125°C  
Package Description  
Package Option  
R-8  
R-8  
R-8  
R-8  
Branding  
8-Lead Standard Small Outline Package (SOIC)  
8-Lead Standard Small Outline Package (SOIC)  
8-Lead Standard Small Outline Package (SOIC)  
8-Lead Standard Small Outline Package (SOIC)  
8-Lead Standard Small Outline Package (SOIC)  
8-Lead Standard Small Outline Package (SOIC)  
8-Lead Lead Frame Chip Scale Package (LFCSP)  
8-Lead Lead Frame Chip Scale Package (LFCSP)  
8-Lead Lead Frame Chip Scale Package (LFCSP)  
8-Lead Lead Frame Chip Scale Package (LFCSP)  
8-Lead Lead Frame Chip Scale Package (LFCSP)  
8-Lead Lead Frame Chip Scale Package (LFCSP)  
R-8  
R-8  
CP-8-2  
CP-8-2  
CP-8-2  
CP-8-2  
CP-8-2  
CP-8-2  
HFB  
HFB  
HFB  
HGB  
HGB  
HGB  
1 Z = Pb-free part.  
© 2004 Analog Devices, Inc. All rights reserved. Trademarks and regis-  
tered trademarks are the property of their respective owners.  
D04771–0–8/04(A)  
Rev. A | Page 24 of 24  
 
 
 

相关型号:

AD8137YRZ

Low Cost, Low Power 12-Bit Differential ADC Driver
ADI

AD8137YRZ

Low Cost, Low Power, Differential ADC Driver
AAVID

AD8137YRZ-REEL

Low Cost, Low Power 12-Bit Differential ADC Driver
ADI

AD8137YRZ-REEL

Low Cost, Low Power, Differential ADC Driver
AAVID

AD8137YRZ-REEL7

Low Cost, Low Power 12-Bit Differential ADC Driver
ADI

AD8137YRZ-REEL7

Low Cost, Low Power, Differential ADC Driver
AAVID

AD8137_05

Low Cost, Low Power 12-Bit Differential ADC Driver
ADI

AD8137_12

Low Cost, Low Power, Differential ADC Driver
AAVID

AD8138

Low Distortion Differential ADC Driver
ADI

AD8138-703L

LINE DRIVER, CDFP10, DFP-10
ADI

AD8138-EVAL

Low Distortion Differential ADC Driver
ADI

AD8138AR

Low Distortion Differential ADC Driver
ADI