AD630ARZ-REEL [ADI]

SPECIALTY CONSUMER CIRCUIT, PDSO20, SOIC-20;
AD630ARZ-REEL
型号: AD630ARZ-REEL
厂家: ADI    ADI
描述:

SPECIALTY CONSUMER CIRCUIT, PDSO20, SOIC-20

光电二极管 商用集成电路
文件: 总12页 (文件大小:283K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
a
Balanced Modulator/Demodulator  
AD630  
FUNCTIONAL BLOCK DIAGRAM  
FEATURES  
Recovers Signal from +100 dB Noise  
2 MHz Channel Bandwidth  
45 V/s Slew Rate  
CM OFF  
ADJ  
6
CM OFF DIFF OFF  
DIFF OFF  
ADJ  
ADJ  
5
ADJ  
4
3
2.5k  
–120 dB Crosstalk @ 1 kHz  
1
R
A
AD630  
IN  
AMP A  
AMP B  
Pin Programmable Closed Loop Gains of ؎1 and ؎2  
0.05% Closed Loop Gain Accuracy and Match  
100 V Channel Offset Voltage (AD630BD)  
350 kHz Full Power Bandwidth  
Chips Available  
2
12  
11  
CHA+  
CHA–  
COMP  
20  
+V  
S
A
B
2.5k⍀  
R
B
17  
IN  
13  
V
OUT  
10k⍀  
18  
19  
CHB+  
CHB–  
10k⍀  
–V  
14  
15  
R
B
F
R
R
5k⍀  
16  
7
A
CHANNEL  
STATUS  
B/A  
PRODUCT DESCRIPTION  
COMP  
9
SEL B  
SEL A  
The AD630 is a high precision balanced modulator which com-  
bines a flexible commutating architecture with the accuracy and  
temperature stability afforded by laser wafer trimmed thin-film  
resistors. Its signal processing applications include balanced  
modulation and demodulation, synchronous detection, phase  
detection, quadrature detection, phase sensitive detection,  
lock-in amplification and square wave multiplication. A network  
of on-board applications resistors provides precision closed loop  
gains of 1 and 2 with 0.05% accuracy (AD630B). These  
resistors may also be used to accurately configure multiplexer  
gains of +1, +2, +3 or +4. Alternatively, external feedback may  
be employed allowing the designer to implement his own high  
gain or complex switched feedback topologies.  
10  
8
–V  
S
PRODUCT HIGHLIGHTS  
1. The configuration of the AD630 makes it ideal for signal  
processing applications such as: balanced modulation and  
demodulation, lock-in amplification, phase detection, and  
square wave multiplication.  
2. The application flexibility of the AD630 makes it the best  
choice for many applications requiring precisely fixed gain,  
switched gain, multiplexing, integrating-switching functions,  
and high-speed precision amplification.  
The AD630 may be thought of as a precision op amp with two  
independent differential input stages and a precision comparator  
which is used to select the active front end. The rapid response  
time of this comparator coupled with the high slew rate and fast  
settling of the linear amplifiers minimize switching distortion. In  
addition, the AD630 has extremely low crosstalk between chan-  
nels of –100 dB @ 10 kHz.  
3. The 100 dB dynamic range of the AD630 exceeds that of any  
hybrid or IC balanced modulator/demodulator and is compa-  
rable to that of costly signal processing instruments.  
4. The op-amp format of the AD630 ensures easy implementa-  
tion of high gain or complex switched feedback functions.  
The application resistors facilitate the implementation of  
most common applications with no additional parts.  
The AD630 is intended for use in precision signal processing  
and instrumentation applications requiring wide dynamic range.  
When used as a synchronous demodulator in a lock-in amplifier  
configuration, it can recover a small signal from 100 dB of inter-  
fering noise (see lock-in amplifier application). Although optimized  
for operation up to 1 kHz, the circuit is useful at frequencies up  
to several hundred kilohertz.  
5. The AD630 can be used as a two channel multiplexer with  
gains of +1, +2, +3, or +4. The channel separation of  
100 dB @ 10 kHz approaches the limit which is achievable  
with an empty IC package.  
6. The AD630 has pin-strappable frequency compensation (no  
external capacitor required) for stable operation at unity gain  
without sacrificing dynamic performance at higher gains.  
Other features of the AD630 include pin programmable frequency  
compensation, optional input bias current compensation resis-  
tors, common-mode and differential-offset voltage adjustment,  
and a channel status output which indicates which of the two  
differential inputs is active. This device is now available to  
Standard Military Drawing (DESC) numbers 5962-8980701RA  
and 5962-89807012A.  
7. Laser trimming of comparator and amplifying channel offsets  
eliminates the need for external nulling in most cases.  
REV. D  
Information furnished by Analog Devices is believed to be accurate and  
reliable. However, no responsibility is assumed by Analog Devices for its  
use, norforanyinfringementsofpatentsorotherrightsofthirdpartiesthat  
may result from its use. No license is granted by implication or otherwise  
under any patent or patent rights of Analog Devices.  
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.  
Tel: 781/329-4700  
Fax: 781/326-8703  
www.analog.com  
© Analog Devices, Inc., 2001  
AD630–SPECIFICATIONS (@ 25؇C and ؎VS = ؎15 V unless otherwise noted.)  
Model  
AD630J/A  
Typ  
AD630K/B  
Typ  
AD630S  
Typ  
Min  
Max  
Min  
Max  
Min  
Max  
Unit  
GAIN  
Open Loop Gain  
90  
110  
0.1  
0.1  
2
100  
120  
2
90  
110  
0.1  
0.1  
2
dB  
%
%
ppm/°C  
1, 2 Closed Loop Gain Error  
Closed Loop Gain Match  
Closed Loop Gain Drift  
0.05  
0.05  
CHANNEL INPUTS  
VIN Operational Limit1  
Input Offset Voltage  
Input Offset Voltage  
TMIN to TMAX  
Input Bias Current  
Input Offset Current  
Channel Separation @ 10 kHz  
(–VS + 4 V) to (+VS – 1 V)  
500  
(–VS + 4 V) to (+VS – 1 V)  
100  
(–VS + 4 V) to (+VS – 1 V)  
500  
Volts  
µV  
800  
160  
1000  
µV  
nA  
nA  
dB  
100  
10  
300  
50  
100  
10  
300  
50  
100  
10  
300  
50  
100  
100  
100  
COMPARATOR  
V
IN Operational Limit1  
(–VS + 3 V) to (+VS – 1.5 V) (–VS + 3 V) to (+VS – 1.5 V)  
(–VS + 3 V) to (+VS – 1.3 V)  
1.5  
Volts  
mV  
Switching Window  
1.5  
1.5  
Switching Window  
TMIN to TMAX  
2.0  
300  
2.0  
300  
2.5  
300  
mV  
nA  
ns  
Input Bias Current  
Response Time (–5 mV to +5 mV Step)  
Channel Status  
100  
200  
100  
200  
100  
200  
I
SINK @ VOL = –VS + 0.4 V2  
1.6  
1.6  
1.6  
mA  
Pull-Up Voltage  
(–VS + 33 V)  
(–VS + 33 V)  
(–VS + 33 V) Volts  
DYNAMIC PERFORMANCE  
Unity Gain Bandwidth  
Slew Rate3  
2
45  
3
2
45  
3
2
45  
3
MHz  
V/µs  
µs  
Settling Time to 0.1% (20 V Step)  
OPERATING CHARACTERISTICS  
Common-Mode Rejection  
Power Supply Rejection  
Supply Voltage Range  
85  
90  
5
105  
110  
90  
90  
5
110  
110  
90  
90  
5
110  
110  
dB  
dB  
Volts  
mA  
16.5  
5
16.5  
5
16.5  
Supply Current  
4
4
4
5
OUTPUT VOLTAGE, @ RL = 2 kΩ  
T
MIN to TMAX  
10  
10  
10  
Volts  
mA  
Output Short Circuit Current  
25  
25  
25  
TEMPERATURE RANGES  
Rated Performance–N Package  
Rated Performance–D Package  
0
–25  
70  
+85  
0
–25  
70  
+85  
N/A  
°C  
°C  
–55  
+125  
NOTES  
1If one terminal of each differential channel or comparator input is kept within these limits the other terminal may be taken to the positive supply.  
2ISINK @ VOL = (–VS + 1) volt is typically 4 mA.  
3Pin 12 Open. Slew rate with Pins 12 and 13 shorted is typically 35 V/µs.  
Specifications subject to change without notice.  
–2–  
REV. D  
AD630  
ABSOLUTE MAXIMUM RATINGS  
THERMAL CHARACTERISTICS  
Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 V  
Internal Power Dissipation . . . . . . . . . . . . . . . . . . . . 600 mW  
Output Short Circuit to Ground . . . . . . . . . . . . . . . Indefinite  
Storage Temperature, Ceramic Package . . . –65°C to +150°C  
Storage Temperature, Plastic Package . . . . . –55°C to +125°C  
Lead Temperature Range (Soldering, 10 sec) . . . . . . . . 300°C  
Max Junction Temperature . . . . . . . . . . . . . . . . . . . . . . 150°C  
JA  
JC  
20-Lead Plastic DIP (N)  
20-Lead Ceramic DIP (D)  
20-Lead Leadless Chip Carrier (E)  
20-Lead SOIC (R-20)  
24°C/W  
35°C/W  
35°C/W  
38°C/W  
61°C/W  
120°C/W  
120°C/W  
75°C/W  
ORDERING GUIDE  
Model  
Temperature Ranges  
Package Description  
Package Option  
AD630JN  
AD630KN  
AD630AR  
AD630AR-REEL  
AD630AD  
AD630BD  
AD630SD  
AD630SD/883B  
5962-8980701RA  
AD630SE/883B  
5962-89807012A  
AD630JCHIPS  
AD630SCHIPS  
0°C to 70°C  
Plastic DIP  
Plastic DIP  
SOIC  
13" Tape and Reel  
Side Brazed DIP  
Side Brazed DIP  
Side Brazed DIP  
Side Brazed DIP  
Side Brazed DIP  
LCC  
N-20  
N-20  
R-20  
R-20  
D-20  
D-20  
D-20  
D-20  
D-20  
E-20A  
E-20A  
0°C to 70°C  
–25°C to +85°C  
–25°C to +85°C  
–25°C to +85°C  
–25°C to +85°C  
–55°C to +125°C  
–55°C to +125°C  
–55°C to +125°C  
–55°C to +125°C  
–55°C to +125°C  
0°C to 70°C  
LCC  
Chip  
Chip  
–55°C to +125°C  
PIN CONFIGURATIONS  
20-Lead DIP (D-20 and N-20), 20-Lead SOIC (R-20)  
CHIP METALIZATION AND PINOUT  
Dimensions shown in inches and (mm).  
Contact factory for latest dimensions.  
R
A
CH A–  
20  
1
2
IN  
CH A+  
19 CH B–  
CH B+  
3
18  
17  
16  
15  
14  
13  
DIFF OFF ADJ  
DIFF OFF ADJ  
CM OFF ADJ  
4
R
R
B
IN  
5
AD630  
A
TOP VIEW  
6
R
R
CM OFF ADJ  
F
(Not to Scale)  
7
CHANNEL STATUS B/A  
B
V  
8
V
S
OUT  
SEL B  
SEL A  
12 COMP  
11  
9
10  
+V  
S
20-Contact LCC (E-20A)  
3
2
1 20 19  
CHIP AVAILABILITY  
4
5
DIFF OFF ADJ  
CM OFF ADJ  
18 CH B+  
The AD630 is available in laser trimmed, passivated chip  
form. The figure shows the AD630 metalization pattern, bond-  
ing pads and dimensions. AD630 chips are available; consult  
factory for details.  
17  
R
B
IN  
AD630  
CM OFF ADJ 6  
16  
15  
R
R
R
A
TOP VIEW  
(Not to Scale)  
CHANNEL STATUS B/A 7  
F
V  
8
14  
B
S
9
10 11 12 13  
CAUTION  
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily  
accumulate on the human body and test equipment and can discharge without detection. Although  
the AD630 features proprietary ESD protection circuitry, permanent damage may occur on devices  
subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are  
recommended to avoid performance degradation or loss of functionality.  
WARNING!  
ESD SENSITIVE DEVICE  
REV. D  
–3–  
AD630Typical Performance Characteristics  
15  
10  
5
15  
10  
5
18  
15  
5k  
5k⍀  
V
i
R
C
= 2k  
= 100pF  
C
= 100pF  
f = 1kHz  
V
O
L
L
L
2k⍀  
100pF  
10  
5
5k⍀  
5k⍀  
V
i
5k5k⍀  
V
V
i
O
V
O
2k⍀  
100pF  
R
L
f = 1kHz  
100pF  
CAP IN  
C
= 100pF  
L
1k  
10k  
100k  
1M  
1
100  
1k  
10k 100k 1M  
10  
0
5
10  
15  
SUPPLY VOLTAGE ؎V  
RESISTIVE LOAD ⍀  
FREQUENCY Hz  
TPC 3. Output Voltage Swing vs.  
Supply Voltage  
TPC 2. Output Voltage vs. Resistive  
Load  
TPC 1. Output Voltage vs. Frequency  
120  
100  
60  
120  
0
UNCOMPENSATED  
40  
100  
80  
UNCOMPENSATED  
45  
90  
80  
60  
40  
20  
20  
0
60  
COMPENSATED  
20  
40  
COMPENSATED  
40  
135  
180  
20  
60  
0
0
1
10  
100  
1k  
10k  
0
1
2
3
4
5
100k  
5 4 3 2 1  
INPUT VOLTAGE V  
10  
100  
1k  
10k 100k 1M 10M  
FREQUENCY Hz  
FREQUENCY Hz  
dVO  
dt  
TPC 4. Common-Mode Rejection  
vs. Frequency  
TPC 5.  
vs. Input Voltage  
TPC 6. Gain and Phase vs. Frequency  
–4–  
REV. D  
AD630  
20mV  
10V  
5s  
1mV  
100  
90  
100  
90  
؎10V 20kHz  
(V )  
i
20mV/DIV  
(V )  
o
1mV/DIV  
(B)  
20mV/DIV  
10V/DIV  
10  
10  
(V )  
(V )  
i
0%  
0%  
o
500ns  
20mV  
10V  
TOP TRACE: V  
MIDDLE TRACE: SETTLING  
ERROR (B)  
BOTTOM TRACE: V  
TOP TRACE: V  
BOTTOM TRACE: V  
o
i
i
o
15  
16  
5k⍀  
10k⍀  
10k  
2
V
TOP  
TRACE  
CH  
i
14  
10k⍀  
15  
20  
20  
19  
18  
V
O
A
V
O
13  
13  
CH A  
2
BOTTOM  
TRACE  
12  
12  
CH  
B
10k⍀  
10k⍀  
(B)  
MIDDLE  
TRACE  
10k⍀  
14  
HP5082-2811  
9
V
i
10  
TPC 9. Large Signal Inverting Step Response  
TPC 7. Channel-to-Channel Switch-Settling Characteristic  
50mV  
1mV  
100  
90  
50mV/DIV  
(V )  
i
1mV/DIV  
(A)  
10  
0%  
100mV/DIV  
500ns  
100mV  
(V )  
o
TOP TRACE: V  
i
MIDDLE TRACE: SETTLING  
ERROR (A)  
BOTTOM TRACE: V  
o
10k⍀  
10k⍀  
15  
20  
14  
V
O
13  
V
CH A  
2
i
BOTTOM  
TRACE  
TOP  
12  
TRACE  
10k⍀  
10k⍀  
1k⍀  
MIDDLE  
TRACE  
(A)  
30pF  
TEKTRONIX  
7A13  
TPC 8. Small Signal Noninverting Step Response  
REV. D  
–5–  
AD630  
TWO WAYS TO LOOK AT THE AD630  
The two closed loop gain magnitudes will be equal when RF/RA  
= 1 + RF/RB, which will result from making RA equal to RFRB/  
(RF + RB) the parallel equivalent resistance of RF and RB.  
The functional block diagram of the AD630 (see page 1) also  
shows the pin connections of the internal functions. An alternative  
architectural diagram is shown in Figure 1. In this diagram, the  
individual A and B channel preamps, the switch, and the inte-  
grator output amplifier are combined in a single op amp. This  
amplifier has two differential input channels, only one of which  
is active at a time.  
The 5 kand the two 10 kresistors on the AD630 chip can  
be used to make a gain of two as shown here. By paralleling  
the 10 kresistors to make RF equal 5 kand omitting RB  
the circuit can be programmed for a gain of 1 (as shown in  
Figure 9a). These and other configurations using the on-chip  
resistors present the inverting inputs with a 2.5 ksource imped-  
ance. The more complete AD630 diagrams show 2.5 kresistors  
available at the noninverting inputs which can be conveniently  
used to minimize errors resulting from input bias currents.  
+V  
S
11  
15  
14  
16  
1
R
5k⍀  
R
B
10k⍀  
A
2.5k⍀  
R
10k⍀  
2
F
R
10k  
F
A
B
20  
19  
18  
R
5k⍀  
A
13  
V
i
R
R
12  
7
R
F
B
2.5k⍀  
V
= –  
V
O
i
10k⍀  
17  
A
B/A  
9
SEL B  
SEL A  
10  
Figure 3. Inverting Gain Configuration  
8
V  
S
Figure 1. Architectural Block Diagram  
HOW THE AD630 WORKS  
V
i
R
R
F
R
5k⍀  
A
V
= (1+  
)
V
i
O
B
The basic mode of operation of the AD630 may be more easy to  
recognize as two fixed gain stages which may be inserted into the  
signal path under the control of a sensitive voltage comparator.  
When the circuit is switched between inverting and noninverting  
gain, it provides the basic modulation/demodulation function. The  
AD630 is unique in that it includes Laser-Wafer-Trimmed thin-  
film feedback resistors on the monolithic chip. The configuration  
shown in Figure 2 yields a gain of 2 and can be easily changed to  
1 by shifting RB from its ground connection to the output.  
R
10k⍀  
R
B
10k⍀  
F
Figure 4. Noninverting Gain Configuration  
CIRCUIT DESCRIPTION  
The simplified schematic of the AD630 is shown in Figure 5.  
It has been subdivided into three major sections, the comparator,  
the two input stages and the output integrator. The compara-  
tor consists of a front end made up of Q52 and Q53, a flip-flop  
load formed by Q3 and Q4, and two current steering switching  
cells Q28, Q29 and Q30, Q31. This structure is designed so that  
a differential input voltage greater than 1.5 mV in magnitude  
applied to the comparator inputs will completely select one the  
switching cells. The sign of this input voltage determine which  
of the two switching cells is selected.  
The comparator selects one of the two input stages to complete  
an operational feedback connection around the AD630. The  
deselected input is off and has negligible effect on the operation.  
R
A
5k  
16  
15  
V
i
R
10k⍀  
F
2
A
B
20  
V
O
19  
18  
13  
R
B
CH A+ CH B+  
CH A–  
20  
CH B–  
18  
10k⍀  
19  
2
14  
11  
+V  
S
9
Q35  
Q33  
Q36  
Q34  
i73  
i55  
10  
Q44  
SEL A  
10  
Figure 2. AD630 Symmetric Gain ( 2)  
Q53  
Q62  
Q52  
Q65  
Q67  
Q70  
13  
V
O
9
When channel B is selected, the resistors RA and RF are con-  
nected for inverting feedback as shown in the inverting gain  
configuration diagram in Figure 3. The amplifier has sufficient  
loop gain to minimize the loading effect of RB at the virtual  
ground produced by the feedback connection. When the sign of  
the comparator input is reversed, input B will be deselected and  
A will be selected. The new equivalent circuit will be the nonin-  
verting gain configuration shown below. In this case RA will appear  
across the op amp input terminals, but since the amplifier drives  
this difference voltage to zero, the closed loop gain is unaffected.  
Q74  
SEL B  
C121  
Q30  
12  
COMP  
Q31  
C122  
Q25  
Q28  
i22  
3
Q32  
Q29  
Q24  
i23  
4
Q4  
Q3  
8
V  
S
5
6
DIFF  
OFF ADJ  
DIFF  
OFF ADJ  
CM  
CM  
OFF ADJ OFF ADJ  
Figure 5. AD630 Simplified Schematic  
–6–  
REV. D  
AD630  
desired signal multiplied by the low frequency gain (which may  
be several hundred for large feedback ratios) with the switching  
signal and interference superimposed at unity gain.  
The collectors of each switching cell connect to an input trans-  
conductance stage. The selected cell conveys bias currents i22  
and i23 to the input stage it controls, causing it to become active.  
The deselected cell blocks the bias to its input stage which, as a  
consequence, remains off.  
C
C
2k⍀  
10k⍀  
2k⍀  
The structure of the transconductance stages is such that they  
present a high impedance at their input terminals and draw no  
bias current when deselected. The deselected input does not  
interfere with the operation of the selected input insuring maxi-  
mum channel separation.  
100k⍀  
V
i
2
A
B
20  
13  
V
O
19  
18  
12  
11.11k⍀  
Another feature of the input structure is that it enhances the  
slew rate of the circuit. The current output of the active  
stage follows a quasi-hyperbolic-sine relationship to the dif-  
ferential input voltage. This means that the greater the input  
voltage, the harder this stage will drive the output integrator,  
and hence, the faster the output signal will move. This feature  
helps insure rapid, symmetric settling when switching between  
inverting and noninverting closed loop configurations.  
7
9
10  
8
V  
S
Figure 6. AD630 with External Feedback  
SWITCHED INPUT IMPEDANCE  
The noninverting mode of operation is a high input impedance  
configuration while the inverting mode is a low input impedance  
configuration. This means that the input impedance of the  
circuit undergoes an abrupt change as the gain is switched  
under control of the comparator. If gain is switched when the  
input signal is not zero, as it is in many practical cases, a tran-  
sient will be delivered to the circuitry driving the AD630. In  
most applications, this will require the AD630 circuit to be  
driven by a low impedance source which remains “stiffat high  
frequencies. Generally this will be a wideband buffer amplifier.  
The output section of the AD630 includes a current mirror-  
load (Q24 and Q25), an integrator-voltage gain stage (Q32),  
and complementary output buffer (Q44 and Q74). The outputs of  
both transconductance stages are connected in parallel to the  
current mirror. Since the deselected input stage produces no  
output current and presents a high impedance at its outputs,  
there is no conflict. The current mirror translates the differen-  
tial output current from the active input transconductance  
amplifier into single ended form for the output integrator. The  
complementary output driver then buffers the integrator output  
produce a low impedance output.  
FREQUENCY COMPENSATION  
The AD630 combines the convenience of internal frequency  
compensation with the flexibility of external compensation by  
means of an optional self-contained compensation capacitor.  
OTHER GAIN CONFIGURATIONS  
Many applications require switched gains other than the 1 and  
2 which the self-contained applications resistors provide. The  
AD630 can be readily programmed with three external resistors  
over a wide range of positive and negative gain by selecting and  
RB and RF to give the noninverting gain 1 + RF/RB and subsequent  
RA to give the desired inverting gain. Note that when the inverting  
magnitude equals the noninverting magnitude, the value of RA is  
found to be RB RF/(RB + RF). That is, RA should equal the parallel  
combination of RB and RF to match positive and negative gain.  
In gain of 2 applications the noise gain which must be addressed  
for stability purposes is actually 4. In this circumstance, the  
phase margin of the loop will be on the order of 60° without the  
optional compensation. This condition provides the maximum  
bandwidth and slew-rate for closed-loop gains of |2| and above.  
When the AD630 is used as a multiplexer, or in other configura-  
tions where one or both inputs are connected for unity gain  
feedback, the phase margin will be reduced to less than 20°.  
This may be acceptable in applications where fast slewing is a  
first priority, but the transient response will not be optimum.  
For these applications, the self-contained compensation capacitor  
may be added by connecting Pin 12 to Pin 13. This connection  
reduces the closed loop bandwidth somewhat, and improves the  
phase margin.  
The feedback synthesis of the AD630 may also include reactive  
impedance. The gain magnitudes will match at all frequencies if  
the A impedance is made to equal the parallel combination of  
the B and F impedances. Essentially the same considerations  
apply to the AD630 as to conventional op-amp feedback circuits.  
Virtually any function which can be realized with simple nonin-  
verting “L network” feedback can be used with the AD630.  
A common arrangement is shown in Figure 6. The low fre-  
quency gain of this circuit is 10. The response will have a pole  
(–3 dB) at a frequency f Ӎ 1/(2 π 100 kC) and a zero (3 dB  
from the high frequency asymptote) at about 10 times this  
frequency. The 2 kresistor in series with each capacitor mitigates  
the loading effect on circuitry driving this circuit, eliminates stabil-  
ity problems, and has a minor effect on the pole-zero locations.  
For intermediate conditions, such as gain of 1 where loop  
attenuation is 2, use of the compensation should be determined  
by whether bandwidth or settling response must be optimized.  
The optional compensation should also be used when the AD630  
is driving capacitive loads or whenever conservative frequency  
compensation is desired.  
OFFSET VOLTAGE NULLING  
As a result of the reactive feedback, the high frequency com-  
ponents of the switched input signal will be transmitted at  
unity gain while the low frequency components will be ampli-  
fied. This arrangement is useful in demodulators and lock-in  
amplifiers. It increases the circuit dynamic range when the  
modulation or interference is substantially larger than the  
desired signal amplitude. The output signal will contain the  
The offset voltages of both input stages and the comparator  
have been pretrimmed so that external trimming will only be  
required in the most demanding applications. The offset adjust-  
ment of the two input channels is accomplished by means of a  
differential and common-mode scheme. This facilitates fine  
adjustment of system errors in switched gain applications. With  
REV. D  
–7–  
AD630  
AD630 when used to modulate a 100 kHz square wave carrier  
with a 10 kHz sinusoid. The result is the double sideband sup-  
pressed carrier waveform.  
system input tied to 0 V, and a switching or carrier waveform  
applied to the comparator, a low level square wave will appear at  
the output. The differential offset adjustment pot can be used to  
null the amplitude of this square wave (Pins 3 and 4). The  
common-mode offset adjustment can be used to zero the residual  
dc output voltage (Pins 5 and 6). These functions should be  
implemented using 10k trim pots with wipers connected directly  
to Pin 8 as shown in Figures 9a and 9b.  
These balanced modulator topologies accept two inputs, a signal  
(or modulation) input applied to the amplifying channels, and a  
reference (or carrier) input applied to the comparator.  
10k⍀  
10k⍀  
DIFF  
ADJ  
CM  
ADJ  
CHANNEL STATUS OUTPUT  
The channel status output, Pin 7, is an open collector output  
referenced to –VS which can be used to indicate which of the  
two input channels is active. The output will be active (pulled  
low) when Channel A is selected. This output can also be used  
to supply positive feedback around the comparator. This produces  
hysteresis which serves to increase noise immunity. Figure 7  
shows an example of how hysteresis may be implemented. Note  
that the feedback signal is applied to the inverting (–) terminal  
of the comparator to achieve positive feedback. This is because  
the open collector channel status output inverts the output sense  
of the internal comparator.  
6
4
3
5
2.5k⍀  
2.5k⍀  
MODULATION  
INPUT  
1
2
AMP A  
12  
11  
13  
A
+V  
S
20  
B
10k⍀  
MODULATED  
OUTPUT  
SIGNAL  
17  
18  
AMP B  
14  
15  
16  
7
V  
10k⍀  
19  
AD630  
CARRIER  
INPUT  
5k⍀  
COMP  
9
10  
8
V  
S
+5V  
Figure 9a. AD630 Configured as a Gain-of-One Balanced  
Modulator  
100k  
1M⍀  
100k⍀  
9
7
10  
10k⍀  
10k⍀  
DIFF  
ADJ  
CM  
ADJ  
8
15V  
100⍀  
6
4
3
5
2.5k⍀  
2.5k⍀  
MODULATION  
INPUT  
1
2
AMP A  
12  
11  
13  
A
Figure 7. Comparator Hysteresis  
+V  
S
20  
The channel status output may be interfaced with TTL inputs  
as shown in Figure 8. This circuit provides appropriate level  
shifting from the open-collector AD630 channel status output to  
TTL inputs.  
B
10k⍀  
MODULATED  
OUTPUT  
SIGNAL  
17  
18  
AMP B  
14  
15  
16  
7
V  
10k⍀  
19  
AD630  
CARRIER  
INPUT  
5k⍀  
COMP  
9
+5V  
10  
8
+15V  
100k  
22k⍀  
V  
6.8k⍀  
S
IN914's  
AD630  
Figure 9b. AD630 Configured as a Gain-of-Two Balanced  
Modulator  
7
TTL INPUT  
2N2222  
8
15V  
5V  
20s  
5V  
Figure 8. Channel Status—TTL Interface  
MODULATION  
INPUT  
APPLICATIONS: BALANCED MODULATOR  
Perhaps the most commonly used configuration of the AD630 is  
the balanced modulator. The application resistors provide precise  
symmetric gains of 1 and 2. The 1 arrangement is shown in  
Figure 9a and the 2 arrangement is shown in Figure 9b. These  
cases differ only in the connection of the 10 kfeedback resistor  
(Pin 14) and the compensation capacitor (Pin 12). Note the use  
of the 2.5 kbias current compensation resistors in these  
examples. These resistors perform the identical function in the  
1 gain case. Figure 10 demonstrates the performance of the  
CARRIER  
INPUT  
OUTPUT  
SIGNAL  
10V  
Figure 10. Gain-of-Two Balanced Modulator Sample  
Waveforms  
–8–  
REV. D  
AD630  
BALANCED DEMODULATOR  
AC BRIDGE  
The balanced modulator topology described above will also act as  
a balanced demodulator if a double sideband suppressed carrier  
waveform is applied to the signal input and the carrier signal is  
applied to the reference input. The output under these circumstances  
will be the baseband modulation signal. Higher order carrier  
components will also be present which can be removed with a  
low-pass filter. Other names for this function are synchronous  
demodulation and phase-sensitive detection.  
Bridge circuits which use dc excitation are often plagued by  
errors caused by thermocouple effects, 1/f noise, dc drifts in the  
electronics, and line noise pick-up. One way to get around these  
problems is to excite the bridge with an ac waveform, amplify  
the bridge output with an ac amplifier, and synchronously demodulate  
the resulting signal. The ac phase and amplitude information  
from the bridge is recovered as a dc signal at the output of the  
synchronous demodulator. The low frequency system noise, dc  
drifts, and demodulator noise all get mixed to the carrier frequency  
and can be removed by means of a low-pass filter. Dynamic response  
of the bridge must be traded off against the amount of attenuation  
required to adequately suppress these residual carrier components  
in the selection of the filter.  
PRECISION PHASE COMPARATOR  
The balanced modulator topologies of Figures 9a and 9b can  
also be used as precision phase comparators. In this case, an ac  
waveform of a particular frequency is applied to the signal input  
and a waveform of the same frequency is applied to the refer-  
ence input. The dc level of the output (obtained by low-pass  
filtering) will be proportional to the signal amplitude and phase  
difference between the input signals. If the signal amplitude is  
held constant, then the output can be used as a direct indication  
of the phase. When these input signals are 90° out of phase, they  
are said to be in quadrature and the AD630 dc output will be zero.  
Figure 12 is an example of an ac bridge system with the AD630  
used as a synchronous demodulator. The oscilloscope photo-  
graph shows the results of a 0.05% bridge imbalance caused by  
the 1 Meg resistor in parallel with one leg of the bridge. The top  
trace represents the bridge excitation, the upper-middle trace is  
the amplified bridge output, the lower-middle trace is the out-  
put of the synchronous demodulator and the bottom trace is the  
filtered dc system output.  
PRECISION RECTIFIER-ABSOLUTE VALUE  
If the input signal is used as its own reference in the balanced  
modulator topologies, the AD630 will act as a precision recti-  
fier. The high-frequency performance will be superior to that  
which can be achieved with diode feedback and op amps. There  
are no diode drops which the op amp must “leap over” with the  
commutating amplifier.  
This system can easily resolve a 0.5 ppm change in bridge impedance.  
Such a change will produce a 3.2 mV change in the low-pass  
filtered dc output, well above the RTO drifts and noise.  
1kHz  
BRIDGE  
EXCITATION  
AD630  
A
؎2 DEMODULATOR  
16  
LVDT SIGNAL CONDITIONER  
AD524  
GAIN 1000  
15  
1k⍀  
1k⍀  
1k⍀  
10k⍀  
5k⍀  
Many transducers function by modulating an ac carrier. A Linear  
Variable Differential Transformer (LVDT) is a transducer of  
this type. The amplitude of the output signal corresponds to  
core displacement. Figure 11 shows an accurate synchronous  
demodulation system which can be used to produce a dc voltage  
which corresponds to the LVDT core position. The inherent  
precision and temperature stability of the AD630 reduce  
demodulator drift to a second order effect.  
FILTER  
5k⍀  
A
B
20  
2
1k⍀  
D
B
2.5  
5k5k⍀  
13  
12  
k⍀  
C
1
2F 2F 2F  
1M⍀  
17  
2.5  
k⍀  
10k⍀  
14  
9
PHASE  
SHIFTER  
10  
E1000  
AD544  
FOLLOWER  
SCHAEVITZ  
LVDT  
AD630  
؎2 DEMODULATOR  
Figure 12. AC Bridge System  
A
5k⍀  
B
16  
1
15  
10k⍀  
2.5k⍀  
10k⍀  
2.5kH  
Z
A
B
20  
19  
C
20V  
200s  
100k⍀  
1F  
5V  
2V p-p  
13  
D
14  
17  
SINUSOIDAL  
EXCITATION  
BRIDGE EXCITATION  
(20V/DIV) (A)  
100  
90  
0V  
0V  
12  
2.5k⍀  
AMPLIFIED BRIDGE  
OUTPUT (5V/DIV) (B)  
9
PHASE  
SHIFTER  
10  
DEMODULATED BRIDGE  
OUTPUT (5V/DIV) (C)  
10  
0V  
0V  
0%  
FILTER OUTPUT (2V/DIV) (D)  
Figure 11. LVDT Signal Conditioner  
5V  
2V  
Figure 13. AC Bridge Waveforms  
REV. D  
–9–  
AD630  
The test signal is produced by modulating a 400 Hz carrier with  
a 0.1 Hz sine wave. The signals produced, for example, by  
chopped radiation (IR, optical, etc.) detectors may have similar  
low frequency components. A sinusoidal modulation is used for  
clarity of illustration. This signal is produced by a circuit similar  
to Figure 9b and is shown in the upper trace of Figure 15. It is  
attenuated 100,000 times normalized to the output, B, of the  
summing amplifier. A noise signal which might represent, for  
example, background and detector noise in the chopped radia-  
tion case, is added to the modulated signal by the summing  
amplifier. This signal is simply band limited clipped white noise.  
Figure 15 shows the sum of attenuated signal plus noise in the  
center trace. This combined signal is demodulated synchro-  
nously using phase information derived from the modulator,  
and the result is low-pass filtered using a 2-pole simple filter  
which also provides a gain of 100 to the output. This recovered  
signal is the lower trace of Figure 15.  
LOCK-IN AMPLIFIER APPLICATIONS  
Lock-in amplification is a technique which is used to separate a  
small, narrow band signal from interfering noise. The lock-in  
amplifiers acts as a detector and narrow band filter combined.  
Very small signals can be detected in the presence of large  
amounts of uncorrelated noise when the frequency and phase of  
the desired signal are known.  
The lock-in amplifier is basically a synchronous demodulator  
followed by a low-pass filter. An important measure of performance  
in a lock-in amplifier is the dynamic range of its demodulator.  
The schematic diagram of a demonstration circuit which exhibits  
the dynamic range of an AD630 as it might be used in a lock-in  
amplifier is shown in Figure 14. Figure 15 is an oscilloscope  
photo showing the recovery of a signal modulated at 400 Hz  
from a noise signal approximately 100,000 times larger; a dynamic  
range of 100 dB.  
The combined modulated signal and interfering noise used for  
this illustration is similar to the signals often requiring a lock-in  
amplifier for detection. The precision input performance of the  
AD630 provides more than 100 dB of signal range and it  
dynamic response permits it to be used with carrier frequencies  
more than two orders of magnitude higher than in this example.  
A more sophisticated low-pass output filter will aid in rejecting  
wider bandwidth interference.  
CLIPPED  
C
BAND-LIMITED  
WHITE NOISE  
AD630  
B
5k⍀  
16  
1
100R  
15  
10k⍀  
AD542  
2.5k⍀  
AD542  
A
B
20  
19  
13  
R
2.5k⍀  
17  
100R  
C
100dB  
ATTENUATION  
14 10k⍀  
OUTPUT  
A
10  
9
LOW PASS  
FILTER  
0.1Hz  
MODULATED  
400Hz  
CARRIER  
PHASE  
REFERENCE  
CARRIER  
Figure 14. Lock-In Amplifier  
5V  
5s  
5V  
100  
90  
MODULATED SIGNAL (A)  
(UNATTENUATED)  
ATTENUATED SIGNAL  
PLUS NOISE (B)  
10  
0%  
OUTPUT  
5mV  
Figure 15. Lock-In Amplifier Waveforms  
–10–  
REV. D  
AD630  
OUTLINE DIMENSIONS  
Dimensions shown in inches and (mm).  
20-Lead Ceramic DIP (D-20)  
0.430 (10.16)  
11  
10  
20  
1
0.300 (7.62)  
0.320 (8.13)  
0.280 (7.11)  
0.300 (7.62)  
0.990 (25.15)  
1.010 (25.65)  
0.300 (7.62)  
0.085 (2.16)  
0.300  
(7.62)  
0.150 (3.81)  
0.210 (5.33)  
0.008 (0.20)  
0.012 (0.30)  
0.10  
(2.54)  
0.015 (0.38)  
0.020 (0.51)  
0.040 (1.01)  
0.054 (1.37)  
20-Lead Plastic DIP (N-20)  
0.250  
(6.350)  
TYP  
0.310  
(7.874)  
TYP  
20  
11  
10  
1
0.300 (7.62)  
TYP  
1.070 (27.18)  
0.025 (0.635)  
0.045 (1.143)  
0.180  
(4.572)  
MAX  
0.125 (3.18)  
MIN  
0.008 (0.203)  
15؇ 0.014 (0.356)  
0
0.015 (0.381)  
0.021 (0.533)  
0.033 (0.838)  
TYP  
0.100  
(2.54)  
TYP  
LCC (E-20A)  
0.200 (5.08)  
BSC  
0.075  
(1.91)  
REF  
0.100 (2.54)  
0.064 (1.63)  
0.100 (2.54) BSC  
0.015 (0.38)  
0.095 (2.41)  
0.075 (1.90)  
3
MIN  
19  
18  
20  
4
0.028 (0.71)  
0.022 (0.56)  
0.358  
1
0.358 (9.09)  
0.342 (8.69)  
SQ  
0.011 (0.28)  
0.007 (0.18)  
R TYP  
0.075 (1.91)  
REF  
(9.09)  
MAX  
SQ  
BOTTOM  
VIEW  
0.050 (1.27)  
BSC  
8
14  
13  
9
45° TYP  
0.088 (2.24)  
0.054 (1.37)  
0.055 (1.40)  
0.045 (1.14)  
0.150 (3.81)  
BSC  
20-Lead Small Outline Package  
(R-20)  
0.5118 (13.00)  
0.4961 (12.60)  
20  
1
11  
10  
0.2992 (7.60)  
0.2914 (7.40)  
0.4193 (10.65)  
0.3937 (10.00)  
PIN 1  
0.1043 (2.65)  
0.0926 (2.35)  
0.0291 (0.74)  
0.0098 (0.25)  
؋
 45؇  
8؇  
0؇  
0.0500  
(1.27)  
BSC  
SEATING  
PLANE  
0.0192 (0.49)  
0.0138 (0.35)  
0.0118 (0.30)  
0.0040 (0.10)  
0.0500 (1.27)  
0.0157 (0.40)  
0.0125 (0.32)  
0.0091 (0.23)  
REV. D  
–11–  
AD630Revision History  
Location  
Page  
Data Sheet changed from REV. C to REV. D.  
Changes to SPECIFICATIONS Table . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2  
Changes to THERMAL CHARACTERISTICS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3  
Changes to ORDERING GUIDE . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3  
Changes to PIN CONFIGURATIONS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3  
Changes to OUTLINE DIMENSIONS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10  
REV. D  
–12–  

相关型号:

AD630B

Balanced Modulator/Demodulator
ADI

AD630BD

Balanced Modulator/Demodulator
ADI

AD630BD/+

RF Modulator/Demodulator
ETC

AD630BDZ

Balanced Modulator/Demodulator
ADI

AD630J

Balanced Modulator/Demodulator
ADI

AD630JCHIP

IC SPECIALTY CONSUMER CIRCUIT, UUC20, DIE-20, Consumer IC:Other
ADI

AD630JCHIPS

Balanced Modulator/Demodulator
ADI

AD630JN

Balanced Modulator/Demodulator
ADI

AD630JN/+

AD630JN/+
ADI

AD630JNZ

Balanced Modulator/Demodulator
ADI

AD630K

Balanced Modulator/Demodulator
ADI

AD630KN

Balanced Modulator/Demodulator
ADI