TMUX7208RUMR [TI]
TMUX720x 44-V, Latch-Up Immune, 8:1, 1-Channel and 4:1, 2-Channel Precision Multiplexers with 1.8-V Logic;型号: | TMUX7208RUMR |
厂家: | TEXAS INSTRUMENTS |
描述: | TMUX720x 44-V, Latch-Up Immune, 8:1, 1-Channel and 4:1, 2-Channel Precision Multiplexers with 1.8-V Logic |
文件: | 总51页 (文件大小:3156K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
TMUX7208,TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
TMUX720x 44-V, Latch-Up Immune, 8:1, 1-Channel and 4:1, 2-Channel Precision
Multiplexers with 1.8-V Logic
1 Features
3 Description
•
•
•
•
•
•
Latch-Up Immune
The TMUX7208 is a precision 8:1, single channel
multiplexer while the TMUX7209 is a 4:1, 2 channel
multiplexer featuring low on resistance and charge
injection. The devices work with a single supply (4.5
V to 44 V), dual supplies (±4.5 V to ±22 V), or
asymmetric supplies (such as VDD = 12 V, VSS = –5
V). The TMUX720x support bidirectional analog and
digital signals onthe source (Sx) and drain (D) pins
Dual Supply Range: ±4.5 V to ±22 V
Single Supply Range: 4.5 V to 44 V
Low On-Resistance: 4 Ω
Low Charge Injection: 3 pC
High Current Support: 400 mA (Maximum)
(WQFN)
•
High Current Support: 300 mA (Maximum)
(TSSOP)
ranging from VSS to VDD
.
•
•
•
•
•
•
–40°C to +125°C Operating Temperature
1.8 V Logic Compatible Inputs
Fail-Safe Logic
Rail-to-Rail Operation
Bidirectional Signal Path
The TMUX720x are part of the precision switches
and multiplexers family of devices and have very
low on and off leakage currents allowing them to
be used in high precision measurement applications.
The TMUX72xx family provides latch-up immunity,
preventing undesirable high current events between
parasitic structures within the device typically caused
by overvoltage events. A latch-up condition typically
continues until the power supply rails are turned off
and can lead to device failure. The latch-up immunity
feature allows the TMUX72xx family of switches and
multiplexers to be used in harsh environments.
Break-Before-Make Switching
2 Applications
•
•
•
•
•
•
•
•
•
•
•
Factory Automation and Control
Programmable Logic Controllers (PLC)
Analog Input Modules
Semiconductor Test Equipment
Battery Test Equipment
Ultrasound Scanners
Patient Monitoring and Diagnostics
Optical Networking
Device Information(1)
PART NUMBER
PACKAGE
TSSOP (16) (PW)
WQFN (16) (RUM)
BODY SIZE (NOM)
5.00 mm × 4.40 mm
4.00 mm × 4.00 mm
TMUX7208
TMUX7209
Optical Test Equipment
Wired Networking
Data Acquisition Systems (DAQ)
(1) See the package option addendum at the end of the data
sheet for all available packages.
VDD
VSS
VDD
VSS
SW
SW
SW
S1
S2
S1A
DA
DB
SW
SW
S4A
S1B
D
SW
SW
S4B
S8
A0
A1
A2
A0
A1
EN
Logic Decoder
EN
Logic Decoder
TMUX7208
TMUX7209
TMUX7208 and TMUX7209 Block Diagram
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
Table of Contents
1 Features............................................................................1
2 Applications.....................................................................1
3 Description.......................................................................1
4 Revision History.............................................................. 2
5 Device Comparison Table...............................................3
6 Pin Configuration and Functions...................................4
7 Specifications.................................................................. 6
7.1 Absolute Maximum Ratings ....................................... 6
7.2 ESD Ratings .............................................................. 6
7.3 Thermal Information ...................................................7
7.4 Recommended Operating Conditions ........................7
7.5 Source or Drain Continuous Current ..........................7
7.6 ±15 V Dual Supply: Electrical Characteristics ...........8
7.7 ±15 V Dual Supply: Switching Characteristics ..........9
7.8 ±20 V Dual Supply: Electrical Characteristics .......... 11
7.9 ±20 V Dual Supply: Switching Characteristics .........12
7.10 44 V Single Supply: Electrical Characteristics ...... 14
7.11 44 V Single Supply: Switching Characteristics ......15
7.12 12 V Single Supply: Electrical Characteristics ...... 17
7.13 12 V Single Supply: Switching Characteristics ..... 18
7.14 Typical Characteristics............................................20
8 Parameter Measurement Information..........................25
8.1 On-Resistance.......................................................... 25
8.2 Off-Leakage Current................................................. 25
8.3 On-Leakage Current................................................. 26
8.4 Transition Time......................................................... 26
8.5 tON(EN) and tOFF(EN) .................................................. 27
8.6 Break-Before-Make...................................................27
8.7 tON (VDD) Time............................................................28
8.8 Propagation Delay.................................................... 28
8.9 Charge Injection........................................................29
8.10 Off Isolation.............................................................29
8.11 Crosstalk................................................................. 30
8.12 Bandwidth............................................................... 30
8.13 THD + Noise........................................................... 31
8.14 Power Supply Rejection Ratio (PSRR)...................31
9 Detailed Description......................................................33
9.1 Overview...................................................................33
9.2 Functional Block Diagram.........................................33
9.3 Feature Description...................................................33
9.4 Device Functional Modes..........................................35
9.5 Truth Tables.............................................................. 35
10 Application and Implementation................................36
10.1 Application Information........................................... 36
10.2 Typical Application.................................................. 36
11 Power Supply Recommendations..............................39
12 Layout...........................................................................40
12.1 Layout Guidelines................................................... 40
12.2 Layout Example...................................................... 41
13 Device and Documentation Support..........................42
13.1 Documentation Support.......................................... 42
13.2 Receiving Notification of Documentation Updates..42
13.3 Support Resources................................................. 42
13.4 Trademarks.............................................................42
13.5 Electrostatic Discharge Caution..............................42
13.6 Glossary..................................................................42
14 Mechanical, Packaging, and Orderable
Information.................................................................... 42
4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Revision B (April 2021) to Revision C (April 2021)
Page
•
Added ESD details for TMUX7209..................................................................................................................... 6
Changes from Revision A (March 2021) to Revision B (April 2021)
Page
•
Included TMUX7209PW..................................................................................................................................... 4
Changes from Revision * (December 2020) to Revision A (March 2021)
Page
•
•
•
•
•
Added high current support for WQFN in Features section................................................................................1
Added thermal information for QFN package..................................................................................................... 7
Added IDC specs for QFN package in Source or Drain Continuous Current table .............................................7
Updated VDD rise time value from 100ns to 1µs in TON(VDD) test condition........................................................ 9
Updated CL value from 1nF to 100pF in Charge Injection test condition............................................................9
Copyright © 2021 Texas Instruments Incorporated
2
Submit Document Feedback
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
5 Device Comparison Table
PRODUCT
TMUX7208
TMUX7209
DESCRIPTION
Low-Leakage-Current, Precision, 8:1, 1-Ch. multiplexer
Low-Leakage-Current, Precision, 4:1, 2-Ch. multiplexer
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
3
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
6 Pin Configuration and Functions
A0
EN
VSS
S1
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
A1
A2
GND
VDD
S5
VSS
S1
1
2
3
4
12
11
10
9
GND
VDD
S5
Thermal
Pad
S2
S2
S3
S6
S3
S6
S4
S7
D
S8
Not to scale
Not to scale
Figure 6-2. TMUX7208: RUM Package 16-Pin WQFN
Top View
Figure 6-1. TMUX7208: PW Package 16-Pin TSSOP
Top View
Table 6-1. TMUX7208 Pin Functions
NAME
PW NO.
RUM NO.
TYPE(1)
DESCRIPTION(2)
Logic control input, has internal pull-down resistor. Controls the switch configuration as
shown in Section 9.5.
A0
1
15
I
Logic control input, has internal pull-down resistor. Controls the switch configuration as
shown in Section 9.5.
A1
16
14
I
Logic control input, has internal pull-down resistor. Controls the switch configuration as
shown in Section 9.5.
A2
D
15
8
13
6
I
I/O
Drain pin. Can be an input or output.
Active high logic enable, has internal pull-down resistor. When this pin is low, all switches
EN
2
16
I
are turned off. When this pin is high, the Ax logic input determines which switch is turned
on.
GND
S1
S2
S3
S4
S5
S6
S7
S8
14
4
12
2
P
Ground (0 V) reference.
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
Source pin 1. Can be an input or output.
Source pin 2. Can be an input or output.
Source pin 3. Can be an input or output.
Source pin 4. Can be an input or output.
Source pin 5. Can be an input or output.
Source pin 6. Can be an input or output.
Source pin 7. Can be an input or output.
Source pin 8. Can be an input or output.
5
3
6
4
7
5
12
11
10
9
10
9
8
7
Positive power supply. This pin is the most positive power-supply potential. For reliable
operation, connect a decoupling capacitor ranging from 0.1 μF to 10 μF between VDD and
GND.
VDD
13
3
11
1
P
Negative power supply. This pin is the most negative power-supply potential. In single-
supply applications, this pin can be connected to ground. For reliable operation, connect a
decoupling capacitor ranging from 0.1 μF to 10 μF between VSS and GND.
VSS
P
The thermal pad is not connected internally. No requirement to solder this pad, if
connected it is recommended that the pad be left floating or tied to GND.
Thermal Pad
—
(1) I = input, O = output, I/O = input and output, P = power.
(2) Refer to Section 9.4 for what to do with unused pins.
Copyright © 2021 Texas Instruments Incorporated
4
Submit Document Feedback
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
Figure 6-4. TMUX7209: RUM Package 16-Pin WQFN
Top View
Figure 6-3. TMUX7209: PW Package 16-Pin TSSOP
Top View
Table 6-2. TMUX7209 Pin Functions
NAME
PW NO.
RUM NO.
TYPE(1)
DESCRIPTION(2)
Logic control input, has internal pull-down resistor. Controls the switch configuration as
shown in Section 9.5.
A0
1
15
I
Logic control input, has internal pull-down resistor. Controls the switch configuration as
shown in Section 9.5.
A1
16
14
I
DA
DB
8
9
6
7
I/O
I/O
Drain Terminal A. Can be an input or an output.
Drain Terminal B. Can be an input or an output.
Active high logic enable, has internal pull-up resistor. When this pin is low, all switches are
turned off. When this pin is high, the Ax logic input determines which switch is turned on.
EN
2
16
I
GND
S1A
S1B
S2A
S2B
S3A
S3B
S4A
S4B
15
4
13
2
P
Ground (0 V) reference.
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
Source pin 1A. Can be an input or output.
Source pin 1B. Can be an input or output.
Source pin 2A. Can be an input or output.
Source pin 2B. Can be an input or output.
Source pin 3A. Can be an input or output.
Source pin 3B. Can be an input or output.
Source pin 4A. Can be an input or output.
Source pin 4B. Can be an input or output.
13
5
11
3
12
6
10
4
11
7
9
5
10
8
Positive power supply. This pin is the most positive power-supply potential. For reliable
operation, connect a decoupling capacitor ranging from 0.1 μF to 10 μF between VDD and
GND.
VDD
14
3
12
1
P
Negative power supply. This pin is the most negative power-supply potential. In single-
supply applications, this pin can be connected to ground. For reliable operation, connect a
decoupling capacitor ranging from 0.1 μF to 10 μF between VSS and GND.
VSS
P
The thermal pad is not connected internally. No requirement to solder this pad, if
connected it is recommended that the pad be left floating or tied to GND.
Thermal Pad
—
(1) I = input, O = output, I/O = input and output, P = power.
(2) Refer to Section 9.4 for what to do with unused pins.
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
5
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
7 Specifications
7.1 Absolute Maximum Ratings
over operating free-air temperature range (unless otherwise noted)(1) (2)
MIN
MAX
UNIT
V
VDD – VSS
48
VDD
Supply voltage
–0.5
–48
48
V
VSS
0.5
V
VSEL or VEN
ISEL or IEN
VS or VD
IIK
Logic control input pin voltage (EN, A0, A1, A2)
Logic control input pin current (EN, A0, A1, A2)
Source or drain voltage (Sx, D)
Diode clamp current(3)
–0.5
48
30
V
–30
mA
V
VSS–0.5
–30
VDD+0.5
30
mA
mA
°C
°C
°C
mW
mW
IS or ID (CONT)
TA
Source or drain continuous current (Sx, D)
Ambient temperature
IDC + 10 %(4)
–55
–65
150
Tstg
Storage temperature
150
TJ
Junction temperature
150
Total power dissipation (QFN package)(5)
Total power dissipation (TSSOP package)(5)
1650
Ptot
700
(1) Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress
ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated
under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device
reliability.
(2) All voltages are with respect to ground, unless otherwise specified.
(3) Pins are diode-clamped to the power-supply rails. Over voltage signals must be voltage and current limited to maximum ratings.
(4) Refer to Source or Drain Continuous Current table for IDC specifications.
(5) For QFN package: Ptot derates linearily above TA = 70°C by 24.4mW/°C.
For TSSOP package: Ptot derates linearily above TA = 70°C by 10.8mW/°C.
7.2 ESD Ratings
VALUE
UNIT
TMUX7208
V(ESD)
Human body model (HBM), per ANSI/ESDA/
JEDEC JS-001, all pins(1)
±2000
±500
Electrostatic discharge
Electrostatic discharge
V
Charged device model (CDM), per JEDEC
specification JESD22-C101, all pins(2)
TMUX7209
V(ESD)
Human body model (HBM), per ANSI/ESDA/
JEDEC JS-001, all pins(1)
±1500
±500
V
Charged device model (CDM), per JEDEC
specification JESD22-C101, all pins(2)
(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
Copyright © 2021 Texas Instruments Incorporated
6
Submit Document Feedback
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
7.3 Thermal Information
TMUX720x
THERMAL METRIC(1)
PW (TSSOP)
16 PINS
93.5
RUM (WQFN)
16 PINS
41.2
UNIT
RθJA
Junction-to-ambient thermal resistance
Junction-to-case (top) thermal resistance
Junction-to-board thermal resistance
°C/W
°C/W
°C/W
°C/W
°C/W
°C/W
RθJC(top)
RθJB
24.9
24.5
40.0
16.1
ΨJT
Junction-to-top characterization parameter
Junction-to-board characterization parameter
Junction-to-case (bottom) thermal resistance
1.0
0.2
ΨJB
39.4
16.1
RθJC(bot)
N/A
2.8
(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report.
7.4 Recommended Operating Conditions
over operating free-air temperature range (unless otherwise noted)
MIN
4.5
4.5
VSS
0
NOM
MAX
44
UNIT
V
(1)
VDD – VSS
VDD
Power supply voltage differential
Positive power supply voltage
44
V
VS or VD
Signal path input/output voltage (source or drain pin) (Sx, D)
Address or enable pin voltage
VDD
44
V
VSEL or VEN
V
(2)
IS or ID (CONT) Source or drain continuous current (Sx, D)
TA Ambient temperature
IDC
mA
°C
–40
125
(1) VDD and VSS can be any value as long as 4.5 V ≤ (VDD – VSS) ≤ 44 V, and the minimum VDD is met.
(2) Refer to Source or Drain Continuous Current table for IDC specifications.
7.5 Source or Drain Continuous Current
at supply voltage of VDD ± 10%, VSS ± 10 % (unless otherwise noted)
CONTINUOUS CURRENT PER CHANNEL (IDC
PACKAGE TEST CONDITIONS
+44 V Dual Supply(1)
)
TA = 25°C
TA = 85°C
190
TA = 125°C
UNIT
300
110
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
±15 V Dual Supply
+12 V Single Supply
±5 V Dual Supply
300
220
210
170
400
400
310
300
230
190
150
140
110
230
230
190
190
150
110
90
PW (TSSOP)
RUM (WQFN)
90
+5 V Single Supply
+44 V Single Supply(1)
±15 V Dual Supply
+12 V Single Supply
±5 V Dual Supply
70
120
120
100
100
90
+5 V Single Supply
(1) Specified for nominal supply voltage only.
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
7
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
7.6 ±15 V Dual Supply: Electrical Characteristics
VDD = +15 V ± 10%, VSS = –15 V ±10%, GND = 0 V (unless otherwise noted)
Typical at VDD = +15 V, VSS = –15 V, TA = 25℃ (unless otherwise noted)
PARAMETER
TEST CONDITIONS
TA
MIN
TYP
MAX UNIT
ANALOG SWITCH
25°C
4
5.9
7.4
8.7
0.7
0.8
0.9
1.5
1.7
1.8
Ω
Ω
Ω
Ω
Ω
Ω
Ω
Ω
Ω
VS = –10 V to +10 V
ID = –10 mA
Refer to On-Resistance
RON
On-resistance
–40°C to +85°C
–40°C to +125°C
25°C
0.2
0.4
VS = –10 V to +10 V
ID = –10 mA
Refer to On-Resistance
On-resistance mismatch between
channels
ΔRON
–40°C to +85°C
–40°C to +125°C
25°C
VS = –10 V to +10 V
IS = –10 mA
Refer to On-Resistance
RON FLAT On-resistance flatness
RON DRIFT On-resistance drift
–40°C to +85°C
–40°C to +125°C
VS = 0 V, IS = –10 mA
Refer to On-Resistance
–40°C to +125°C
0.02
0.04
Ω/°C
VDD = 16.5 V, VSS = –16.5 V
Switch state is off
VS = +10 V / –10 V
25°C
–0.4
–1
0.4
1
nA
nA
–40°C to +85°C
IS(OFF)
Source off leakage current(1)
VD = –10 V / + 10 V
Refer to Off-Leakage Current
–40°C to +125°C
–5
5
nA
VDD = 16.5 V, VSS = –16.5 V
Switch state is off
VS = +10 V / –10 V
VD = –10 V / + 10 V
Refer to Off-Leakage Current
25°C
–0.4
–6
0.04
0.04
0.4
6
nA
nA
–40°C to +85°C
ID(OFF)
Drain off leakage current(1)
–40°C to +125°C
–42
42
nA
VDD = 16.5 V, VSS = –16.5 V
Switch state is on
VS = VD = ±10 V
25°C
–0.4
–5
0.4
5
nA
nA
nA
IS(ON)
ID(ON)
Channel on leakage current(2)
–40°C to +85°C
–40°C to +125°C
–40
40
Refer to On-Leakage Current
LOGIC INPUTS (EN, A0, A1, A2)
VIH
VIL
IIH
Logic voltage high
–40°C to +125°C
–40°C to +125°C
–40°C to +125°C
–40°C to +125°C
–40°C to +125°C
1.3
0
44
0.8
1.2
V
Logic voltage low
V
Input leakage current
Input leakage current
Logic input capacitance
0.4
µA
µA
pF
IIL
–0.1 –0.005
3.5
CIN
POWER SUPPLY
25°C
35
3
57
60
75
14
15
22
µA
µA
µA
µA
µA
µA
VDD = 16.5 V, VSS = –16.5 V
Logic inputs = 0 V, 5 V, or VDD
IDD
VDD supply current
–40°C to +85°C
–40°C to +125°C
25°C
VDD = 16.5 V, VSS = –16.5 V
Logic inputs = 0 V, 5 V, or VDD
ISS
VSS supply current
–40°C to +85°C
–40°C to +125°C
(1) When VS is positive, VD is negative, or when VS is negative, VD is positive.
(2) When VS is at a voltage potential, VD is floating, or when VD is at a voltage potential, VS is floating.
Copyright © 2021 Texas Instruments Incorporated
8
Submit Document Feedback
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
7.7 ±15 V Dual Supply: Switching Characteristics
VDD = +15 V ± 10%, VSS = –15 V ± 10%, GND = 0 V (unless otherwise noted)
Typical at VDD = +15 V, VSS = –15 V, TA = 25℃ (unless otherwise noted)
PARAMETER
TEST CONDITIONS
TA
MIN
TYP
MAX UNIT
25°C
140
195
220
240
195
220
240
268
285
298
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ms
ms
ms
VS = 10 V
tTRAN
Transition time from control input RL = 300 Ω, CL = 35 pF
Refer to Transition Time
–40°C to +85°C
–40°C to +125°C
25°C
VS = 10 V
RL = 300 Ω, CL = 35 pF
Refer to Turn-on and Turn-off
Time
140
200
60
–40°C to +85°C
–40°C to +125°C
25°C
tON
Turn-on time from enable
(EN)
VS = 10 V
RL = 300 Ω, CL = 35 pF
Refer to Turn-on and Turn-off
Time
–40°C to +85°C
–40°C to +125°C
25°C
tOFF
Turn-off time from enable
(EN)
VS = 10 V,
RL = 300 Ω, CL = 35 pF
Refer to Break-Before-Make
tBBM
Break-before-make time delay
–40°C to +85°C
–40°C to +125°C
25°C
1
1
0.16
0.17
0.17
VDD rise time = 1 µs
RL = 300 Ω, CL = 35 pF
Refer to Turn-on (VDD) Time
Device turn on time
(VDD to output)
TON (VDD)
–40°C to +85°C
–40°C to +125°C
RL = 50 Ω , CL = 5 pF
Refer to Propagation Delay
tPD
Propagation delay
Charge injection
25°C
25°C
1.8
3
ns
VS = 0 V, CL = 100 pF
Refer to Charge Injection
QINJ
pC
RL = 50 Ω , CL = 5 pF
VS = 0 V, f = 100 kHz
Refer to Off Isolation
OISO
OISO
XTALK
XTALK
BW
Off-isolation
25°C
25°C
25°C
25°C
25°C
–82
–62
–85
–65
30
dB
dB
RL = 50 Ω , CL = 5 pF
VS = 0 V, f = 1 MHz
Refer to Off Isolation
Off-isolation
RL = 50 Ω , CL = 5 pF
VS = 0 V, f = 100 kHz
Refer to Crosstalk
Crosstalk
dB
RL = 50 Ω , CL = 5 pF
VS = 0 V, f = 1MHz
Refer to Crosstalk
Crosstalk
dB
RL = 50 Ω , CL = 5 pF
VS = 0 V
–3dB Bandwidth (TMUX7208)
MHz
Refer to Bandwidth
RL = 50 Ω , CL = 5 pF
VS = 0 V
Refer to Bandwidth
BW
IL
–3dB Bandwidth (TMUX7209)
Insertion loss
25°C
25°C
52
MHz
dB
RL = 50 Ω , CL = 5 pF
VS = 0 V, f = 1 MHz
–0.35
VPP = 0.62 V on VDD and VSS
RL = 50 Ω , CL = 5 pF,
f = 1 MHz
ACPSRR AC Power Supply Rejection Ratio
25°C
25°C
–74
dB
%
Refer to ACPSRR
VPP = 15 V, VBIAS = 0 V
RL = 10 kΩ , CL = 5 pF,
f = 20 Hz to 20 kHz
THD+N
Total Harmonic Distortion + Noise
Source off capacitance
0.0003
Refer to THD + Noise
CS(OFF)
CD(OFF)
VS = 0 V, f = 1 MHz
VS = 0 V, f = 1 MHz
25°C
25°C
15
pF
pF
Drain off capacitance
(TMUX7208)
135
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
9
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
VDD = +15 V ± 10%, VSS = –15 V ± 10%, GND = 0 V (unless otherwise noted)
Typical at VDD = +15 V, VSS = –15 V, TA = 25℃ (unless otherwise noted)
PARAMETER
TEST CONDITIONS
TA
MIN
TYP
MAX UNIT
Drain off
capacitance (TMUX7209)
CD(OFF)
VS = 0 V, f = 1 MHz
25°C
25°C
25°C
68
pF
CS(ON),
CD(ON)
On capacitance (TMUX7208)
VS = 0 V, f = 1 MHz
VS = 0 V, f = 1 MHz
185
115
pF
pF
CS(ON),
CD(ON)
On capacitance (TMUX7209)
Copyright © 2021 Texas Instruments Incorporated
10
Submit Document Feedback
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
7.8 ±20 V Dual Supply: Electrical Characteristics
VDD = +20 V ± 10%, VSS = –20 V ±10%, GND = 0 V (unless otherwise noted)
Typical at VDD = +20 V, VSS = –20 V, TA = 25℃ (unless otherwise noted)
PARAMETER
TEST CONDITIONS
TA
MIN
TYP
MAX UNIT
ANALOG SWITCH
25°C
3.5
5.4
6.7
7.9
0.7
0.8
0.9
1.2
1.5
1.9
Ω
Ω
Ω
Ω
Ω
Ω
Ω
Ω
Ω
VS = –15 V to +15 V
ID = –10 mA
Refer to On-Resistance
RON
On-resistance
–40°C to +85°C
–40°C to +125°C
25°C
0.2
0.4
VS = –15 V to +15 V
ID = –10 mA
Refer to On-Resistance
On-resistance mismatch between
channels
ΔRON
–40°C to +85°C
–40°C to +125°C
25°C
VS = –15 V to +15 V
IS = –10 mA
Refer to On-Resistance
RON FLAT On-resistance flatness
RON DRIFT On-resistance drift
–40°C to +85°C
–40°C to +125°C
VS = 0 V, IS = –10 mA
Refer to On-Resistance
–40°C to +125°C
0.016
0.04
Ω/°C
VDD = 22 V, VSS = –22 V
Switch state is off
VS = +15 V / –15 V
25°C
–1
–2
1
2
nA
nA
–40°C to +85°C
IS(OFF)
Source off leakage current(1)
VD = –15 V / + 15 V
Refer to Off-Leakage Current
–40°C to +125°C
–10
10
nA
VDD = 22 V, VSS = –22 V
Switch state is off
VS = +15 V / –15 V
VD = –15 V / + 15 V
Refer to Off-Leakage Current
25°C
–1
0.04
0.04
1
nA
nA
–40°C to +85°C
–11
11
ID(OFF)
Drain off leakage current(1)
–40°C to +125°C
–70
70
nA
VDD = 22 V, VSS = –22 V
Switch state is on
VS = VD = ±15 V
25°C
–1
–10
–62
1
10
62
nA
nA
nA
IS(ON)
ID(ON)
Channel on leakage current(2)
–40°C to +85°C
–40°C to +125°C
Refer to On-Leakage Current
LOGIC INPUTS (EN, A0, A1, A2)
VIH
VIL
IIH
Logic voltage high
–40°C to +125°C
–40°C to +125°C
–40°C to +125°C
–40°C to +125°C
–40°C to +125°C
1.3
0
44
0.8
1.2
V
Logic voltage low
V
Input leakage current
Input leakage current
Logic input capacitance
0.4
µA
µA
pF
IIL
–0.1 –0.005
3.5
CIN
POWER SUPPLY
25°C
40
2
60
70
84
9
µA
µA
µA
µA
µA
µA
VDD = 22 V, VSS = –22 V
Logic inputs = 0 V, 5 V, or VDD
IDD
VDD supply current
–40°C to +85°C
–40°C to +125°C
25°C
VDD = 22 V, VSS = –22 V
Logic inputs = 0 V, 5 V, or VDD
ISS
VSS supply current
–40°C to +85°C
–40°C to +125°C
18
24
(1) When VS is positive, VD is negative, and vice versa.
(2) When VS is at a voltage potential, VD is floating, and vice versa.
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
11
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
7.9 ±20 V Dual Supply: Switching Characteristics
VDD = +20 V ± 10%, VSS = –20 V ±10%, GND = 0 V (unless otherwise noted)
Typical at VDD = +20 V, VSS = –20 V, TA = 25℃ (unless otherwise noted)
PARAMETER
TEST CONDITIONS
TA
MIN
TYP
MAX UNIT
25°C
115
208
230
248
205
228
248
270
285
290
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ms
ms
ms
VS = 10 V
tTRAN
Transition time from control input RL = 300 Ω, CL = 35 pF
Refer to Transition Time
–40°C to +85°C
–40°C to +125°C
25°C
VS = 10 V
RL = 300 Ω, CL = 35 pF
Refer to Turn-on and Turn-off
Time
115
148
50
–40°C to +85°C
–40°C to +125°C
25°C
tON
Turn-on time from enable
(EN)
VS = 10 V
RL = 300 Ω, CL = 35 pF
Refer to Turn-on and Turn-off
Time
–40°C to +85°C
–40°C to +125°C
25°C
tOFF
Turn-off time from enable
(EN)
VS = 10 V,
RL = 300 Ω, CL = 35 pF
Refer to Break-Before-Make
tBBM
Break-before-make time delay
–40°C to +85°C
–40°C to +125°C
25°C
1
1
0.15
0.16
0.16
VDD rise time = 1 µs
RL = 300 Ω, CL = 35 pF
Refer to Turn-on (VDD) Time
Device turn on time
(VDD to output)
TON (VDD)
–40°C to +85°C
–40°C to +125°C
RL = 50 Ω , CL = 5 pF
Refer to Propagation Delay
tPD
Propagation delay
Charge injection
25°C
25°C
1.8
2
ns
VS = 0 V, CL = 100 pF
Refer to Charge Injection
QINJ
pC
RL = 50 Ω , CL = 5 pF
VS = 0 V, f = 100 kHz
Refer to Off Isolation
OISO
OISO
XTALK
XTALK
BW
Off-isolation
25°C
25°C
25°C
25°C
25°C
–82
–62
–85
–65
30
dB
dB
RL = 50 Ω , CL = 5 pF
VS = 0 V, f = 1 MHz
Refer to Off Isolation
Off-isolation
RL = 50 Ω , CL = 5 pF
VS = 0 V, f = 100 kHz
Refer to Crosstalk
Crosstalk
dB
RL = 50 Ω , CL = 5 pF
VS = 0 V, f = 1MHz
Refer to Crosstalk
Crosstalk
dB
RL = 50 Ω , CL = 5 pF
VS = 0 V
–3dB Bandwidth (TMUX7208)
MHz
Refer to Bandwidth
RL = 50 Ω , CL = 5 pF
VS = 0 V
Refer to Bandwidth
BW
IL
–3dB Bandwidth (TMUX7209)
Insertion loss
25°C
25°C
52
MHz
dB
RL = 50 Ω , CL = 5 pF
VS = 0 V, f = 1 MHz
–0.3
VPP = 0.62 V on VDD and VSS
RL = 50 Ω , CL = 5 pF,
f = 1 MHz
ACPSRR AC Power Supply Rejection Ratio
25°C
25°C
–72
dB
%
Refer to ACPSRR
VPP = 20 V, VBIAS = 0 V
RL = 10 kΩ , CL = 5 pF,
f = 20 Hz to 20 kHz
THD+N
Total Harmonic Distortion + Noise
Source off capacitance
0.0003
Refer to THD + Noise
CS(OFF)
CD(OFF)
VS = 0 V, f = 1 MHz
VS = 0 V, f = 1 MHz
25°C
25°C
14
pF
pF
Drain off capacitance
(TMUX7208)
130
Copyright © 2021 Texas Instruments Incorporated
12
Submit Document Feedback
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
VDD = +20 V ± 10%, VSS = –20 V ±10%, GND = 0 V (unless otherwise noted)
Typical at VDD = +20 V, VSS = –20 V, TA = 25℃ (unless otherwise noted)
PARAMETER
TEST CONDITIONS
TA
MIN
TYP
MAX UNIT
Drain off
capacitance (TMUX7209)
CD(OFF)
VS = 0 V, f = 1 MHz
25°C
25°C
25°C
65
pF
CS(ON),
CD(ON)
On capacitance (TMUX7208)
VS = 0 V, f = 1 MHz
VS = 0 V, f = 1 MHz
180
114
pF
pF
CS(ON),
CD(ON)
On capacitance (TMUX7209)
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
13
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
7.10 44 V Single Supply: Electrical Characteristics
VDD = +44 V, VSS = 0 V, GND = 0 V (unless otherwise noted)
Typical at VDD = +44 V, VSS = 0 V, TA = 25℃ (unless otherwise noted)
PARAMETER
TEST CONDITIONS
TA
MIN
TYP
MAX UNIT
ANALOG SWITCH
25°C
3.5
5.5
7
Ω
Ω
Ω
Ω
Ω
Ω
Ω
Ω
Ω
VS = 0 V to 40 V
ID = –10 mA
Refer to On-Resistance
RON
On-resistance
–40°C to +85°C
–40°C to +125°C
25°C
8.4
0.7
0.8
0.9
1.85
2.3
2.8
0.2
0.4
VS = 0 V to 40 V
ID = –10 mA
Refer to On-Resistance
On-resistance mismatch between
channels
ΔRON
–40°C to +85°C
–40°C to +125°C
25°C
VS = 0 V to 40 V
ID = –10 mA
Refer to On-Resistance
RON FLAT On-resistance flatness
RON DRIFT On-resistance drift
–40°C to +85°C
–40°C to +125°C
VS = 22 V, IS = –10 mA
Refer to On-Resistance
–40°C to +125°C
0.015
0.04
Ω/°C
VDD = 44 V, VSS = 0 V
Switch state is off
VS = 40 V / 1 V
25°C
–1
1
nA
nA
–40°C to +85°C
–2.5
2.5
IS(OFF)
Source off leakage current(1)
VD = 1 V / 40 V
Refer to Off-Leakage Current
–40°C to +125°C
–14
14
nA
VDD = 44 V, VSS = 0 V
Switch state is off
VS = 40 V / 1 V
VD = 1 V / 40 V
Refer to Off-Leakage Current
25°C
–1
0.05
0.05
1
nA
nA
–40°C to +85°C
–16
16
ID(OFF)
Drain off leakage current(1)
–40°C to +125°C
–110
110
nA
VDD = 44 V, VSS = 0 V
Switch state is on
VS = VD = 40 V or 1 V
Refer to On-Leakage Current
25°C
–1
–15
–98
1
15
98
nA
nA
nA
IS(ON)
ID(ON)
Channel on leakage current(2)
–40°C to +85°C
–40°C to +125°C
LOGIC INPUTS (EN, A0, A1, A2)
VIH
VIL
IIH
Logic voltage high
–40°C to +125°C
–40°C to +125°C
–40°C to +125°C
–40°C to +125°C
–40°C to +125°C
1.3
0
44
0.8
1.2
V
Logic voltage low
V
Input leakage current
Input leakage current
Logic input capacitance
0.4
µA
µA
pF
IIL
–0.1 –0.005
3.5
CIN
POWER SUPPLY
25°C
55
85
95
µA
µA
µA
VDD = 44 V, VSS = 0 V
Logic inputs = 0 V, 5 V, or VDD
IDD
VDD supply current
–40°C to +85°C
–40°C to +125°C
110
(1) When VS is positive, VD is negative, or when VS is negative, VD is positive.
(2) When VS is at a voltage potential, VD is floating, or when VD is at a voltage potential, VS is floating.
Copyright © 2021 Texas Instruments Incorporated
14
Submit Document Feedback
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
7.11 44 V Single Supply: Switching Characteristics
VDD = +44 V, VSS = 0 V, GND = 0 V (unless otherwise noted)
Typical at VDD = +44 V, VSS = 0 V, TA = 25℃ (unless otherwise noted)
PARAMETER
TEST CONDITIONS
TA
MIN
TYP
MAX UNIT
25°C
110
205
226
245
205
225
245
300
310
320
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ms
ms
ms
VS = 18 V
tTRAN
Transition time from control input RL = 300 Ω, CL = 35 pF
Refer to Transition Time
–40°C to +85°C
–40°C to +125°C
25°C
VS = 18 V
RL = 300 Ω, CL = 35 pF
Refer to Turn-on and Turn-off
Time
120
280
40
–40°C to +85°C
–40°C to +125°C
25°C
tON
Turn-on time from enable
(EN)
VS = 18 V
RL = 300 Ω, CL = 35 pF
Refer to Turn-on and Turn-off
Time
–40°C to +85°C
–40°C to +125°C
25°C
tOFF
Turn-off time from enable
(EN)
VS = 18 V,
RL = 300 Ω, CL = 35 pF
Refer to Break-Before-Make
tBBM
Break-before-make time delay
–40°C to +85°C
–40°C to +125°C
25°C
1
1
0.12
0.13
0.13
VDD rise time = 1 µs
RL = 300 Ω, CL = 35 pF
Refer to Turn-on (VDD) Time
Device turn on time
(VDD to output)
TON (VDD)
–40°C to +85°C
–40°C to +125°C
RL = 50 Ω , CL = 5 pF
Refer to Propagation Delay
tPD
Propagation delay
Charge injection
25°C
25°C
2.5
–5
ns
VS = 22 V, CL = 100 pF
Refer to Charge Injection
QINJ
pC
RL = 50 Ω , CL = 5 pF
VS = 6 V, f = 100 kHz
Refer to Off Isolation
OISO
OISO
XTALK
XTALK
BW
Off-isolation
25°C
25°C
25°C
25°C
25°C
–82
–62
–85
–85
30
dB
dB
RL = 50 Ω , CL = 5 pF
VS = 6 V, f = 1 MHz
Refer to Off Isolation
Off-isolation
RL = 50 Ω , CL = 5 pF
VS = 6 V, f = 100 kHz
Refer to Crosstalk
Crosstalk
dB
RL = 50 Ω , CL = 5 pF
VS = 6 V, f = 1MHz
Refer to Crosstalk
Crosstalk
dB
RL = 50 Ω , CL = 5 pF
VS = 6 V
–3dB Bandwidth (TMUX7208)
MHz
Refer to Bandwidth
RL = 50 Ω , CL = 5 pF
VS = 6 V
Refer to Bandwidth
BW
IL
–3dB Bandwidth (TMUX7209)
Insertion loss
25°C
25°C
51
MHz
dB
RL = 50 Ω , CL = 5 pF
VS = 6 V, f = 1 MHz
–0.35
VPP = 0.62 V on VDD and VSS
RL = 50 Ω , CL = 5 pF,
f = 1 MHz
ACPSRR AC Power Supply Rejection Ratio
25°C
25°C
–70
dB
%
Refer to ACPSRR
VPP = 22 V, VBIAS = 22 V
RL = 10 kΩ , CL = 5 pF,
f = 20 Hz to 20 kHz
THD+N
Total Harmonic Distortion + Noise
Source off capacitance
0.0002
Refer to THD + Noise
CS(OFF)
CD(OFF)
VS = 22 V, f = 1 MHz
VS = 22 V, f = 1 MHz
25°C
25°C
15
pF
pF
Drain off capacitance
(TMUX7208)
135
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
15
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
VDD = +44 V, VSS = 0 V, GND = 0 V (unless otherwise noted)
Typical at VDD = +44 V, VSS = 0 V, TA = 25℃ (unless otherwise noted)
PARAMETER
TEST CONDITIONS
TA
MIN
TYP
MAX UNIT
Drain off
capacitance (TMUX7209)
CD(OFF)
VS = 22 V, f = 1 MHz
25°C
25°C
25°C
67
pF
CS(ON),
CD(ON)
On capacitance (TMUX7208)
VS = 22 V, f = 1 MHz
VS = 22 V, f = 1 MHz
185
115
pF
pF
CS(ON),
CD(ON)
On capacitance (TMUX7209)
Copyright © 2021 Texas Instruments Incorporated
16
Submit Document Feedback
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
7.12 12 V Single Supply: Electrical Characteristics
VDD = +12 V ± 10%, VSS = 0 V, GND = 0 V (unless otherwise noted)
Typical at VDD = +12 V, VSS = 0 V, TA = 25℃ (unless otherwise noted)
PARAMETER
TEST CONDITIONS
TA
MIN
TYP
MAX UNIT
ANALOG SWITCH
25°C
7
11.8
14.2
16.5
0.7
Ω
Ω
Ω
Ω
Ω
Ω
Ω
Ω
Ω
VS = 0 V to 10 V
ID = –10 mA
Refer to On-Resistance
RON
On-resistance
–40°C to +85°C
–40°C to +125°C
25°C
0.2
1.7
VS = 0 V to 10 V
ID = –10 mA
Refer to On-Resistance
On-resistance mismatch between
channels
ΔRON
–40°C to +85°C
–40°C to +125°C
25°C
0.8
0.9
3.4
VS = 0 V to 10 V
IS = –10 mA
Refer to On-Resistance
RON FLAT On-resistance flatness
RON DRIFT On-resistance drift
–40°C to +85°C
–40°C to +125°C
3.8
4.6
VS = 6 V, IS = –10 mA
Refer to On-Resistance
–40°C to +125°C
0.03
0.04
Ω/°C
VDD = 13.2 V, VSS = 0 V
Switch state is off
VS = 10 V / 1 V
25°C
–0.4
–1
0.4
1
nA
nA
–40°C to +85°C
IS(OFF)
Source off leakage current(1)
VD = 1 V / 10 V
Refer to Off-Leakage Current
–40°C to +125°C
–5
5
nA
VDD = 13.2 V, VSS = 0 V
Switch state is off
VS = 10 V / 1 V
VD = 1 V / 10 V
Refer to Off-Leakage Current
25°C
–0.4
–5
0.05
0.05
0.4
5
nA
nA
–40°C to +85°C
ID(OFF)
Drain off leakage current(1)
–40°C to +125°C
–30
30
nA
VDD = 13.2 V, VSS = 0 V
Switch state is on
VS = VD = 10 V or 1 V
Refer to On-Leakage Current
25°C
–0.4
–4
0.4
4
nA
nA
nA
IS(ON)
ID(ON)
Channel on leakage current(2)
–40°C to +85°C
–40°C to +125°C
–28
28
LOGIC INPUTS (EN, A0, A1, A2)
VIH
VIL
IIH
Logic voltage high
–40°C to +125°C
–40°C to +125°C
–40°C to +125°C
–40°C to +125°C
–40°C to +125°C
1.3
0
44
0.8
1.2
V
Logic voltage low
V
Input leakage current
Input leakage current
Logic input capacitance
0.4
µA
µA
pF
IIL
–0.1 –0.005
3.5
CIN
POWER SUPPLY
25°C
30
48
54
65
µA
µA
µA
VDD = 13.2 V, VSS = 0 V
Logic inputs = 0 V, 5 V, or VDD
IDD
VDD supply current
–40°C to +85°C
–40°C to +125°C
(1) When VS is positive, VD is negative, or when VS is negative, VD is positive.
(2) When VS is at a voltage potential, VD is floating, or when VD is at a voltage potential, VS is floating.
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
17
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
7.13 12 V Single Supply: Switching Characteristics
VDD = +12 V ± 10%, VSS = 0 V, GND = 0 V (unless otherwise noted)
Typical at VDD = +12 V, VSS = 0 V, TA = 25℃ (unless otherwise noted)
PARAMETER
TEST CONDITIONS
TA
MIN
TYP
MAX UNIT
25°C
180
210
245
276
202
235
265
318
350
370
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ms
ms
ms
VS = 8 V
tTRAN
Transition time from control input RL = 300 Ω, CL = 35 pF
Refer to Transition Time
–40°C to +85°C
–40°C to +125°C
25°C
VS = 8 V
RL = 300 Ω, CL = 35 pF
Refer to Turn-on and Turn-off
Time
115
290
50
–40°C to +85°C
–40°C to +125°C
25°C
tON
Turn-on time from enable
(EN)
VS = 8 V
RL = 300 Ω, CL = 35 pF
Refer to Turn-on and Turn-off
Time
–40°C to +85°C
–40°C to +125°C
25°C
tOFF
Turn-off time from enable
(EN)
VS = 8 V,
RL = 300 Ω, CL = 35 pF
Refer to Break-Before-Make
tBBM
Break-before-make time delay
–40°C to +85°C
–40°C to +125°C
25°C
1
1
0.16
0.17
0.17
VDD rise time = 1 µs
RL = 300 Ω, CL = 35 pF
Refer to Turn-on (VDD) Time
Device turn on time
(VDD to output)
TON (VDD)
–40°C to +85°C
–40°C to +125°C
1
1
RL = 50 Ω , CL = 5 pF
Refer to Propagation Delay
tPD
Propagation delay
Charge injection
Off-isolation
25°C
25°C
25°C
2.5
2
ns
pC
dB
VS = 6 V, CL = 100 pF
Refer to Charge Injection
QINJ
OISO
RL = 50 Ω , CL = 5 pF
VS = 6 V, f = 100 kHz
–82
RL = 50 Ω , CL = 5 pF
VS = 6 V, f = 1 MHz
Refer to Off Isolation
OISO
XTALK
XTALK
BW
Off-isolation
25°C
25°C
25°C
25°C
–62
–85
–65
28
dB
dB
RL = 50 Ω , CL = 5 pF
VS = 6 V, f = 100 kHz
Refer to Crosstalk
Crosstalk
RL = 50 Ω , CL = 5 pF
VS = 6 V, f = 1MHz
Refer to Crosstalk
Crosstalk
dB
RL = 50 Ω , CL = 5 pF
VS = 6 V
–3dB Bandwidth (TMUX7208)
MHz
Refer to Bandwidth
RL = 50 Ω , CL = 5 pF
VS = 6 V
BW
IL
–3dB Bandwidth (TMUX7209)
Insertion loss
25°C
25°C
55
MHz
dB
RL = 50 Ω , CL = 5 pF
VS = 6 V, f = 1 MHz
–0.6
VPP = 0.62 V on VDD and VSS
ACPSRR AC Power Supply Rejection Ratio RL = 50 Ω , CL = 5 pF,
f = 1 MHz
25°C
25°C
–74
dB
%
VPP = 6 V, VBIAS = 6 V
RL = 10 kΩ , CL = 5 pF,
f = 20 Hz to 20 kHz
THD+N
Total Harmonic Distortion + Noise
0.0007
Refer to THD + Noise
CS(OFF)
CD(OFF)
Source off capacitance
VS = 6 V, f = 1 MHz
VS = 6 V, f = 1 MHz
25°C
25°C
17
pF
pF
Drain off capacitance
(TMUX7208)
155
Drain off capacitance
(TMUX7209)
CD(OFF)
VS = 6 V, f = 1 MHz
25°C
78
pF
Copyright © 2021 Texas Instruments Incorporated
18
Submit Document Feedback
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
VDD = +12 V ± 10%, VSS = 0 V, GND = 0 V (unless otherwise noted)
Typical at VDD = +12 V, VSS = 0 V, TA = 25℃ (unless otherwise noted)
PARAMETER
TEST CONDITIONS
VS = 6 V, f = 1 MHz
VS = 6 V, f = 1 MHz
TA
MIN
TYP
MAX UNIT
CS(ON),
CD(ON)
On capacitance (TMUX7208)
25°C
25°C
200
pF
CS(ON),
CD(ON)
On capacitance (TMUX7209)
122
pF
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
19
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
7.14 Typical Characteristics
at TA = 25°C (unless otherwise noted)
.
.
Figure 7-1. On-Resistance vs Source or Drain Voltage – Dual
Supply
Figure 7-2. On-Resistance vs Source or Drain Voltage – Dual
Supply
.
.
Figure 7-3. On-Resistance vs Source or Drain Voltage – Single
Supply
Figure 7-4. On-Resistance vs Source or Drain Voltage – Single
Supply
VDD = 15 V, VSS = -15 V
VDD = 20 V, VSS = -20 V
Figure 7-5. On-Resistance vs Temperature
Figure 7-6. On-Resistance vs Temperature
Copyright © 2021 Texas Instruments Incorporated
20
Submit Document Feedback
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
7.14 Typical Characteristics (continued)
at TA = 25°C (unless otherwise noted)
VDD = 12 V, VSS = 0 V
VDD = 36 V, VSS = 0 V
Figure 7-7. On-Resistance vs Temperature
Figure 7-8. On-Resistance vs Temperature
VDD = 20 V, VSS = -20 V
VDD = 15 V, VSS = -15 V
Figure 7-9. Leakage Current vs Temperature
Figure 7-10. Leakage Current vs Temperature
VDD = 36 V, VSS = 0 V
VDD = 12 V, VSS = 0 V
Figure 7-11. Leakage Current vs Temperature
Figure 7-12. Leakage Current vs Temperature
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
21
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
7.14 Typical Characteristics (continued)
at TA = 25°C (unless otherwise noted)
.
.
Figure 7-13. Supply Current vs Logic Voltage
Figure 7-14. Charge Injection vs Source Voltage – Dual Supply
.
.
Figure 7-15. Charge Injection vs Drain Voltage – Dual Supply
Figure 7-16. Charge Injection vs Source Voltage – Single Supply
.
.
Figure 7-17. Charge Injection vs Drain Voltage – Single Supply
Figure 7-18. TTRANSITION vs Temperature
Copyright © 2021 Texas Instruments Incorporated
22
Submit Document Feedback
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
7.14 Typical Characteristics (continued)
at TA = 25°C (unless otherwise noted)
VDD = 15 V, VSS = -15 V
.
Figure 7-20. TON and TOFF vs Temperature
Figure 7-19. TTRANSITION vs Temperature
.
VDD = 44 V, VSS = 0 V
Figure 7-22. Off-Isolation vs Frequency
Figure 7-21. TON and TOFF vs Temperature
.
VDD = 15 V, VSS = -15 V .
Figure 7-23. Off-Isolation vs Frequency
Figure 7-24. Crosstalk vs Frequency
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
23
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
7.14 Typical Characteristics (continued)
at TA = 25°C (unless otherwise noted)
.
.
Figure 7-25. THD+N vs Frequency (Dual Supply)
Figure 7-26. THD+N vs Frequency (Single Supply)
VDD = 15 V, VSS = -15 V .
VDD = +15 V, VSS = -15 V
Figure 7-27. On Response vs Frequency
Figure 7-28. ACPSRR vs Frequency
VDD = +15 V, VSS = -15 V
VDD = 12 V, VSS = 0 V
Figure 7-29. Capacitance vs Source Voltage or Drain Voltage
Figure 7-30. Capacitance vs Source Voltage or Drain Voltage
Copyright © 2021 Texas Instruments Incorporated
24
Submit Document Feedback
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
8 Parameter Measurement Information
8.1 On-Resistance
The on-resistance of a device is the ohmic resistance between the source (Sx) and drain (D) pins of the
device. The on-resistance varies with input voltage and supply voltage. The symbol RON is used to denote
on-resistance. The measurement setup used to measure RON is shown in Figure 8-1. Voltage (V) and current
(ISD) are measured using this setup, and RON is computed with RON = V / ISD
:
V
ISD
Sx
D
VS
Figure 8-1. On-Resistance Measurement Setup
8.2 Off-Leakage Current
There are two types of leakage currents associated with a switch during the off state:
•
•
Source off-leakage current
Drain off-leakage current
Source leakage current is defined as the leakage current flowing into or out of the source pin when the switch is
off. This current is denoted by the symbol IS(OFF)
.
Drain leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is off.
This current is denoted by the symbol ID(OFF)
.
The setup used to measure both off-leakage currents is shown in Figure 8-2.
VDD
VSS
VDD
VSS
Is (OFF)
S1
S2
S1
S2
A
ID (OFF)
D
D
A
VS
S8
S8
VS
VD
VD
GND
GND
IS(OFF)
ID(OFF)
Figure 8-2. Off-Leakage Measurement Setup
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
25
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
8.3 On-Leakage Current
Source on-leakage current is defined as the leakage current flowing into or out of the source pin when the switch
is on. This current is denoted by the symbol IS(ON)
.
Drain on-leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is
on. This current is denoted by the symbol ID(ON)
.
Either the source pin or drain pin is left floating during the measurement. Figure 8-3 shows the circuit used for
measuring the on-leakage current, denoted by IS(ON) or ID(ON)
.
VDD
VSS
VDD
VSS
Is (ON)
ID (ON)
S1
S2
S1
S2
N.C.
A
D
D
N.C.
A
VS
S8
S8
VD
VS
VS
GND
GND
IS(ON)
ID(ON)
Figure 8-3. On-Leakage Measurement Setup
8.4 Transition Time
Transition time is defined as the time taken by the output of the device to rise or fall 90% after the address signal
has risen or fallen past the logic threshold. The 90% transition measurement is utilized to provide the timing of
the device. System level timing can then account for the time constant added from the load resistance and load
capacitance. Figure 8-4 shows the setup used to measure transition time, denoted by the symbol tTRANSITION
.
VDD
VSS
0.1 µF
0.1 µF
VS
3 V
0 V
VDD
VSS
VSEL
tr < 20 ns
tf < 20 ns
50%
50%
S1
D
Output
CL
tTRANSITION
tTRANSITION
S2
S8
90%
RL
Output
10%
A0
0 V
A1
A2
VSEL
GND
Figure 8-4. Transition-Time Measurement Setup
Copyright © 2021 Texas Instruments Incorporated
26
Submit Document Feedback
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
8.5 tON(EN) and tOFF(EN)
Turn-on time is defined as the time taken by the output of the device to rise to 90% after the enable has risen
past the logic threshold. The 90% measurement is utilized to provide the timing of the device. System level
timing can then account for the time constant added from the load resistance and load capacitance. Figure 8-7
shows the setup used to measure turn-on time, denoted by the symbol tON(EN)
.
Turn-off time is defined as the time taken by the output of the device to fall to 10% after the enable has fallen
past the logic threshold. The 10% measurement is utilized to provide the timing of the device. System level
timing can then account for the time constant added from the load resistance and load capacitance. Figure 8-7
shows the setup used to measure turn-off time, denoted by the symbol tOFF(EN)
.
VDD
VSS
0.1 µF
0.1 µF
3 V
VDD
VSS
VEN
tr < 20 ns
tf < 20 ns
50%
50%
S1
VS
0 V
D
Output
CL
tON
tOFF
S2
S8
90%
RL
Output
10%
0 V
EN
A0
A1
VEN
A2
GND
Figure 8-5. Turn-On and Turn-Off Time Measurement Setup
8.6 Break-Before-Make
Break-before-make delay is a safety feature that prevents two inputs from connecting when the device is
switching. The output first breaks from the on-state switch before making the connection with the next on-state
switch. The time delay between the break and the make is known as break-before-make delay. Figure 8-6 shows
the setup used to measure break-before-make delay, denoted by the symbol tOPEN(BBM)
.
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
27
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
VDD
VSS
0.1 µF
0.1 µF
3 V
VDD
VSS
VEN
tr < 20ns
tf < 20ns
S1
VS
0 V
D
Output
CL
S2-S7
S8
RL
80%
Output
0 V
tBBM
1
tBBM 2
A0
tOPEN (BBM) = min ( tBBM 1, tBBM 2)
A1
A2
VEN
GND
Figure 8-6. Break-Before-Make Delay Measurement Setup
8.7 tON (VDD) Time
The tON (VDD) time is defined as the time taken by the output of the device to rise to 90% after the supply has
risen past the supply threshold. The 90% measurement is used to provide the timing of the device turning on in
the system. Figure 8-7 shows the setup used to measure turn on time, denoted by the symbol tON (VDD)
.
VSS
0.1 µF
0.1 µF
VDD
VDD
VSS
VS
S1
VDD
Supply
Ramp
D
Output
CL
tr = 10 µs
4.5 V
S2
S8
RL
0 V
tON
90%
A0
A1
A2
Output
0 V
EN
3 V
GND
Figure 8-7. tON (VDD) Time Measurement Setup
8.8 Propagation Delay
Propagation delay is defined as the time taken by the output of the device to rise or fall 50% after the input signal
has risen or fallen past the 50% threshold. Figure 8-8 shows the setup used to measure propagation delay,
denoted by the symbol tPD
.
Copyright © 2021 Texas Instruments Incorporated
28
Submit Document Feedback
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
VDD
VSS
0.1 µF
0.1 µF
250 mV
VDD
S1
VSS
Input
(VS)
50%
50%
tr < 40ps
tf < 40ps
50 ꢀ
VS
0 V
D
Output
CL
tPD
1
tPD 2
S2
S8
RL
Output
0 V
50%
50%
GND
tProp Delay = max ( tPD 1, tPD 2)
Figure 8-8. Propagation Delay Measurement Setup
8.9 Charge Injection
The TMUX7208 has a transmission-gate topology. Any mismatch in capacitance between the NMOS and PMOS
transistors results in a charge injected into the drain or source during the falling or rising edge of the gate signal.
The amount of charge injected into the source or drain of the device is known as charge injection, and is denoted
by the symbol QINJ. Figure 8-9 shows the setup used to measure charge injection from source (Sx) to drain (D).
VDD
VSS
0.1 µF
0.1 µF
3 V
VEN
VDD
VSS
tr < 20 ns
tf < 20 ns
Output
S1
D
0 V
VD
S2
S8
CL
N.C.
N.C.
Output
VD
EN
VOUT
QINJ = CL ×
VOUT
VEN
A0
A1
A2
GND
Figure 8-9. Charge-Injection Measurement Setup
8.10 Off Isolation
Off isolation is defined as the ratio of the signal at the drain pin (D) of the device when a signal is applied to
the source pin (Sx) of an off-channel. Figure 8-10 shows the setup used to measure, and the equation used to
calculate off isolation.
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
29
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
VDD
VSS
0.1 µF
0.1 µF
VDD
VSS
Network Analyzer
VS
S1
D
50Ω
VOUT
VSIG
50Ω
Sx
50Ω
GND
8176
1BB +OKH=PEKJ = 20 × .KC
8
5
Figure 8-10. Off Isolation Measurement Setup
8.11 Crosstalk
Crosstalk is defined as the ratio of the signal at the drain pin (D) of a different channel, when a signal is applied
at the source pin (Sx) of an on-channel. Figure 8-11 shows the setup used to measure, and the equation used to
calculate crosstalk.
VDD
VSS
0.1 µF
0.1 µF
VDD
VSS
Network Analyzer
VS
S1
D
50Ω
VOUT
S2
Sx
50Ω
VSIG
50Ω
50Q
GND
8176
%NKOOP=HG = 20 × .KC
8
5
Figure 8-11. Crosstalk Measurement Setup
8.12 Bandwidth
Bandwidth is defined as the range of frequencies that are attenuated by less than 3 dB when the input is applied
to the source pin (Sx) of an on-channel, and the output is measured at the drain pin (D) of the device. Figure
8-12 shows the setup used to measure bandwidth.
Copyright © 2021 Texas Instruments Incorporated
30
Submit Document Feedback
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
VDD
VSS
0.1 µF
0.1 µF
VDD
VSS
Network Analyzer
VS
S1
D
50Ω
VOUT
VSIG
50Ω
Sx
50Ω
GND
8176
$=J@SE@PD = 20 × .KC
8
5
Figure 8-12. Bandwidth Measurement Setup
8.13 THD + Noise
The total harmonic distortion (THD) of a signal is a measurement of the harmonic distortion, and is defined as
the ratio of the sum of the powers of all harmonic components to the power of the fundamental frequency at the
mux output. The on-resistance of the device varies with the amplitude of the input signal and results in distortion
when the drain pin is connected to a low-impedance load. Total harmonic distortion plus noise is denoted as
THD+N.
VDD
VSS
0.1 µF
0.1 µF
VDD
VSS
Audio Precision
S1
D
40 Ω
VOUT
VS
RL
Other
Sx pins
50Ω
GND
Figure 8-13. THD+N Measurement Setup
8.14 Power Supply Rejection Ratio (PSRR)
PSRR measures the ability of a device to prevent noise and spurious signals that appear on the supply voltage
pin from coupling to the output of the switch. The DC voltage on the device supply is modulated by a sine wave
of 620 mVPP. The ratio of the amplitude of signal on the output to the amplitude of the modulated signal is the
ACPSRR. A high ratio represents a high degree of tolerance to supply rail variation.
Figure 8-14 shows how the de-coupling capacitors reduce high frequency noise on the supply pins. This helps
stabilize the supply and immediately filter as much of the supply noise as possible.
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
31
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
VDD
Network Analyzer
VSS
DC Bias
Injector
With & Without
Capacitor
50 Ω
0.1 µF
0.1 µF
VDD
S1
VSS
620 mVPP
VIN
VBIAS
50 Ω
Sx
50 Ω
VOUT
D
RL
GND
CL
8176
2544 = 20 × .KC
8
+0
Figure 8-14. ACPSRR Measurement Setup
Copyright © 2021 Texas Instruments Incorporated
32
Submit Document Feedback
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
9 Detailed Description
9.1 Overview
The TMUX7208 is an 8:1, 1-channel multiplexer and the TMUX7209 is a 4:1, 2 channel multiplexer. Each
channel is turned on or turned off based on the state of the address lines and enable pin.
9.2 Functional Block Diagram
VDD
VSS
VDD
VSS
SW
SW
SW
S1
S2
S1A
DA
DB
SW
SW
S4A
S1B
D
SW
SW
S4B
S8
A0
A1
A2
A0
A1
EN
Logic Decoder
EN
Logic Decoder
TMUX7208
TMUX7209
Figure 9-1. Functional Block Diagram
9.3 Feature Description
9.3.1 Bidirectional Operation
The TMUX7208 and TMUX7209 conduct equally well from source (Sx) to drain (D) or from drain (D) to source
(Sx). Each channel has similar characteristics in both directions and supports both analog and digital signals.
9.3.2 Rail-to-Rail Operation
The valid signal path input or output voltage for TMUX7208 and TMUX7209 ranges from VSS to VDD
.
9.3.3 1.8 V Logic Compatible Inputs
TMUX7208 and TMUX7209 have 1.8-V logic compatible control for all logic control inputs. 1.8-V logic level
inputs allows the to interface with processors that have lower logic I/O rails and eliminates the need for an
external translator, which saves both space and BOM cost. For more information on 1.8 V logic implementations
refer to Simplifying Design with 1.8 V logic Muxes and Switches.
9.3.4 Fail-Safe Logic
TMUX7208 and TMUX7209 support Fail-Safe Logic on the control input pins (EN and Ax) allowing it to operate
up to 44 V, regardless of the state of the supply pins. This feature allows voltages on the control pins to be
applied before the supply pin, protecting the device from potential damage. Fail-Safe Logic minimizes system
complexity by removing the need for power supply sequencing on the logic control pins. For example, the
Fail-Safe Logic feature allows the TMUX7208 and TMUX7209 logic input pins to ramp up to +44 V while VDD
and VSS = 0 V. The logic control inputs are protected against positive faults of up to +44 V in powered-off
condition, but do not offer protection against negative overvoltage conditions.
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
33
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
9.3.5 Latch-Up Immune
Latch-Up is a condition where a low impedance path is created between a supply pin and ground. This condition
is caused by a trigger (current injection or overvoltage), but once activated, the low impedance path remains
even after the trigger is no longer present. This low impedance path may cause system upset or catastrophic
damage due to excessive current levels. The Latch-Up condition typically requires a power cycle to eliminate the
low impedance path.
The TMUX72xx family of devices are constructed on Silicon on Insulator (SOI) based process where an oxide
layer is added between the PMOS and NMOS transistor of each CMOS switch to prevent parasitic structures
from forming. The oxide layer is also known as an insulating trench and prevents triggering of latch up events
due to overvoltage or current injections. The latch-up immunity feature allows the TMUX72xx family of switches
and multiplexers to be used in harsh environments. For more information on latch-up immunity refer to Using
Latch Up Immune Multiplexers to Help Improve System Reliability.
9.3.6 Ultra-low Charge Injection
The TMUX7208 and the TMUX7209 have a transmission gate topology, as shown in Figure 9-2. Any mismatch
in the stray capacitance associated with the NMOS and PMOS causes an output level change whenever the
switch is opened or closed.
OFF ON
CGDN
CGSN
D
S
CGSP
CGDP
OFF ON
Figure 9-2. Transmission Gate Topology
The TMUX720x contains specialized architecture to reduce charge injection on the Drain (D). To further reduce
charge injection in a sensitive application, a compensation capacitor (Cp) can be added on the Source (Sx). This
will ensure that excess charge from the switch transition will be pushed into the compensation capacitor on the
Source (Sx) instead of the Drain (D). As a general rule of thumb, Cp should be 20x larger than the equivalent
load capacitance on the Drain (D).Figure 9-3 shows charge injection variation with source voltage with different
compensation capacitors on the Source side.
Figure 9-3. Charge Injection Compesation
Copyright © 2021 Texas Instruments Incorporated
34
Submit Document Feedback
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
9.4 Device Functional Modes
When the EN pin of the TMUX7208 is pulled high, one of the switches is closed based on the state of the Ax pin.
Similarly, when the EN pin of the TMUX7209 is pulled high, two of the switches are closed based on the state of
the address lines. When the EN pin is pulled low, all of the switches are in an open state regardless of the state
of the Ax pin. The control pins can be as high as 44 V.
The TMUX7208 and TMUX7209 can be operated without any external components except for the supply
decoupling capacitors. The EN and Ax pins have internal pull-down resistors of 4 MΩ. If unused, Ax and EN
pins must be tied to GND in order to ensure the device does not consume additional current as highlighted in
Implications of Slow or Floating CMOS Inputs. Unused signal path inputs (Sx or D) should be connected to GND.
9.5 Truth Tables
Table 9-1 shows the truth tables for the TMUX7208.
Table 9-1. TMUX7208 Truth Table
Selected Source Connected
EN
A2
A1
A0
To Drain (D) Pin
0
1
1
1
1
1
1
1
1
X(1)
0
X
0
0
1
1
0
0
1
1
X
0
1
0
1
0
1
0
1
All sources are off (HI-Z)
S1
S2
S3
S4
S5
S6
S7
S8
0
0
0
1
1
1
1
(1) X denotes do not care.
Table 9-2 show the truth tables for the TMUX7209.
Table 9-2. TMUX72099 Truth Table
Selected Source Connected To
Drain (D) Pin
EN
A0
A1
0
1
1
1
1
X(1)
0
X
0
1
0
1
All sources are off (HI-Z)
S1x
S2x
S3x
S4x
0
1
1
(1) X denotes do not care.
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
35
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
10 Application and Implementation
Note
Information in the following applications sections is not part of the TI component specification,
and TI does not warrant its accuracy or completeness. TI’s customers are responsible for
determining suitability of components for their purposes, as well as validating and testing their design
implementation to confirm system functionality.
10.1 Application Information
The TMUX7208 and TMUX7209 are part of the precision switches and multiplexers family of devices. These
devices operate with dual supplies (±4.5 V to ±22 V), a single supply (4.5 V to 44 V), or asymmetric supplies
(such as VDD = 12 V, VSS = –5 V), and offer true rail-to-rail input and output. The TMUX7208 and TMUX7209
offer low RON, low on and off leakage currents and ultra-low charge injection performance. These features
makes the TMUX72xx a family of precision, robust, high-performance analog multiplexers for high-voltage,
industrial applications.
10.2 Typical Application
One example to take advantage of performance is the implementation of multiplexed data acquisition front end
for multiple input sensors. Applications such as analog input modules for programmable logic controllers (PLCs),
data acquisition (DAQ), and semiconductor test systems commonly need to monitor multiple signals into a single
ADC channel. The multiple inputs can come from different system voltages being monitored, or environmental
sensors such as temperature or humidity. Figure 10-1 shows a simplified example of monitoring multiple inputs
into a single ADC using a multiplexer.
VDD +15 V
VDD
Bridge Sensor
Thermocouple
EN
S1
S2
S3
S4
S5
S6
S7
S8
VDD +5 V
ADS8661
RFLT
D
±12V
Inputs
CFLT
A2
A1
A0
1.8V Logic
Control Signals
Current
Sensing
GND
Photo
LED
VSS -15 V
TMUX7208
Detector
Optical Sensor
Analog Inputs
Figure 10-1. Multiplexed Data Acquisition Front End
Copyright © 2021 Texas Instruments Incorporated
36
Submit Document Feedback
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
10.2.1 Design Requirements
Table 10-1. Design Parameters
PARAMETER
Positive supply (VDD)
Negative supply (VSS
VALUE
+15 V
)
-15 V
Input / output signal range
Control logic thresholds
Temperature range
-12 V to 12 V (limit of ADC)
1.8 V compatible
-40°C to +125°C
10.2.2 Detailed Design Procedure
The application shown in Figure 10-1 demonstrates demonstrates how a multiplexer can be used to simplify the
signal chain and monitor multiple input signals to a single ADC channel. In this example the ADC (ADS8661)
has software programmable input ranges up to ±12.288 V. The ADC also has overvoltage protection up to
±20 V which allows for the multiplexer to be powered with wider supply voltages than the input signal range
to maximize on resistance performance of the multiplexer, while still maintaining system level overvoltage
protection beyond the useable signal range. Both the multiplexer and the ADC are capable of operation in
extended industrial temperature range of -40°C to +125°C allowing for use in a wider array of industrial systems.
Many SAR ADCs have an analog input structure that consists of a sampling switch and a sampling capacitor.
Many signal chains will have a driver amplifier to help charge the input of the ADC to meet a fast system
acquisition time. However a driver amplifier is not always needed to drive SAR ADCs. Figure 10-2 shows a
typical diagram of a sensor driving the SAR ADC input directly after being passed through the multiplexer. A filter
capacitor (CFLT) is connected to the input of the ADC to reduce the sampling charge injection and provides a
charge bucket to quickly charge the internal sample-and-hold capacitor of the ADC.
The sensor block simplifies the device into a Thevenin equivalent voltage source (VTH) and resistance (RTH
)
which can be extracted from the device datasheets. Similarly the multiplexer can be thought of as a series
resistance (RON(MUX)) and capacitance (CON(MUX)). To ensure maximum precision of the signal chain the system
should be able to settle within 1/2 of an LSB within the acquisition time of the ADC. The time constant can be
calculated as shown in Figure 10-2. This equation highlights the importance of selecting a multiplexer with low
on-resistance to further reduce the system time constant. Additionally low charge injection performance of the
multiplexer is helpful to reduce conversion errors and improve accuracy of the measurements.
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
37
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
Figure 10-2. Driving SAR ADC
10.2.3 Application Curve
The low on and off leakage currents of TMUX7208 and ultra-low charge injection performance make this device
ideal for implementing high precision industrial systems. The TMUX7208 contains specialized architecture to
reduce charge injection on the Drain side (D) (See Section 9.3.6 for more details). Figure 10-3 shows the plot for
the charge injection versus source voltage for the TMUX7208.
TA = 25°C
Figure 10-3. Charge Injection vs Drain Voltage
Copyright © 2021 Texas Instruments Incorporated
38
Submit Document Feedback
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
11 Power Supply Recommendations
The TMUX7208 and the TMUX7209 operate across a wide supply range of of ±4.5 V to ±22 V (4.5 V to 44 V in
single-supply mode). The device also perform well with asymmetrical supplies such as VDD = 12 V and VSS = –5
V.
Power-supply bypassing improves noise margin and prevents switching noise propagation from the supply
rails to other components. Good power-supply decoupling is important to achieve optimum performance. For
improved supply noise immunity, use a supply decoupling capacitor ranging from 0.1 μF to 10 μF at the VDD and
VSS pins to ground. Place the bypass capacitors as close to the power supply pins of the device as possible
using low-impedance connections. TI recommends using multi-layer ceramic chip capacitors (MLCCs) that
offer low equivalent series resistance (ESR) and inductance (ESL) characteristics for power-supply decoupling
purposes. For very sensitive systems, or for systems in harsh noise environments, avoiding the use of vias
for connecting the capacitors to the device pins may offer superior noise immunity. The use of multiple vias
in parallel lowers the overall inductance and is beneficial for connections to ground and power planes. Always
ensure the ground (GND) connection is established before supplies are ramped.
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
39
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
12 Layout
12.1 Layout Guidelines
A reflection can occur when a PCB trace turns a corner at a 90° angle. A reflection occurs primarily because of
the change of width of the trace. The trace width increases to 1.414 times the width at the apex of the turn. This
increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance
of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must
turn corners. Figure 12-1 shows progressively better techniques of rounding corners. Only the last example
(BEST) maintains constant trace width and minimizes reflections.
WORST
BETTER
BEST
2W
1W min.
W
Figure 12-1. Trace Example
Route high-speed signals using a minimum of vias and corners which reduces signal reflections and impedance
changes. When a via must be used, increase the clearance size around it to minimize its capacitance.
Each via introduces discontinuities in the signal’s transmission line and increases the chance of picking up
interference from the other layers of the board. Be careful when designing test points, through-hole pins are not
recommended at high frequencies.
Figure 12-2 and Figure 12-3 illustrates an example of a PCB layout with the TMUX7208 and TMUX7209
respectively. Some key considerations are:
•
Decouple the supply pins with a 0.1-µF and 1 µF capacitor, placed lowest value capacitor as close to the pin
as possible. Make sure that the capacitor voltage rating is sufficient for the supply voltage.
Keep the input lines as short as possible.
Use a solid ground plane to help reduce electromagnetic interference (EMI) noise pickup.
Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if
possible, and only make perpendicular crossings when necessary.
•
•
•
•
Using multiple vias in parallel will lower the overall inductance and is beneficial for connection to ground
planes.
Copyright © 2021 Texas Instruments Incorporated
40
Submit Document Feedback
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
12.2 Layout Example
Via to
ground plane
Via to
ground plane
A0
EN
VSS
Wide (low inductance)
trace for power
A1
A2
C
C
C
C
GND
VDD
S5
Via to
ground plane
Wide (low inductance)
trace for power
S1
S2
S3
S4
D
TMUX7208
S6
S7
S8
Figure 12-2. TMUX7208 Layout Example
Via to
ground plane
Via to
ground plane
Wide (low inductance)
trace for power
A0
EN
VSS
A1
C
C
C
C
Wide (low inductance)
trace for power
GND
VDD
S1B
S2B
S3B
S4B
DB
S1A
S2A
S3A
S4A
DA
TMUX7209
Figure 12-3. TMUX7209 Layout Example
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
41
Product Folder Links: TMUX7208 TMUX7209
TMUX7208, TMUX7209
SCDS418C – JULY 2020 – REVISED APRIL 2021
www.ti.com
13 Device and Documentation Support
13.1 Documentation Support
13.1.1 Related Documentation
•
•
•
•
•
•
•
Texas Instruments, Using Latch Up Immune Multiplexers to Help Improve System Reliability application note
Texas Instruments, Improve Stability Issues with Low CON Multiplexers application brief
Texas Instruments, Improving Signal Measurement Accuracy in Automated Test Equipment application brief
Texas Instruments, Sample & Hold Glitch Reduction for Precision Outputs Reference Design reference guide
Texas Instruments, Simplifying Design with 1.8 V logic Muxes and Switches application brief
Texas Instruments, System-Level Protection for High-Voltage Analog Multiplexers application note
Texas Instruments, True Differential, 4 x 2 MUX, Analog Front End, Simultaneous-Sampling ADC Circuit
application note
•
•
Texas Instruments, QFN/SON PCB Attachment application note
Texas Instruments, Quad Flatpack No-Lead Logic Packages application note
13.2 Receiving Notification of Documentation Updates
To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on
Subscribe to updates to register and receive a weekly digest of any product information that has changed. For
change details, review the revision history included in any revised document.
13.3 Support Resources
TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight
from the experts. Search existing answers or ask your own question to get the quick design help you need.
Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do
not necessarily reflect TI's views; see TI's Terms of Use.
13.4 Trademarks
TI E2E™ is a trademark of Texas Instruments.
All trademarks are the property of their respective owners.
13.5 Electrostatic Discharge Caution
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled
with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may
be more susceptible to damage because very small parametric changes could cause the device not to meet its published
specifications.
13.6 Glossary
TI Glossary
This glossary lists and explains terms, acronyms, and definitions.
14 Mechanical, Packaging, and Orderable Information
The following pages include mechanical packaging and orderable information. This information is the most
current data available for the designated devices. This data is subject to change without notice and revision of
this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
Copyright © 2021 Texas Instruments Incorporated
42
Submit Document Feedback
Product Folder Links: TMUX7208 TMUX7209
PACKAGE OPTION ADDENDUM
www.ti.com
3-Jun-2021
PACKAGING INFORMATION
Orderable Device
Status Package Type Package Pins Package
Eco Plan
Lead finish/
Ball material
MSL Peak Temp
Op Temp (°C)
Device Marking
Samples
Drawing
Qty
(1)
(2)
(3)
(4/5)
(6)
PTMUX7208RUMR
ACTIVE
WQFN
RUM
16
3000
Non-RoHS &
Non-Green
Call TI
Call TI
-40 to 125
TMUX7208PWR
TMUX7208RUMR
ACTIVE
TSSOP
WQFN
PW
16
16
2000 RoHS & Green
NIPDAU
Call TI
Level-1-260C-UNLIM
Call TI
-40 to 125
-40 to 125
X208
X209
PREVIEW
RUM
3000
Non-RoHS &
Non-Green
TMUX7209PWR
ACTIVE
TSSOP
PW
16
2000 RoHS & Green
NIPDAU
Level-1-260C-UNLIM
-40 to 125
(1) The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two
lines if the finish value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com
3-Jun-2021
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com
4-Jun-2021
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device
Package Package Pins
Type Drawing
SPQ
Reel
Reel
A0
B0
K0
P1
W
Pin1
Diameter Width (mm) (mm) (mm) (mm) (mm) Quadrant
(mm) W1 (mm)
TMUX7208PWR
TMUX7209PWR
TSSOP
TSSOP
PW
PW
16
16
2000
2000
330.0
330.0
12.4
12.4
6.9
6.9
5.6
5.6
1.6
1.6
8.0
8.0
12.0
12.0
Q1
Q1
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
4-Jun-2021
*All dimensions are nominal
Device
Package Type Package Drawing Pins
SPQ
Length (mm) Width (mm) Height (mm)
TMUX7208PWR
TMUX7209PWR
TSSOP
TSSOP
PW
PW
16
16
2000
2000
367.0
853.0
367.0
449.0
35.0
35.0
Pack Materials-Page 2
PACKAGE OUTLINE
PW0016A
TSSOP - 1.2 mm max height
S
C
A
L
E
2
.
5
0
0
SMALL OUTLINE PACKAGE
SEATING
PLANE
C
6.6
6.2
TYP
A
0.1 C
PIN 1 INDEX AREA
14X 0.65
16
1
2X
5.1
4.9
4.55
NOTE 3
8
9
0.30
16X
4.5
4.3
NOTE 4
1.2 MAX
0.19
B
0.1
C A B
(0.15) TYP
SEE DETAIL A
0.25
GAGE PLANE
0.15
0.05
0.75
0.50
A
20
0 -8
DETAIL A
TYPICAL
4220204/A 02/2017
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153.
www.ti.com
EXAMPLE BOARD LAYOUT
PW0016A
TSSOP - 1.2 mm max height
SMALL OUTLINE PACKAGE
SYMM
16X (1.5)
(R0.05) TYP
16
1
16X (0.45)
SYMM
14X (0.65)
8
9
(5.8)
LAND PATTERN EXAMPLE
EXPOSED METAL SHOWN
SCALE: 10X
METAL UNDER
SOLDER MASK
SOLDER MASK
OPENING
SOLDER MASK
OPENING
METAL
EXPOSED METAL
EXPOSED METAL
0.05 MAX
ALL AROUND
0.05 MIN
ALL AROUND
NON-SOLDER MASK
DEFINED
SOLDER MASK
DEFINED
15.000
(PREFERRED)
SOLDER MASK DETAILS
4220204/A 02/2017
NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
www.ti.com
EXAMPLE STENCIL DESIGN
PW0016A
TSSOP - 1.2 mm max height
SMALL OUTLINE PACKAGE
16X (1.5)
SYMM
(R0.05) TYP
16
1
16X (0.45)
SYMM
14X (0.65)
8
9
(5.8)
SOLDER PASTE EXAMPLE
BASED ON 0.125 mm THICK STENCIL
SCALE: 10X
4220204/A 02/2017
NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
9. Board assembly site may have different recommendations for stencil design.
www.ti.com
IMPORTANT NOTICE AND DISCLAIMER
TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE
DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS”
AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY
IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD
PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate
TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable
standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you
permission to use these resources only for development of an application that uses the TI products described in the resource. Other
reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party
intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages,
costs, losses, and liabilities arising out of your use of these resources.
TI’s products are provided subject to TI’s Terms of Sale (https:www.ti.com/legal/termsofsale.html) or other applicable terms available either
on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s
applicable warranties or warranty disclaimers for TI products.IMPORTANT NOTICE
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2021, Texas Instruments Incorporated
相关型号:
TMUX7208_V01
TMUX720x 44-V, Latch-Up Immune, 8:1, 1-Channel and 4:1, 2-Channel Precision Multiplexers with 1.8-V Logic
TI
TMUX7208_V02
TMUX720x 44-V, Latch-Up Immune, 8:1, 1-Channel and 4:1, 2-Channel Precision Multiplexers with 1.8-V Logic
TI
TMUX7208_V03
TMUX720x 44-V, Latch-Up Immune, 8:1, 1-Channel and 4:1, 2-Channel Precision Multiplexers with 1.8-V Logic
TI
TMUX7209
TMUX720x 44-V, Latch-Up Immune, 8:1, 1-Channel and 4:1, 2-Channel Precision Multiplexers with 1.8-V Logic
TI
TMUX7209PWR
TMUX720x 44-V, Latch-Up Immune, 8:1, 1-Channel and 4:1, 2-Channel Precision Multiplexers with 1.8-V Logic
TI
TMUX7209RUMR
TMUX720x 44-V, Latch-Up Immune, 8:1, 1-Channel and 4:1, 2-Channel Precision Multiplexers with 1.8-V Logic
TI
TMUX720X
TMUX720x 44-V, Latch-Up Immune, 8:1, 1-Channel and 4:1, 2-Channel Precision Multiplexers with 1.8-V Logic
TI
TMUX7211
TMUX721x 44 V, Low-RON, 1:1 (SPST), 4-Channel Precision Switches with Latch-Up Immunity and 1.8-V Logic
TI
TMUX7211PWR
TMUX721x 44 V, Low-RON, 1:1 (SPST), 4-Channel Precision Switches with Latch-Up Immunity and 1.8-V Logic
TI
TMUX7211RUMR
TMUX721x 44 V, Low-RON, 1:1 (SPST), 4-Channel Precision Switches with Latch-Up Immunity and 1.8-V Logic
TI
TMUX7211_V01
TMUX721x 44 V, Low-RON, 1:1 (SPST), 4-Channel Precision Switches with Latch-Up Immunity and 1.8-V Logic
TI
TMUX7212
TMUX721x 44 V, Low-RON, 1:1 (SPST), 4-Channel Precision Switches with Latch-Up Immunity and 1.8-V Logic
TI
©2020 ICPDF网 联系我们和版权申明