TLV9362IDGKR [TI]
TLV936x 10-MHz, 40-V, RRO, Operational Amplifier for Cost-Sensitive Systems;型号: | TLV9362IDGKR |
厂家: | TEXAS INSTRUMENTS |
描述: | TLV936x 10-MHz, 40-V, RRO, Operational Amplifier for Cost-Sensitive Systems |
文件: | 总54页 (文件大小:3605K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
TLV9361, TLV9362, TLV9364
SBOSA67A – NOVEMBER 2021 – REVISED DECEMBER 2021
TLV936x 10-MHz, 40-V, RRO, Operational Amplifier for Cost-Sensitive Systems
These devices offer strong DC and AC specifications,
1 Features
including rail-to-rail output, low offset (±400 µV, typ),
low offset drift (±1.25 µV/°C, typ), and 10.6-MHz
bandwidth.
•
•
•
Low offset voltage: ±400 µV
Low offset voltage drift: ±1.25 µV/°C
Low noise: 8.5 nV/√Hz at 1 kHz, 6 nV/√Hz
broadband
Features such as EMIRR filtering, high output current
(±60 mA), and high slew rate (25 V/µs) make
the TLV936x a robust operational amplifier for high-
voltage, cost-sensitive applications.
•
•
•
•
•
•
•
•
High common-mode rejection: 110 dB
Low bias current: ±10 pA
Rail-to-rail output
Wide bandwidth: 10.6-MHz GBW, unity-gain stable
High slew rate: 25 V/µs
Low quiescent current: 2.6 mA per amplifier
Wide supply: ±2.25 V to ±20 V, 4.5 V to 40 V
Robust EMIRR performance
The TLV936x family of op amps is available in
standard packages and is specified from –40°C to
125°C.
Device Information
PART NUMBER(1)
PACKAGE
BODY SIZE (NOM)
2.90 mm × 1.60 mm
2.00 mm × 1.25 mm
4.90 mm × 3.90 mm
2.90 mm × 1.60 mm
3.00 mm × 4.40 mm
3.00 mm × 3.00 mm
8.65 mm × 3.90 mm
5.00 mm × 4.40 mm
2 Applications
SOT-23 (5)
TLV9361
SC70 (5)
•
•
•
•
AC and motor drive servo control module
AC and motor drive power stage module
Test and measurement equipment
Programmable logic controllers
SOIC (8)
SOT-23 (8)
TSSOP (8)
VSSOP (8)
SOIC (14)
TSSOP (14)
TLV9362
TLV9364
3 Description
The TLV936x family (TLV9361, TLV9362, and
TLV9364) is
a
family of 40-V cost-optimized
operational amplifiers.
(1) For all available packages, see the orderable addendum at
the end of the data sheet.
RG
RF
R1
VOUT
VIN
C1
1
2pR1C1
f
=
-3 dB
VOUT
VIN
RF
1
( 1 + sR C (
= 1 +
RG
1
1
TLV936x in a Single-Pole, Low-Pass Filter
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
TLV9361, TLV9362, TLV9364
SBOSA67A – NOVEMBER 2021 – REVISED DECEMBER 2021
www.ti.com
Table of Contents
1 Features............................................................................1
2 Applications.....................................................................1
3 Description.......................................................................1
4 Revision History.............................................................. 2
5 Pin Configuration and Functions...................................3
6 Specifications.................................................................. 6
6.1 Absolute Maximum Ratings........................................ 6
6.2 ESD Ratings............................................................... 6
6.3 Recommended Operating Conditions.........................6
6.4 Thermal Information for Single Channel..................... 6
6.5 Thermal Information for Dual Channel........................7
6.6 Thermal Information for Quad Channel...................... 7
6.7 Electrical Characteristics.............................................8
6.8 Typical Characteristics..............................................10
7 Detailed Description......................................................17
7.1 Overview...................................................................17
7.2 Functional Block Diagram.........................................17
7.3 Feature Description...................................................18
7.4 Device Functional Modes..........................................22
8 Application Information Disclaimer.............................23
8.1 Application Information............................................. 23
8.2 Typical Applications.................................................. 23
9 Power Supply Recommendations................................25
10 Layout...........................................................................25
10.1 Layout Guidelines................................................... 25
10.2 Layout Example...................................................... 26
11 Device and Documentation Support..........................27
11.1 Device Support........................................................27
11.2 Documentation Support.......................................... 27
11.3 Receiving Notification of Documentation Updates..27
11.4 Support Resources................................................. 27
11.5 Trademarks............................................................. 27
11.6 Electrostatic Discharge Caution..............................28
11.7 Glossary..................................................................28
12 Mechanical, Packaging, and Orderable
Information.................................................................... 29
4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Revision * (November 2021) to Revision A (December 2021)
Page
•
•
•
Removed preview notation from TLV9364 SOIC (14) package from Device Information table..........................1
Removed preview notation from TLV9364 TSSOP (14) package from Device Information table...................... 1
Removed preview notation from TLV9364 D package (SOIC) in the Pin Configuration and Functions section...
3
•
•
•
Removed preview notation from TLV9364 PW package (TSSOP) in the Pin Configuration and Functions
section................................................................................................................................................................ 3
Removed preview notation from TLV9164 D package (SOIC) in the Thermal Information for Quad Channel
section................................................................................................................................................................ 7
Removed preview notation from TLV9164 PW package (TSSOP) in the Thermal Information for Quad
Channel section..................................................................................................................................................7
Copyright © 2021 Texas Instruments Incorporated
2
Submit Document Feedback
Product Folder Links: TLV9361 TLV9362 TLV9364
TLV9361, TLV9362, TLV9364
SBOSA67A – NOVEMBER 2021 – REVISED DECEMBER 2021
www.ti.com
5 Pin Configuration and Functions
OUT
Vœ
1
2
3
5
V+
IN+
Vœ
1
2
3
5
V+
IN+
4
INœ
INœ
4
OUT
Not to scale
Not to scale
Figure 5-1. TLV9361 DBV Package
5-Pin SOT-23
Figure 5-2. TLV9361 DCK Package
5-Pin SC70
(Top View)
(Top View)
Table 5-1. Pin Functions: TLV9361
PIN
I/O
DESCRIPTION
NAME
IN+
SOT-23
SC70
3
4
1
5
2
1
3
4
5
2
I
Noninverting input
IN–
OUT
V+
I
Inverting input
O
—
—
Output
Positive (highest) power supply
Negative (lowest) power supply
V–
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
3
Product Folder Links: TLV9361 TLV9362 TLV9364
TLV9361, TLV9362, TLV9364
SBOSA67A – NOVEMBER 2021 – REVISED DECEMBER 2021
www.ti.com
OUT1
IN1œ
IN1+
Vœ
1
2
3
4
8
7
6
5
V+
OUT2
IN2œ
IN2+
Not to scale
Figure 5-3. TLV9362 D, DDF, DGK, and PW Package
8-Pin SOIC, SOT-23, VSSOP, and TSSOP
(Top View)
Table 5-2. Pin Functions: TLV9362
PIN
I/O
DESCRIPTION
NAME
IN1+
NO.
3
I
I
Noninverting input, channel 1
Inverting input, channel 1
Noninverting input, channel 2
Inverting input, channel 2
Output, channel 1
IN1–
IN2+
IN2–
OUT1
OUT2
V+
2
5
I
6
I
1
O
O
—
—
7
Output, channel 2
8
Positive (highest) power supply
Negative (lowest) power supply
V–
4
Copyright © 2021 Texas Instruments Incorporated
4
Submit Document Feedback
Product Folder Links: TLV9361 TLV9362 TLV9364
TLV9361, TLV9362, TLV9364
SBOSA67A – NOVEMBER 2021 – REVISED DECEMBER 2021
www.ti.com
OUT1
IN1œ
IN1+
V+
1
2
3
4
5
6
7
14
13
12
11
10
9
OUT4
IN4œ
IN4+
Vœ
IN2+
IN2œ
OUT2
IN3+
IN3œ
OUT3
8
Not to scale
Figure 5-4. TLV9364 D and PW Package
SOIC and TSSOP
(Top View)
Table 5-3. Pin Functions: TLV9364
PIN
I/O
DESCRIPTION
NAME
IN1+
IN1–
IN2+
IN2–
IN3+
IN3–
IN4+
IN4–
OUT1
OUT2
OUT3
OUT4
V+
NO.
3
2
I
I
Noninverting input, channel 1
Inverting input, channel 1
Noninverting input, channel 2
Inverting input, channel 2
Noninverting input, channel 3
Inverting input, channel 3
Noninverting input, channel 4
Inverting input, channel 4
Output, channel 1
5
I
6
I
10
9
I
I
12
13
1
I
I
O
O
O
O
—
—
7
Output, channel 2
8
Output, channel 3
14
4
Output, channel 4
Positive (highest) power supply
Negative (lowest) power supply
V–
11
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
5
Product Folder Links: TLV9361 TLV9362 TLV9364
TLV9361, TLV9362, TLV9364
SBOSA67A – NOVEMBER 2021 – REVISED DECEMBER 2021
www.ti.com
6 Specifications
6.1 Absolute Maximum Ratings
over operating ambient temperature range (unless otherwise noted)(1)
MIN
0
MAX
42
UNIT
V
Supply voltage, VS = (V+) – (V–)
Common-mode voltage(3)
(V–) – 0.5
(V+) + 0.5
VS + 0.2
10
V
Signal input pins
Differential voltage(3)
Current(3)
V
–10
mA
Output short-circuit(2)
Continuous
Operating ambient temperature, TA
Junction temperature, TJ
Storage temperature, Tstg
–55
–65
150
150
150
°C
°C
°C
(1) Operating the device beyond the ratings listed under Absolute Maximum Ratings will cause permanent damage to the device.
These are stress ratings only, based on process and design limitations, and this device has not been designed to function outside
the conditions indicated under Recommended Operating Conditions. Exposure to any condition outside Recommended Operating
Conditions for extended periods, including absolute-maximum-rated conditions, may affect device reliability and performance.
(2) Short-circuit to ground, one amplifier per package. Extended short-circuit current, especially with higher supply voltage, can cause
excessive heating and eventual destruction.
(3) Input pins are diode-clamped to the power-supply rails. Input signals that may swing more than 0.5 V beyond the supply rails must be
current limited to 10 mA or less.
6.2 ESD Ratings
VALUE
±2500
±1500
UNIT
Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001(1)
Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002(2)
V(ESD)
Electrostatic discharge
V
(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
6.3 Recommended Operating Conditions
over operating ambient temperature range (unless otherwise noted)
MIN
4.5
MAX
UNIT
VS
VI
Supply voltage, (V+) – (V–)
Common mode voltage range
Specified temperature
40
(V+) – 2
125
V
V
(V–)
–40
TA
°C
6.4 Thermal Information for Single Channel
TLV9361, TLV9361S
DBV
DCK
(SC70)
THERMAL METRIC(1)
UNIT
(SOT-23)
5 PINS
185.4
83.9
5 PINS
198.1
94.1
RθJA
Junction-to-ambient thermal resistance
Junction-to-case (top) thermal resistance
Junction-to-board thermal resistance
°C/W
°C/W
°C/W
°C/W
°C/W
°C/W
RθJC(top)
RθJB
52.5
45.3
ψJT
Junction-to-top characterization parameter
Junction-to-board characterization parameter
Junction-to-case (bottom) thermal resistance
25.4
16.9
ψJB
52.1
45.0
RθJC(bot)
N/A
N/A
(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report, SPRA953.
Copyright © 2021 Texas Instruments Incorporated
6
Submit Document Feedback
Product Folder Links: TLV9361 TLV9362 TLV9364
TLV9361, TLV9362, TLV9364
SBOSA67A – NOVEMBER 2021 – REVISED DECEMBER 2021
www.ti.com
6.5 Thermal Information for Dual Channel
TLV9362
D
DDF
(SOT-23)
DGK
(VSSOP)
PW
(TSSOP)
THERMAL METRIC(1)
(SOIC)
Unit
8 PINS
8 PINS
8 PINS
8 PINS
RθJA
Junction-to-ambient thermal resistance
131.0
73.0
74.5
25.0
149.6
174.2
183.4
°C/W
Junction-to-case (top) thermal
resistance
RθJC(top)
RθJB
85.3
68.6
7.9
65.9
95.9
11.0
72.4
114.0
12.1
°C/W
°C/W
°C/W
Junction-to-board thermal resistance
Junction-to-top characterization
parameter
ψJT
Junction-to-board characterization
parameter
ψJB
73.8
N/A
68.4
N/A
94.4
N/A
112.3
N/A
°C/W
°C/W
Junction-to-case (bottom) thermal
resistance
RθJC(bot)
(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report, SPRA953.
6.6 Thermal Information for Quad Channel
TLV9364
D
PW
(TSSOP)
THERMAL METRIC(1)
UNIT
(SOIC)
14 PINS
99.0
14 PINS
118.8
47.0
RθJA
Junction-to-ambient thermal resistance
Junction-to-case (top) thermal resistance
Junction-to-board thermal resistance
°C/W
°C/W
°C/W
°C/W
°C/W
°C/W
RθJC(top)
RθJB
55.1
54.8
61.9
ψJT
Junction-to-top characterization parameter
Junction-to-board characterization parameter
Junction-to-case (bottom) thermal resistance
16.7
5.5
ψJB
54.4
61.3
RθJC(bot)
N/A
N/A
(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report, SPRA953.
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
7
Product Folder Links: TLV9361 TLV9362 TLV9364
TLV9361, TLV9362, TLV9364
SBOSA67A – NOVEMBER 2021 – REVISED DECEMBER 2021
www.ti.com
6.7 Electrical Characteristics
For VS = (V+) – (V–) = 4.5 V to 40 V (±2.25 V to ±20 V) at TA = 25°C, RL = 10 kΩ connected to VS / 2, VCM = VS / 2, and
VOUT = VS / 2, unless otherwise noted.
PARAMETER
OFFSET VOLTAGE
TEST CONDITIONS
MIN
TYP
MAX
UNIT
±0.4
±1.7
±2
VOS
Input offset voltage
VCM = V–
VCM = V–
mV
TA = –40°C to 125°C
TA = –40°C to 125°C
dVOS/dT
PSRR
Input offset voltage drift
±1.25
±1.5
1
µV/℃
μV/V
µV/V
Input offset voltage versus
power supply
VCM = V–, VS = 5 V to 40 V(1) TA = –40°C to 125°C
±7.5
DC channel separation
INPUT BIAS CURRENT
IB
Input bias current
±10
±10
pA
pA
IOS
Input offset current
NOISE
6
1
μVPP
EN
Input voltage noise
f = 0.1 Hz to 10 Hz
µVRMS
f = 1 kHz
8.5
6
eN
iN
Input voltage noise density
nV/√Hz
fA/√Hz
f = 10 kHz
Input current noise density f = 1 kHz
100
INPUT VOLTAGE RANGE
Common-mode voltage
range
VCM
(V–)
95
(V+) – 2
V
VS = 40 V, V– < VCM < (V+) –
2 V
110
85
Common-mode rejection
ratio
CMRR
TA = –40°C to 125°C
dB
VS = 5 V, V– < VCM < (V+) – 2
V(1)
75
INPUT IMPEDANCE
ZID
Differential
Common-mode
100 || 9
6 || 1
MΩ || pF
TΩ || pF
ZICM
OPEN-LOOP GAIN
VS = 40 V, VCM = VS / 2,
(V–) + 0.1 V < VO < (V+) –
0.1 V
115
100
130
130
120
120
TA = –40°C to 125°C
TA = –40°C to 125°C
AOL
Open-loop voltage gain
dB
VS = 5 V, VCM = VS / 2,
(V–) + 0.1 V < VO < (V+) –
0.1 V(1)
FREQUENCY RESPONSE
GBW
SR
Gain-bandwidth product
10.6
25
MHz
V/μs
Slew rate
VS = 40 V, G = +1, VSTEP = 10 V, CL = 20 pF(3)
To 0.1%, VS = 40 V, VSTEP = 10 V, G = +1, CL = 20 pF
To 0.1%, VS = 40 V, VSTEP = 2 V, G = +1, CL = 20 pF
To 0.01%, VS = 40 V, VSTEP = 10 V, G = +1, CL = 20 pF
To 0.01%, VS = 40 V, VSTEP = 2 V, G = +1, CL = 20 pF
G = +1, RL = 10 kΩ, CL = 20 pF
0.65
0.3
tS
Settling time
μs
0.86
0.44
Phase margin
64
°
Overload recovery time
VIN × gain > VS
170
ns
0.0001%
120
VS = 40 V, VO = 3 VRMS, G = 1, f = 1 kHz, RL = 10 kΩ
VS = 10 V, VO = 3 VRMS, G = 1, f = 1 kHz, RL = 128 Ω
VS = 10 V, VO = 0.4 VRMS, G = 1, f = 1 kHz, RL = 32 Ω
dB
dB
dB
0.0056%
85
Total harmonic distortion +
noise
THD+N
0.00056%
105
Copyright © 2021 Texas Instruments Incorporated
8
Submit Document Feedback
Product Folder Links: TLV9361 TLV9362 TLV9364
TLV9361, TLV9362, TLV9364
SBOSA67A – NOVEMBER 2021 – REVISED DECEMBER 2021
www.ti.com
For VS = (V+) – (V–) = 4.5 V to 40 V (±2.25 V to ±20 V) at TA = 25°C, RL = 10 kΩ connected to VS / 2, VCM = VS / 2, and
VOUT = VS / 2, unless otherwise noted.
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
UNIT
OUTPUT
VS = 40 V, RL = no load
VS = 40 V, RL = 10 kΩ
VS = 40 V, RL = 2 kΩ
10
Voltage output swing from Positive and negative
60
250
100
400
mV
rail
rail headroom
ISC
Short-circuit current
±60(2)
mA
pF
CLOAD
Capacitive Load Drive
See Figure 6-28
Open-loop output
impedance
ZO
IO = 0 A
IO = 0 A
See Figure 6-25
Ω
POWER SUPPLY
2.6
3
Quiescent current per
amplifier
IQ
mA
TA = –40°C to 125°C
3.2
(1) Specified by characterization only.
(2) At high supply voltage, placing the TLV936x in a sudden short to mid-supply or ground will lead to rapid thermal shutdown. Output
current greater than ISC can be achieved if rapid thermal shutdown is avoided as per Figure 6-12.
(3) See Figure 6-11 for more information.
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
9
Product Folder Links: TLV9361 TLV9362 TLV9364
TLV9361, TLV9362, TLV9364
SBOSA67A – NOVEMBER 2021 – REVISED DECEMBER 2021
www.ti.com
6.8 Typical Characteristics
at TA = 25°C, VS = ±20 V, VCM = VS / 2, RLOAD = 10 kΩ (unless otherwise noted)
45
40
35
30
25
20
15
10
5
30
25
20
15
10
5
0
-675 -525 -375 -225 -75
0
75
Offset Voltage (µV)
225 375 525 675
0.1
0.2
0.3
0.4
0.5
0.6
Offset Voltage Drift (µV/°C)
0.7
0.8
0.9
D001
D002
Distribution from 74 amplifiers, TA = 25°C
Distribution from 74 amplifiers
Figure 6-1. Offset Voltage Production Distribution
Figure 6-2. Offset Voltage Drift Distribution
500
400
300
200
100
0
2000
1600
1200
800
400
0
-100
-200
-300
-400
-500
-400
-800
-1200
-1600
-2000
-40
-20
0
20
40 60
Temperature (°C)
80
100 120 140
-20 -16 -12
-8
-4
0
Common-Mode Voltage (V)
4
8
12
16
20
D013
D015
VCM = V-
TA = 25°C
Data from 74 amplifiers
Data from 74 amplifiers
Figure 6-3. Offset Voltage vs Temperature
Figure 6-4. Offset Voltage vs Common-Mode
Voltage
2000
1600
1200
800
2000
1600
1200
800
400
400
0
0
-400
-800
-1200
-1600
-2000
-400
-800
-1200
-1600
-2000
-20 -16 -12
-8
-4
Common-Mode Voltage (V)
0
4
8
12
16
20
-20 -16 -12
-8
-4
Common-Mode Voltage (V)
0
4
8
12
16
20
D016
D017
TA = 125°C
TA = –40°C
Data from 74 amplifiers
Data from 74 amplifiers
Figure 6-5. Offset Voltage vs Common-Mode
Voltage
Figure 6-6. Offset Voltage vs Common-Mode
Voltage
Copyright © 2021 Texas Instruments Incorporated
10
Submit Document Feedback
Product Folder Links: TLV9361 TLV9362 TLV9364
TLV9361, TLV9362, TLV9364
SBOSA67A – NOVEMBER 2021 – REVISED DECEMBER 2021
www.ti.com
500
400
300
200
100
0
75
60
45
30
15
0
G=-1
G=1
G=11
G=101
G=1001
-100
-200
-300
-400
-500
-15
-30
-45
0
4
8
12
16
20
24
Supply Voltage (V)
28
32
36
40
100
1k
10k 100k
Frequency (Hz)
1M
10M
D018
D005
VCM = V–
Figure 6-8. Closed-Loop Gain vs Frequency
Data from 74 amplifiers
Figure 6-7. Offset Voltage vs Power Supply
50
2000
IB-
IB-
IB+
IOS
45
40
35
30
25
20
15
10
5
1800
IB+
IOS
1600
1400
1200
1000
800
600
400
200
0
0
-5
-10
-15
-20
-200
-40
-20
0
20
40 60
Temperature (°C)
80
100 120 140
-20 -16 -12
-8
-4
0
4
8
Common-Mode Voltage (V)
12
16
20
D020
D019
Figure 6-10. Input Bias Current and Offset Current
vs Temperature
Figure 6-9. Input Bias Current and Offset Current
vs Common-Mode Voltage
V+
V+ - 1V
V+ - 2V
V+ - 3V
V+ - 4V
V+ - 5V
V+ - 6V
V+ - 7V
50
SR+
SR-
45
40
35
30
25
20
15
10
5
V+ - 8V
-40°C
25°C
V+ - 9V
125°C
V+ - 10V
0
10
20
30
40
50
60
Output Current (mA)
70
80
90 100
0
0
0.5
1
1.5
2
2.5
3
Input Step (V)
3.5
4
4.5
5
D021
D035
VS = 40 V
G = +1, CL = 20 pF
Figure 6-12. Output Voltage Swing vs Output
Current (Sourcing)
Figure 6-11. Slew Rate vs Input Step Voltage
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
11
Product Folder Links: TLV9361 TLV9362 TLV9364
TLV9361, TLV9362, TLV9364
SBOSA67A – NOVEMBER 2021 – REVISED DECEMBER 2021
www.ti.com
V- + 10V
-40°C
V+
V+ - 1V
V+ - 2V
V+ - 3V
V+ - 4V
V+ - 5V
V- + 9V
25°C
125°C
V- + 8V
V- + 7V
V- + 6V
V- + 5V
V- + 4V
V- + 3V
V- + 2V
V- + 1V
V-
-40°C
25°C
125°C
0
10
20
30
40
Output Current (mA)
50
60
70
80
90 100
0
10
20
30
40
Output Current (mA)
50
60
70
80
90 100
D022
D049
VS = 40 V
VS = 5 V
Figure 6-13. Output Voltage Swing vs Output
Current (Sinking)
Figure 6-14. Output Voltage Swing vs Output
Current (Sourcing)
V- + 5V
-40°C
25°C
120
CMRR
PSRR+
PSRR-
105
90
75
60
45
30
15
0
125°C
V- + 4V
V- + 3V
V- + 2V
V- + 1V
V-
0
10
20
30
40
50
60
Output Current (mA)
70
80
90 100
1k
10k
100k
Frequency (Hz)
1M
10M
D050
D006
VS = 5 V
Figure 6-15. Output Voltage Swing vs Output
Current (Sinking)
Figure 6-16. CMRR and PSRR vs Frequency
1000
100
10
60
1000
100
10
60
80
80
100
120
140
100
120
140
1
1
0.1
0.1
-40
-20
0
20
40 60
Temperature (°C)
80
100 120 140
-40
-20
0
20
40 60
Temperature (°C)
80
100 120 140
D023
D051
VS = 40 V
VS = 5 V
Figure 6-17. CMRR vs Temperature
Figure 6-18. CMRR vs Temperature
Copyright © 2021 Texas Instruments Incorporated
12
Submit Document Feedback
Product Folder Links: TLV9361 TLV9362 TLV9364
TLV9361, TLV9362, TLV9364
SBOSA67A – NOVEMBER 2021 – REVISED DECEMBER 2021
www.ti.com
100
80
2
1.5
1
10
1
100
120
140
160
0.5
0
-0.5
-1
0.1
-1.5
-2
0.01
-40
-20
0
20
40 60
Temperature (°C)
80
100 120 140
D024
Time (1s/div)
Figure 6-19. PSRR vs Temperature
D025
Figure 6-20. 0.1-Hz to 10-Hz Noise
2.8
2.4
2
100
1.6
1.2
0.8
0.4
0
10
1
0
4
8
12
16
20
24
Supply Voltage (V)
28
32
36
40
10
100
1k
Frequency (Hz)
10k
D026
D007
VCM = V–
Figure 6-21. Input Voltage Noise Spectral Density
vs Frequency
Figure 6-22. Quiescent Current vs Supply Voltage
2.6
2.55
2.5
2.45
2.4
2.35
2.3
2.25
2.2
2.15
2.1
2.05
2
1.95
1.9
1.85
1.8
145
VS = 2.7V
VS = 5V
VS = 40V
140
135
130
125
120
115
110
105
100
Vs=2.7V
Vs=5V
Vs=40V
-40
-20
0
20
40 60
Temperature (°C)
80
100 120 140
-40
-20
0
20
40 60
Temperature (°C)
80
100 120 140
D028
D24_
Figure 6-24. Open-Loop Voltage Gain vs
Temperature (dB)
VCM = V–
Figure 6-23. Quiescent Current vs Temperature
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
13
Product Folder Links: TLV9361 TLV9362 TLV9364
TLV9361, TLV9362, TLV9364
SBOSA67A – NOVEMBER 2021 – REVISED DECEMBER 2021
www.ti.com
1000
100
10
70
60
50
40
30
20
10
0
1
RISO = 0W, Overshoot (+)
RISO = 0W, Overshoot (-)
RISO = 50W, Overshoot (+)
RISO = 50W, Overshoot (-)
0.1
100
1k
10k 100k
Frequency (Hz)
1M
10M
0
80
160
240 320
Capacitive Load (pF)
400
480
560
D099
D029
Figure 6-25. Open-Loop Output Impedance vs
Frequency
20-mVpp Output Step, G = -1
Figure 6-26. Small-Signal Overshoot vs Capacitive
Load
70
70
65
60
55
50
45
40
35
30
25
20
RISO = 0W, Overshoot (+)
RISO = 0W, Overshoot (-)
60
RISO = 50W, Overshoot (+)
RISO = 50W, Overshoot (-)
50
40
30
20
10
0
0
80
160
240 320
Capacitive Load (pF)
400
480
560
0
20 40 60 80 100 120 140 160 180 200 220
Capacitive Load (pF)
D030
D004
20-mVpp Output Step, G = +1
G = +1
Figure 6-27. Small-Signal Overshoot vs Capacitive
Load
Figure 6-28. Phase Margin vs Capacitive Load
Input
Output
Input
Output
Time (100ns/div)
Time (100ns/div)
D032
D053
G = –10
G = –10
Figure 6-29. Positive Overload Recovery
Figure 6-30. Negative Overload Recovery
Copyright © 2021 Texas Instruments Incorporated
14
Submit Document Feedback
Product Folder Links: TLV9361 TLV9362 TLV9364
TLV9361, TLV9362, TLV9364
SBOSA67A – NOVEMBER 2021 – REVISED DECEMBER 2021
www.ti.com
20
20
10
0
Input
Output
Input
Output
10
0
-10
-20
-10
-20
Time (2 µs/div)
Time (2 µs/div)
D033
D054
CL = 20 pF, G = 1, 20-mVpp step response
CL = 20 pF, G = -1, 20-mVpp step response
Figure 6-31. Small-Signal Step Response
Figure 6-32. Small-Signal Step Response
4
4
Input
Output
Input
Output
3
2
3
2
1
1
0
0
-1
-2
-3
-4
-1
-2
-3
-4
Time (2 µs/div)
Time (2 µs/div)
D034
D055
CL = 20 pF, G = 1, 5-Vpp step response
CL = 20 pF, G = -1, 5-Vpp step response
Figure 6-33. Large-Signal Step Response
Figure 6-34. Large-Signal Step Response
45
-60
-70
Vs=40V
Vs=16V
Vs=2.7V
40
35
30
25
20
15
10
5
-80
-90
-100
-110
-120
-130
-140
-150
-160
0
100
100
1k
10k 100k
Frequency (Hz)
1M
10M
1k
10k
100k
Frequency (Hz)
1M
10M
100M
D011
D009
Figure 6-36. Channel Separation vs Frequency
Figure 6-35. Maximum Output Voltage vs
Frequency
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
15
Product Folder Links: TLV9361 TLV9362 TLV9364
TLV9361, TLV9362, TLV9364
SBOSA67A – NOVEMBER 2021 – REVISED DECEMBER 2021
www.ti.com
120
110
100
90
80
70
60
50
40
30
20
10M
100M
Frequency (Hz)
1G
D012
Figure 6-37. EMIRR (Electromagnetic Interference Rejection Ratio) vs Frequency
Copyright © 2021 Texas Instruments Incorporated
16
Submit Document Feedback
Product Folder Links: TLV9361 TLV9362 TLV9364
TLV9361, TLV9362, TLV9364
SBOSA67A – NOVEMBER 2021 – REVISED DECEMBER 2021
www.ti.com
7 Detailed Description
7.1 Overview
The TLV936x family (TLV9361, TLV9362, and TLV9364) is a family of 40-V, cost-optimized operational
amplifiers. These devices offer strong general-purpose DC and AC specifications, including rail-to-rail output,
low offset (±400 µV, typ), low offset drift (±1.25 µV/°C, typ), and 10.6-MHz bandwidth.
Convenient features such as wide differential input-voltage range, high output current (±60 mA), and high slew
rate (25 V/μs) make the TLV936x a robust operational amplifier for high-voltage, cost-sensitive applications.
The TLV936x family of op amps is available in standard packages and is specified from –40°C to 125°C.
7.2 Functional Block Diagram
Slew
Boost
IN+
IN-
+
OUT
PCH Input
Stage
–
Gain
Stage
Output
Stage
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
17
Product Folder Links: TLV9361 TLV9362 TLV9364
TLV9361, TLV9362, TLV9364
SBOSA67A – NOVEMBER 2021 – REVISED DECEMBER 2021
www.ti.com
7.3 Feature Description
7.3.1 EMI Rejection
The TLV936x uses integrated electromagnetic interference (EMI) filtering to reduce the effects of EMI from
sources such as wireless communications and densely-populated boards with a mix of analog signal chain and
digital components. EMI immunity can be improved with circuit design techniques; the TLV936x benefits from
these design improvements. Texas Instruments has developed the ability to accurately measure and quantify the
immunity of an operational amplifier over a broad frequency spectrum extending from 10 MHz to 6 GHz. Figure
7-1 shows the results of this testing on the TLV936x. Table 7-1 shows the EMIRR IN+ values for the TLV936x at
particular frequencies commonly encountered in real-world applications. Table 7-1 lists applications that may be
centered on or operated near the particular frequency shown. The EMI Rejection Ratio of Operational Amplifiers
application report contains detailed information on the topic of EMIRR performance as it relates to op amps and
is available for download from www.ti.com.
120
110
100
90
80
70
60
50
40
30
20
10M
100M
Frequency (Hz)
1G
D012
Figure 7-1. EMIRR Testing
Table 7-1. TLV936x EMIRR IN+ for Frequencies of Interest
FREQUENCY
APPLICATION OR ALLOCATION
EMIRR IN+
Mobile radio, mobile satellite, space operation, weather, radar, ultra-high frequency (UHF)
applications
400 MHz
50.0 dB
Global system for mobile communications (GSM) applications, radio communication, navigation,
GPS (to 1.6 GHz), GSM, aeronautical mobile, UHF applications
900 MHz
1.8 GHz
2.4 GHz
3.6 GHz
5 GHz
56.3 dB
65.6 dB
70.0 dB
78.9 dB
91.0 dB
GSM applications, mobile personal communications, broadband, satellite, L-band (1 GHz to 2 GHz)
802.11b, 802.11g, 802.11n, Bluetooth®, mobile personal communications, industrial, scientific and
medical (ISM) radio band, amateur radio and satellite, S-band (2 GHz to 4 GHz)
Radiolocation, aero communication and navigation, satellite, mobile, S-band
802.11a, 802.11n, aero communication and navigation, mobile communication, space and satellite
operation, C-band (4 GHz to 8 GHz)
7.3.2 Thermal Protection
The internal power dissipation of any amplifier causes its internal (junction) temperature to rise. This
phenomenon is called self heating. The absolute maximum junction temperature of the TLV936x is 150°C.
Exceeding this temperature causes damage to the device. The TLV936x has a thermal protection feature that
reduces damage from self heating. The protection works by monitoring the temperature of the device and
turning off the op amp output drive for temperatures above 170°C. Figure 7-2 shows an application example
for the TLV9362 that has significant self heating because of its power dissipation (0.954 W). In this example,
both channels have a quiescent power dissipation while one of the channels has a significant load. Thermal
calculations indicate that for an ambient temperature of 55°C, the device junction temperature reaches 180°C.
The actual device, however, turns off the output drive to recover towards a safe junction temperature. Figure 7-2
shows how the circuit behaves during thermal protection. During normal operation, the device acts as a buffer so
the output is 3 V. When self heating causes the device junction temperature to increase above the internal limit,
Copyright © 2021 Texas Instruments Incorporated
18
Submit Document Feedback
Product Folder Links: TLV9361 TLV9362 TLV9364
TLV9361, TLV9362, TLV9364
SBOSA67A – NOVEMBER 2021 – REVISED DECEMBER 2021
www.ti.com
the thermal protection forces the output to a high-impedance state and the output is pulled to ground through
resistor RL. If the condition that caused excessive power dissipation is not removed, the amplifier will oscillate
between a shutdown and enabled state until the output fault is corrected. Please note that thermal performance
can vary greatly depending on the package selected and the PCB layout design. This example uses the thermal
performance of the SOIC (8) package.
One channel has load
Consider IQ of two channels
TA = 55°C
3 V
30 V
PD = 0.954W
JA = 131°C/W
0 V
TJ = 131°C/W × 0.954W + 55°C
TJ = 180°C (expected)
ꢀ
TLV9362
170ºC
ꢁ
IOUT = 30 mA
+
3 V
–
RL
100
+
–
VIN
3 V
Figure 7-2. Thermal Protection
7.3.3 Capacitive Load and Stability
The TLV936x features an output stage capable of driving moderate capacitive loads, and by leveraging an
isolation resistor, the device can easily be configured to driver large capacitive loads. Increasing the gain
enhances the ability of the amplifier to drive greater capacitive loads; see Figure 7-3 and Figure 7-4. The
particular op amp circuit configuration, layout, gain, and output loading are some of the factors to consider when
establishing whether an amplifier is stable in operation.
70
60
50
40
30
20
10
0
70
60
50
40
30
20
10
0
RISO = 0W, Overshoot (+)
RISO = 0W, Overshoot (-)
RISO = 50W, Overshoot (+)
RISO = 50W, Overshoot (-)
RISO = 0W, Overshoot (+)
RISO = 0W, Overshoot (-)
RISO = 50W, Overshoot (+)
RISO = 50W, Overshoot (-)
0
80
160
240 320
Capacitive Load (pF)
400
480
560
0
80
160
240 320
Capacitive Load (pF)
400
480
560
D030
D029
Figure 7-3. Small-Signal Overshoot vs Capacitive
Load (20-mVpp Output Step, G = +1)
Figure 7-4. Small-Signal Overshoot vs Capacitive
Load (20-mVpp Output Step, G = -1)
For additional drive capability in unity-gain configurations, improve capacitive load drive by inserting a small
resistor, RISO, in series with the output, as shown in Figure 7-5. This resistor significantly reduces ringing
and maintains DC performance for purely capacitive loads. However, if a resistive load is in parallel with the
capacitive load, then a voltage divider is created, thus introducing a gain error at the output and slightly reducing
the output swing. The error introduced is proportional to the ratio RISO / RL, and is generally negligible at low
output levels. A high capacitive load drive makes the TLV936x well suited for applications such as reference
buffers, MOSFET gate drives, and cable-shield drives. The circuit shown in Figure 7-5 uses an isolation resistor,
RISO, to stabilize the output of an op amp. RISO modifies the open-loop gain of the system for increased phase
margin.
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
19
Product Folder Links: TLV9361 TLV9362 TLV9364
TLV9361, TLV9362, TLV9364
SBOSA67A – NOVEMBER 2021 – REVISED DECEMBER 2021
www.ti.com
+Vs
+
Vout
Riso
Cload
+
Vin
-Vs
œ
Figure 7-5. Extending Capacitive Load Drive With the TLV9361
7.3.4 Electrical Overstress
Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress
(EOS). These questions tend to focus on the device inputs, but may involve the supply voltage pins or even
the output pin. Each of these different pin functions have electrical stress limits determined by the voltage
breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to
the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits to protect them
from accidental ESD events both before and during product assembly.
Having a good understanding of this basic ESD circuitry and its relevance to an electrical overstress event is
helpful. Figure 7-6 shows an illustration of the ESD circuits contained in the TLV936x (indicated by the dashed
line area). The ESD protection circuitry involves several current-steering diodes connected from the input and
output pins and routed back to the internal power-supply lines, where the diodes meet at an absorption device
or the power-supply ESD cell, internal to the operational amplifier. This protection circuitry is intended to remain
inactive during normal circuit operation.
TVS
RF
+VS
VDD
50
50
R1
RS
IN–
IN+
–
+
Power-Supply
ESD Cell
RL
ID
+
–
VIN
VSS
–VS
TVS
Figure 7-6. Equivalent Internal ESD Circuitry Relative to a Typical Circuit Application
Copyright © 2021 Texas Instruments Incorporated
20
Submit Document Feedback
Product Folder Links: TLV9361 TLV9362 TLV9364
TLV9361, TLV9362, TLV9364
SBOSA67A – NOVEMBER 2021 – REVISED DECEMBER 2021
www.ti.com
An ESD event is very short in duration and very high voltage (for example; 1 kV, 100 ns), whereas an EOS event
is long duration and lower voltage (for example; 50 V, 100 ms). The ESD diodes are designed for out-of-circuit
ESD protection (that is; during assembly, test, and storage of the device before being soldered to the PCB).
During an ESD event, the ESD signal is passed through the ESD steering diodes to an absorption circuit
(labeled ESD power-supply circuit). The ESD absorption circuit clamps the supplies to a safe level.
Although this behavior is necessary for out-of-circuit protection, excessive current and damage is caused if
activated in-circuit. A transient voltage suppressors (TVS) can be used to prevent against damage caused by
turning on the ESD absorption circuit during an in-circuit ESD event. Using the appropriate current limiting
resistors and TVS diodes allows for the use of device ESD diodes to protect against EOS events.
7.3.5 Overload Recovery
Overload recovery is defined as the time required for the op amp output to recover from a saturated state to
a linear state. The output devices of the op amp enter a saturation region when the output voltage exceeds
the rated operating voltage, either due to the high input voltage or the high gain. After the device enters the
saturation region, the charge carriers in the output devices require time to return back to the linear state. After
the charge carriers return back to the linear state, the device begins to slew at the specified slew rate. Thus, the
propagation delay in case of an overload condition is the sum of the overload recovery time and the slew time.
The overload recovery time for the TLV936x is approximately 170 ns.
7.3.6 Typical Specifications and Distributions
Designers often have questions about a typical specification of an amplifier in order to design a more robust
circuit. Due to natural variation in process technology and manufacturing procedures, every specification of an
amplifier will exhibit some amount of deviation from the ideal value, like an amplifier's input offset voltage. These
deviations often follow Gaussian ("bell curve"), or normal distributions, and circuit designers can leverage this
information to guardband their system, even when there is not a minimum or maximum specification in the
Electrical Characteristics table.
0.00312% 0.13185%
0.13185% 0.00312%
0.00002%
0.00002%
2.145% 13.59% 34.13% 34.13% 13.59% 2.145%
1
1 1 1 1 1 1 1 1
1
1
1
ꢀ-61 ꢀ-51 ꢀ-41 ꢀ-31 ꢀ-21 ꢀ-1
ꢀ+1 ꢀ+21 ꢀ+31 ꢀ+41 ꢀ+51 ꢀ+61
ꢀ
Figure 7-7. Ideal Gaussian Distribution
Figure 7-7 shows an example distribution, where µ, or mu, is the mean of the distribution, and where σ,
or sigma, is the standard deviation of a system. For a specification that exhibits this kind of distribution,
approximately two-thirds (68.26%) of all units can be expected to have a value within one standard deviation, or
one sigma, of the mean (from µ – σ to µ + σ).
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
21
Product Folder Links: TLV9361 TLV9362 TLV9364
TLV9361, TLV9362, TLV9364
SBOSA67A – NOVEMBER 2021 – REVISED DECEMBER 2021
www.ti.com
Depending on the specification, values listed in the typical column of the Electrical Characteristics table are
represented in different ways. As a general rule of thumb, if a specification naturally has a nonzero mean
(for example, like gain bandwidth), then the typical value is equal to the mean (µ). However, if a specification
naturally has a mean near zero (like input offset voltage), then the typical value is equal to the mean plus one
standard deviation (µ + σ) in order to most accurately represent the typical value.
You can use this chart to calculate approximate probability of a specification in a unit; for example, for TLV936x,
the typical input voltage offset is 400 µV, so 68.2% of all TLV936x devices are expected to have an offset from
–400 µV to 400 µV. At 4 σ (±1600 µV), 99.9937% of the distribution has an offset voltage less than ±1600 µV,
which means 0.0063% of the population is outside of these limits, which corresponds to about 1 in 15,873 units.
Specifications with a value in the minimum or maximum column are assured by TI, and units outside these limits
will be removed from production material. For example, the TLV936x family has a maximum offset voltage of
1.7 mV at 125°C, and even though this corresponds to about 4.25 σ (≈2 in 100,000 units), which is unlikely, TI
assures that any unit with larger offset than 1.7 mV will be removed from production material.
For specifications with no value in the minimum or maximum column, consider selecting a sigma value of
sufficient guardband for your application, and design worst-case conditions using this value. For example, the
6-σ value corresponds to about 1 in 500 million units, which is an extremely unlikely chance, and could be
an option as a wide guardband to design a system around. In this case, the TLV936x family does not have
a maximum or minimum for offset voltage drift, but based on the typical value of 1.25 µV/°C in the Electrical
Characteristics table, it can be calculated that the 6-σ value for offset voltage drift is about 7.5 µV/°C. When
designing for worst-case system conditions, this value can be used to estimate the worst possible offset across
temperature without having an actual minimum or maximum value.
However, process variation and adjustments over time can shift typical means and standard deviations, and
unless there is a value in the minimum or maximum specification column, TI cannot assure the performance of a
device. This information should be used only to estimate the performance of a device.
7.4 Device Functional Modes
The TLV936x has a single functional mode and is operational when the power-supply voltage is greater than 4.5
V (±2.25 V). The maximum power supply voltage for the TLV936x is 40 V (±20 V).
Copyright © 2021 Texas Instruments Incorporated
22
Submit Document Feedback
Product Folder Links: TLV9361 TLV9362 TLV9364
TLV9361, TLV9362, TLV9364
SBOSA67A – NOVEMBER 2021 – REVISED DECEMBER 2021
www.ti.com
8 Application Information Disclaimer
Note
Information in the following applications sections is not part of the TI component specification,
and TI does not warrant its accuracy or completeness. TI’s customers are responsible for
determining suitability of components for their purposes, as well as validating and testing their design
implementation to confirm system functionality.
8.1 Application Information
The TLV936x family offers excellent DC precision and DC performance. These devices operate up to 40-V
supply rails and offer true rail-to-rail output, low offset voltage and offset voltage drift, as well as 10.6-MHz
bandwidth and high output drive. These features make the TLV936x a robust, high-performance operational
amplifier for high-voltage cost-sensitive applications.
8.2 Typical Applications
8.2.1 Unity-Gain Buffer With RISO Stability Compensation
This circuit can drive capacitive loads (such as cable shields, reference buffers, MOSFET gates, and diodes).
The circuit uses an isolation resistor (RISO) to stabilize the output of an operational amplifier. RISO modifies the
open-loop gain of the system to ensure that the circuit has sufficient phase margin.
+VS
VOUT
RISO
+
CLOAD
+
VIN
-VS
œ
Copyright © 2017, Texas Instruments Incorporated
Figure 8-1. Unity-Gain Buffer With RISO Stability Compensation
8.2.1.1 Design Requirements
The design requirements are:
•
•
•
Supply voltage: 30 V (±15 V)
Capacitive loads: 20 pF, 100 pF, 200 pF, and 500 pF
Phase margin: 45°
8.2.1.2 Detailed Design Procedure
Figure 8-1 shows a unity-gain buffer driving a capacitive load. Equation 1 shows the transfer function for the
circuit in Figure 8-1. Figure 8-1 does not show the open-loop output resistance of the operational amplifier (Ro).
1 + CLOAD × RISO × s
T(s) =
1 + R + R
× C
× s
o
ISO
LOAD
(1)
The transfer function in Equation 1 has a pole and a zero. The frequency of the pole (fp) is determined by (Ro +
RISO) and CLOAD. The RISO and CLOAD components determine the frequency of the zero (fz). A stable system is
obtained by selecting RISO so that the rate of closure (ROC) between the open-loop gain (AOL) and 1/β is 20 dB
per decade. Figure 8-2 shows the concept. The 1/β curve for a unity-gain buffer is 0 dB.
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
23
Product Folder Links: TLV9361 TLV9362 TLV9364
TLV9361, TLV9362, TLV9364
SBOSA67A – NOVEMBER 2021 – REVISED DECEMBER 2021
www.ti.com
120
100
80
60
40
20
0
AOL
1
fp
=
2 ì Œ ì
R
+ Ro ì C
ISO LOAD
(
)
40 dB
1
fz
=
2 ì Œ ì RISO ì CLOAD
1 dec
1/ꢀ
20 dB
dec
ROC =
100M
10M
10
100
1k
10k
100k
1M
Frequency (Hz)
Figure 8-2. Unity-Gain Amplifier With RISO Compensation
Typically, ROC stability analysis is simulated. The validity of the analysis depends on multiple factors,
especially the accurate modeling of Ro. In addition to simulating the ROC, a robust stability analysis includes
a measurement of overshoot percentage and/or AC gain peaking of the circuit using a function generator,
oscilloscope, and gain and phase analyzer. Phase margin is then calculated from these measurements. Table
8-1 shows the overshoot percentage and AC gain peaking that correspond to a phase margin of 45°. For more
details on this design and other alternative devices that can replace the TLV936x, see the Capacitive Load Drive
Solution Using an Isolation Resistor precision design.
Table 8-1. Phase Margin versus Overshoot and AC
Gain Peaking
PHASE
MARGIN
OVERSHOOT
AC GAIN PEAKING
45°
23.3%
2.35 dB
8.2.1.3 Application Curve
The values of RISO that yield phase margins of 45°, or other typical design targets such as 60°, for various
capacitive loads can be determined using the described methodology. Figure 8-3 shows the results that can be
achieved with no RISO compensation vs an RISO of 50 Ω.
70
RISO = 0W, Overshoot (+)
RISO = 0W, Overshoot (-)
60
RISO = 50W, Overshoot (+)
RISO = 50W, Overshoot (-)
50
40
30
45è Phase Margin
20
10
0
0
80
160
240 320
Capacitive Load (pF)
400
480
560
RISO
Figure 8-3. Small-Signal Overshoot vs Capacitive Load With RISO
Copyright © 2021 Texas Instruments Incorporated
24
Submit Document Feedback
Product Folder Links: TLV9361 TLV9362 TLV9364
TLV9361, TLV9362, TLV9364
SBOSA67A – NOVEMBER 2021 – REVISED DECEMBER 2021
www.ti.com
9 Power Supply Recommendations
The TLV936x is specified for operation from 4.5 V to 40 V (±2.25 V to ±20 V); many specifications apply from
–40°C to 125°C.
CAUTION
Supply voltages larger than 40 V can permanently damage the device; see the Absolute Maximum
Ratings table.
Place 0.1-μF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or
high-impedance power supplies. For more detailed information on bypass capacitor placement, refer to the
Layout section.
10 Layout
10.1 Layout Guidelines
For best operational performance of the device, use good PCB layout practices, including:
•
Noise can propagate into analog circuitry through the power pins of the circuit as a whole and op amp itself.
Bypass capacitors are used to reduce the coupled noise by providing low-impedance power sources local to
the analog circuitry.
– Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as
close to the device as possible. A single bypass capacitor from V+ to ground is applicable for single-
supply applications.
•
•
Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective
methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes.
A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital
and analog grounds paying attention to the flow of the ground current.
In order to reduce parasitic coupling, run the input traces as far away from the supply or output traces as
possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better as
opposed to in parallel with the noisy trace.
•
•
•
Place the external components as close to the device as possible. As illustrated in Figure 10-2, keeping RF
and RG close to the inverting input minimizes parasitic capacitance.
Keep the length of input traces as short as possible. Always remember that the input traces are the most
sensitive part of the circuit.
Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce
leakage currents from nearby traces that are at different potentials.
•
•
Cleaning the PCB following board assembly is recommended for best performance.
Any precision integrated circuit may experience performance shifts due to moisture ingress into the plastic
package. Following any aqueous PCB cleaning process, baking the PCB assembly is recommended to
remove moisture introduced into the device packaging during the cleaning process. A low temperature, post
cleaning bake at 85°C for 30 minutes is sufficient for most circumstances.
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
25
Product Folder Links: TLV9361 TLV9362 TLV9364
TLV9361, TLV9362, TLV9364
SBOSA67A – NOVEMBER 2021 – REVISED DECEMBER 2021
www.ti.com
10.2 Layout Example
V-
C3
INPUT
OUTPUT
U1
OPA992
2
1
R3
+
–
4
3
C4
C2
V+
R1
C1
R2
Figure 10-1. Schematic for Noninverting Configuration Layout Example
GND
GND
OUTPUT
V-
GND
Figure 10-2. Operational Amplifier Board Layout for Noninverting Configuration - SC70 (DCK) Package
Copyright © 2021 Texas Instruments Incorporated
26
Submit Document Feedback
Product Folder Links: TLV9361 TLV9362 TLV9364
TLV9361, TLV9362, TLV9364
SBOSA67A – NOVEMBER 2021 – REVISED DECEMBER 2021
www.ti.com
11 Device and Documentation Support
11.1 Device Support
11.1.1 Development Support
11.1.1.1 TINA-TI™ (Free Software Download)
TINA™ is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI is a
free, fully-functional version of the TINA software, preloaded with a library of macro models in addition to a range
of both passive and active models. TINA-TI provides all the conventional dc, transient, and frequency domain
analysis of SPICE, as well as additional design capabilities.
Available as a free download from the Analog eLab Design Center, TINA-TI offers extensive post-processing
capability that allows users to format results in a variety of ways. Virtual instruments offer the ability to select
input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic quick-start tool.
Note
These files require that either the TINA software (from DesignSoft™) or TINA-TI software be installed.
Download the free TINA-TI software from the TINA-TI folder.
11.1.1.2 TI Precision Designs
The TLV936x is featured in several TI Precision Designs, available online at http://www.ti.com/ww/en/analog/
precision-designs/. TI Precision Designs are analog solutions created by TI’s precision analog applications
experts and offer the theory of operation, component selection, simulation, complete PCB schematic and layout,
bill of materials, and measured performance of many useful circuits.
11.2 Documentation Support
11.2.1 Related Documentation
Texas Instruments, Analog Engineer's Circuit Cookbook: Amplifiers
Texas Instruments, AN31 amplifier circuit collection application report
Texas Instruments, EMI Rejection Ratio of Operational Amplifiers application report
Texas Instruments, Capacitive Load Drive Solution using an Isolation Resistor reference design
11.3 Receiving Notification of Documentation Updates
To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on
Subscribe to updates to register and receive a weekly digest of any product information that has changed. For
change details, review the revision history included in any revised document.
11.4 Support Resources
TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight
from the experts. Search existing answers or ask your own question to get the quick design help you need.
Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do
not necessarily reflect TI's views; see TI's Terms of Use.
11.5 Trademarks
TINA-TI™ are trademarks of Texas Instruments, Inc and DesignSoft, Inc.
TINA™ and DesignSoft™ are trademarks of DesignSoft, Inc.
TI E2E™ is a trademark of Texas Instruments.
Bluetooth® is a registered trademark of Bluetooth SIG, Inc.
All trademarks are the property of their respective owners.
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
27
Product Folder Links: TLV9361 TLV9362 TLV9364
TLV9361, TLV9362, TLV9364
SBOSA67A – NOVEMBER 2021 – REVISED DECEMBER 2021
www.ti.com
11.6 Electrostatic Discharge Caution
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled
with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may
be more susceptible to damage because very small parametric changes could cause the device not to meet its published
specifications.
11.7 Glossary
TI Glossary
This glossary lists and explains terms, acronyms, and definitions.
Copyright © 2021 Texas Instruments Incorporated
28
Submit Document Feedback
Product Folder Links: TLV9361 TLV9362 TLV9364
TLV9361, TLV9362, TLV9364
SBOSA67A – NOVEMBER 2021 – REVISED DECEMBER 2021
www.ti.com
12 Mechanical, Packaging, and Orderable Information
The following pages include mechanical, packaging, and orderable information. This information is the most
current data available for the designated devices. This data is subject to change without notice and revision of
this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
29
Product Folder Links: TLV9361 TLV9362 TLV9364
PACKAGE OPTION ADDENDUM
www.ti.com
18-Dec-2021
PACKAGING INFORMATION
Orderable Device
Status Package Type Package Pins Package
Eco Plan
Lead finish/
Ball material
MSL Peak Temp
Op Temp (°C)
Device Marking
Samples
Drawing
Qty
(1)
(2)
(3)
(4/5)
(6)
TLV9361IDBVR
TLV9361IDCKR
TLV9362IDDFR
TLV9362IDGKR
TLV9362IDR
ACTIVE
ACTIVE
SOT-23
SC70
DBV
DCK
DDF
DGK
D
5
5
3000 RoHS & Green
3000 RoHS & Green
3000 RoHS & Green
2500 RoHS & Green
3000 RoHS & Green
3000 RoHS & Green
3000 RoHS & Green
3000 RoHS & Green
NIPDAU
Level-1-260C-UNLIM
Level-1-260C-UNLIM
Level-1-260C-UNLIM
Level-1-260C-UNLIM
Level-1-260C-UNLIM
Level-1-260C-UNLIM
Level-1-260C-UNLIM
Level-1-260C-UNLIM
-40 to 125
-40 to 125
-40 to 125
-40 to 125
-40 to 125
-40 to 125
-40 to 125
-40 to 125
T93DB
SN
1JU
ACTIVE SOT-23-THIN
8
NIPDAU
SN
2IDF
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
VSSOP
SOIC
8
2JWT
8
NIPDAU
NIPDAU
NIPDAU
NIPDAU
T9362D
T9362P
TLV9364D
T9364PW
TLV9362IPWR
TLV9364IDR
TSSOP
SOIC
PW
D
8
14
14
TLV9364IPWR
TSSOP
PW
(1) The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com
18-Dec-2021
(6)
Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two
lines if the finish value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com
19-Dec-2021
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device
Package Package Pins
Type Drawing
SPQ
Reel
Reel
A0
B0
K0
P1
W
Pin1
Diameter Width (mm) (mm) (mm) (mm) (mm) Quadrant
(mm) W1 (mm)
TLV9361IDBVR
TLV9361IDCKR
TLV9362IDDFR
SOT-23
SC70
DBV
DCK
DDF
5
5
8
3000
3000
3000
180.0
178.0
180.0
8.4
9.0
8.4
3.2
2.4
3.2
3.2
2.5
3.2
1.4
1.2
1.4
4.0
4.0
4.0
8.0
8.0
8.0
Q3
Q3
Q3
SOT-
23-THIN
TLV9362IPWR
TLV9364IDR
TSSOP
SOIC
PW
D
8
3000
3000
3000
330.0
330.0
330.0
12.4
16.4
12.4
7.0
6.5
6.9
3.6
9.0
5.6
1.6
2.1
1.6
8.0
8.0
8.0
12.0
16.0
12.0
Q1
Q1
Q1
14
14
TLV9364IPWR
TSSOP
PW
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
19-Dec-2021
*All dimensions are nominal
Device
Package Type Package Drawing Pins
SPQ
Length (mm) Width (mm) Height (mm)
TLV9361IDBVR
TLV9361IDCKR
TLV9362IDDFR
TLV9362IPWR
TLV9364IDR
SOT-23
SC70
DBV
DCK
DDF
PW
D
5
5
3000
3000
3000
3000
3000
3000
210.0
180.0
210.0
853.0
853.0
853.0
185.0
180.0
185.0
449.0
449.0
449.0
35.0
18.0
35.0
35.0
35.0
35.0
SOT-23-THIN
TSSOP
8
8
SOIC
14
14
TLV9364IPWR
TSSOP
PW
Pack Materials-Page 2
PACKAGE OUTLINE
D0008A
SOIC - 1.75 mm max height
SCALE 2.800
SMALL OUTLINE INTEGRATED CIRCUIT
C
SEATING PLANE
.228-.244 TYP
[5.80-6.19]
.004 [0.1] C
A
PIN 1 ID AREA
6X .050
[1.27]
8
1
2X
.189-.197
[4.81-5.00]
NOTE 3
.150
[3.81]
4X (0 -15 )
4
5
8X .012-.020
[0.31-0.51]
B
.150-.157
[3.81-3.98]
NOTE 4
.069 MAX
[1.75]
.010 [0.25]
C A B
.005-.010 TYP
[0.13-0.25]
4X (0 -15 )
SEE DETAIL A
.010
[0.25]
.004-.010
[0.11-0.25]
0 - 8
.016-.050
[0.41-1.27]
DETAIL A
TYPICAL
(.041)
[1.04]
4214825/C 02/2019
NOTES:
1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches.
Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
exceed .006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.
www.ti.com
EXAMPLE BOARD LAYOUT
D0008A
SOIC - 1.75 mm max height
SMALL OUTLINE INTEGRATED CIRCUIT
8X (.061 )
[1.55]
SYMM
SEE
DETAILS
1
8
8X (.024)
[0.6]
SYMM
(R.002 ) TYP
[0.05]
5
4
6X (.050 )
[1.27]
(.213)
[5.4]
LAND PATTERN EXAMPLE
EXPOSED METAL SHOWN
SCALE:8X
SOLDER MASK
OPENING
SOLDER MASK
OPENING
METAL UNDER
SOLDER MASK
METAL
EXPOSED
METAL
EXPOSED
METAL
.0028 MAX
[0.07]
.0028 MIN
[0.07]
ALL AROUND
ALL AROUND
SOLDER MASK
DEFINED
NON SOLDER MASK
DEFINED
SOLDER MASK DETAILS
4214825/C 02/2019
NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
www.ti.com
EXAMPLE STENCIL DESIGN
D0008A
SOIC - 1.75 mm max height
SMALL OUTLINE INTEGRATED CIRCUIT
8X (.061 )
[1.55]
SYMM
1
8
8X (.024)
[0.6]
SYMM
(R.002 ) TYP
[0.05]
5
4
6X (.050 )
[1.27]
(.213)
[5.4]
SOLDER PASTE EXAMPLE
BASED ON .005 INCH [0.125 MM] THICK STENCIL
SCALE:8X
4214825/C 02/2019
NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
9. Board assembly site may have different recommendations for stencil design.
www.ti.com
PACKAGE OUTLINE
PW0008A
TSSOP - 1.2 mm max height
S
C
A
L
E
2
.
8
0
0
SMALL OUTLINE PACKAGE
C
6.6
6.2
SEATING PLANE
TYP
PIN 1 ID
AREA
A
0.1 C
6X 0.65
8
5
1
3.1
2.9
NOTE 3
2X
1.95
4
0.30
0.19
8X
4.5
4.3
1.2 MAX
B
0.1
C A
B
NOTE 4
(0.15) TYP
SEE DETAIL A
0.25
GAGE PLANE
0.15
0.05
0.75
0.50
0 - 8
DETAIL A
TYPICAL
4221848/A 02/2015
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153, variation AA.
www.ti.com
EXAMPLE BOARD LAYOUT
PW0008A
TSSOP - 1.2 mm max height
SMALL OUTLINE PACKAGE
8X (1.5)
SYMM
8X (0.45)
(R0.05)
1
4
TYP
8
SYMM
6X (0.65)
5
(5.8)
LAND PATTERN EXAMPLE
SCALE:10X
SOLDER MASK
OPENING
SOLDER MASK
OPENING
METAL UNDER
SOLDER MASK
METAL
0.05 MAX
ALL AROUND
0.05 MIN
ALL AROUND
SOLDER MASK
DEFINED
NON SOLDER MASK
DEFINED
SOLDER MASK DETAILS
NOT TO SCALE
4221848/A 02/2015
NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
www.ti.com
EXAMPLE STENCIL DESIGN
PW0008A
TSSOP - 1.2 mm max height
SMALL OUTLINE PACKAGE
8X (1.5)
SYMM
(R0.05) TYP
8X (0.45)
1
4
8
SYMM
6X (0.65)
5
(5.8)
SOLDER PASTE EXAMPLE
BASED ON 0.125 mm THICK STENCIL
SCALE:10X
4221848/A 02/2015
NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
9. Board assembly site may have different recommendations for stencil design.
www.ti.com
PACKAGE OUTLINE
DDF0008A
SOT-23 - 1.1 mm max height
S
C
A
L
E
4
.
0
0
0
PLASTIC SMALL OUTLINE
C
2.95
2.65
SEATING PLANE
TYP
PIN 1 ID
AREA
0.1 C
A
6X 0.65
8
1
2.95
2.85
NOTE 3
2X
1.95
4
5
0.4
0.2
8X
0.1
C A
B
1.65
1.55
B
1.1 MAX
0.20
0.08
TYP
SEE DETAIL A
0.25
GAGE PLANE
0.1
0.0
0 - 8
0.6
0.3
DETAIL A
TYPICAL
4222047/B 11/2015
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
exceed 0.15 mm per side.
www.ti.com
EXAMPLE BOARD LAYOUT
DDF0008A
SOT-23 - 1.1 mm max height
PLASTIC SMALL OUTLINE
8X (1.05)
SYMM
1
8
8X (0.45)
SYMM
6X (0.65)
5
4
(R0.05)
TYP
(2.6)
LAND PATTERN EXAMPLE
SCALE:15X
SOLDER MASK
OPENING
SOLDER MASK
OPENING
METAL UNDER
SOLDER MASK
METAL
SOLDER MASK
DEFINED
NON SOLDER MASK
DEFINED
SOLDER MASK DETAILS
4222047/B 11/2015
NOTES: (continued)
4. Publication IPC-7351 may have alternate designs.
5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
www.ti.com
EXAMPLE STENCIL DESIGN
DDF0008A
SOT-23 - 1.1 mm max height
PLASTIC SMALL OUTLINE
8X (1.05)
SYMM
(R0.05) TYP
8
1
8X (0.45)
SYMM
6X (0.65)
5
4
(2.6)
SOLDER PASTE EXAMPLE
BASED ON 0.125 mm THICK STENCIL
SCALE:15X
4222047/B 11/2015
NOTES: (continued)
6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
7. Board assembly site may have different recommendations for stencil design.
www.ti.com
PACKAGE OUTLINE
DBV0005A
SOT-23 - 1.45 mm max height
S
C
A
L
E
4
.
0
0
0
SMALL OUTLINE TRANSISTOR
C
3.0
2.6
0.1 C
1.75
1.45
1.45
0.90
B
A
PIN 1
INDEX AREA
1
2
5
2X 0.95
1.9
3.05
2.75
1.9
4
3
0.5
5X
0.3
0.15
0.00
(1.1)
TYP
0.2
C A B
0.25
GAGE PLANE
0.22
0.08
TYP
8
0
TYP
0.6
0.3
TYP
SEATING PLANE
4214839/F 06/2021
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. Refernce JEDEC MO-178.
4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
exceed 0.25 mm per side.
www.ti.com
EXAMPLE BOARD LAYOUT
DBV0005A
SOT-23 - 1.45 mm max height
SMALL OUTLINE TRANSISTOR
PKG
5X (1.1)
1
5
5X (0.6)
SYMM
(1.9)
2
3
2X (0.95)
4
(R0.05) TYP
(2.6)
LAND PATTERN EXAMPLE
EXPOSED METAL SHOWN
SCALE:15X
SOLDER MASK
OPENING
SOLDER MASK
OPENING
METAL UNDER
SOLDER MASK
METAL
EXPOSED METAL
EXPOSED METAL
0.07 MIN
ARROUND
0.07 MAX
ARROUND
NON SOLDER MASK
DEFINED
SOLDER MASK
DEFINED
(PREFERRED)
SOLDER MASK DETAILS
4214839/F 06/2021
NOTES: (continued)
5. Publication IPC-7351 may have alternate designs.
6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
www.ti.com
EXAMPLE STENCIL DESIGN
DBV0005A
SOT-23 - 1.45 mm max height
SMALL OUTLINE TRANSISTOR
PKG
5X (1.1)
1
5
5X (0.6)
SYMM
(1.9)
2
3
2X(0.95)
4
(R0.05) TYP
(2.6)
SOLDER PASTE EXAMPLE
BASED ON 0.125 mm THICK STENCIL
SCALE:15X
4214839/F 06/2021
NOTES: (continued)
7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
8. Board assembly site may have different recommendations for stencil design.
www.ti.com
IMPORTANT NOTICE AND DISCLAIMER
TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE
DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS”
AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY
IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD
PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate
TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable
standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an
application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license
is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you
will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these
resources.
TI’s products are provided subject to TI’s Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with
such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for
TI products.
TI objects to and rejects any additional or different terms you may have proposed. IMPORTANT NOTICE
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2021, Texas Instruments Incorporated
相关型号:
©2020 ICPDF网 联系我们和版权申明