TLC27L2_V01 [TI]
LinCMOS PRECISION DUAL OPERATIONAL AMPLIFIERS;型号: | TLC27L2_V01 |
厂家: | TEXAS INSTRUMENTS |
描述: | LinCMOS PRECISION DUAL OPERATIONAL AMPLIFIERS 放大器 |
文件: | 总48页 (文件大小:1789K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢅ ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢆꢅ ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢇꢅ ꢀꢁ ꢂꢃ ꢄꢁ ꢄ
ꢍꢎꢏ ꢂꢐꢌ ꢐꢋ ꢑ ꢒꢓꢆ ꢁ ꢋ ꢍꢏꢎ ꢆꢀ ꢐꢋ ꢑꢆꢁ ꢆꢊ ꢍ ꢁꢐ ꢔꢐ ꢏꢎ ꢌ
ꢁ
ꢈ
ꢉ
ꢂꢊ
ꢋ
ꢌ
SLOS052D − OCTOBER 1987 − REVISED OCTOBER 2005
D, JG, OR P PACKAGE
(TOP VIEW)
D
Trimmed Offset Voltage:
TLC27L7 . . . 500 µV Max at 25°C,
= 5 V
V
DD
1OUT
1IN−
1IN+
GND
V
DD
1
2
3
4
8
7
6
5
D
D
Input Offset Voltage Drift . . . Typically
0.1 µV/Month, Including the First 30 Days
Wide Range of Supply Voltages Over
Specified Temperature Range:
0°C to 70°C . . . 3 V to 16 V
2OUT
2IN−
2IN+
FK PACKAGE
(TOP VIEW)
−40°C to 85°C . . . 4 V to 16 V
−55°C to 125°C . . . 4 V to 16 V
D
D
Single-Supply Operation
Common-Mode Input Voltage Range
Extends Below the Negative Rail (C-Suffix,
I-Suffix Types)
3
2
1
20 19
18
NC
NC
4
5
6
7
8
2OUT
NC
1IN−
NC
17
16
15
14
D
D
Ultra-Low Power . . . Typically 95 µW
at 25°C, V
= 5 V
DD
2IN−
NC
1IN+
NC
Output Voltage Range Includes Negative
Rail
9 10 11 12 13
12
D
D
D
High Input Impedance . . . 10 Ω Typ
ESD-Protection Circuitry
Small-Outline Package Option Also
Available in Tape and Reel
NC − No internal connection
D
Designed-In Latch-Up immunity
DISTRIBUTION OF TLC27L7
INPUT OFFSET VOLTAGE
description
30
25
20
15
10
5
335 Units Tested From 2 Wafer Lots
The TLC27L2 and TLC27L7 dual operational
V
T
A
= 5 V
DD
= 25°C
P Package
amplifiers combine a wide range of input offset
voltage grades with low offset voltage drift, high
input impedance, extremely low power, and high
gain.
AVAILABLE OPTIONS
PACKAGE
V
max
SMALL
OUTLINE
(D)
CHIP
CARRIER
(FK)
CERAMIC
DIP
(JG)
PLASTIC
DIP
IO
T
A
AT 25°C
(P)
500 µV TLC27L7CD
2 mV TLC27L2BCD
5 mV TLC27L2ACD
10 mV TLC27L2CD
TLC27L7CP
0°C
to
70°C
TLC27L2BCP
TLC27L2ACP
TLC27L2CP
—
—
—
—
0
−800
−400
0
400
800
V
IO
− Input Offset Voltage − µV
500 µV TLC27L7ID
2 mV TLC27L2BID
5 mV TLC27L2AID
10 mV TLC27L2ID
TLC27L7IP
TLC27L2BIP
TLC27L2AIP
TLC27L2IP
−40°C
to
85°C
−55°C
to
125°C
TLC27L7MD
500 µV
TLC27L7MFK TLC27L7MJG TLC27L7MP
TLC27L2MFK TLC27L2MJG TLC27L2MP
TLC27L2MD
10 mV
TLC27L2MDRG4
The D package is available taped and reeled. Add R suffix to the device type
(e.g., TLC27L7CDR).
LinCMOS is a trademark of Texas Instruments.
ꢍ
ꢍ
ꢎ
ꢋ
ꢢ
ꢒ
ꢝ
ꢓ
ꢂ
ꢛ
ꢀ
ꢜ
ꢐ
ꢖ
ꢋ
ꢉ
ꢑ
ꢕ
ꢒ
ꢆ
ꢀ
ꢆ
ꢈ
ꢉ
ꢞ
ꢕ
ꢖ
ꢜ
ꢗ
ꢘ
ꢙ
ꢙ
ꢚ
ꢚ
ꢈ
ꢈ
ꢖ
ꢖ
ꢉ
ꢉ
ꢈ
ꢛ
ꢛ
ꢟ
ꢜ
ꢝ
ꢗ
ꢗ
ꢞ
ꢞ
ꢉ
ꢚ
ꢙ
ꢘ
ꢛ
ꢛ
ꢖ
ꢕ
ꢟ
ꢀꢞ
ꢝ
ꢠ
ꢛ
ꢡ
ꢈ
ꢜ
ꢙ
ꢛ
ꢚ
ꢈ
ꢚ
ꢖ
ꢗ
ꢉ
ꢝ
ꢢ
ꢙ
ꢉ
ꢚ
ꢚ
ꢞ
ꢛ
ꢣ
Copyright 2005, Texas Instruments Incorporated
ꢗ
ꢖ
ꢜ
ꢚ
ꢖ
ꢗ
ꢘ
ꢚ
ꢖ
ꢛ
ꢟ
ꢈ
ꢕ
ꢈ
ꢜ
ꢞ
ꢗ
ꢚ
ꢤ
ꢚ
ꢞ
ꢗ
ꢖ
ꢕ
ꢥ
ꢙ
ꢐ
ꢉ
ꢘ
ꢞ
ꢛ
ꢚ
ꢙ
ꢉ
ꢢ
ꢙ
ꢗ
ꢢ
ꢦ
ꢙ
ꢚ ꢞ ꢛ ꢚꢈ ꢉꢨ ꢖꢕ ꢙ ꢡꢡ ꢟꢙ ꢗ ꢙ ꢘ ꢞ ꢚ ꢞ ꢗ ꢛ ꢣ
ꢗ
ꢗ
ꢙ
ꢉ
ꢚ
ꢧ
ꢣ
ꢍ
ꢗ
ꢖ
ꢢ
ꢝ
ꢜ
ꢚ
ꢈ
ꢖ
ꢉ
ꢟ
ꢗ
ꢖ
ꢜ
ꢞ
ꢛ
ꢛ
ꢈ
ꢉ
ꢨ
ꢢ
ꢖ
ꢞ
ꢛ
ꢉ
ꢖ
ꢚ
ꢉ
ꢞ
ꢜ
ꢞ
ꢛ
ꢛ
ꢙ
ꢗ
ꢈ
ꢡ
ꢧ
ꢈ
ꢉ
ꢜ
ꢡ
ꢝ
ꢢ
ꢞ
1
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢁ ꢃ ꢅ ꢀ ꢁ ꢂ ꢃꢄ ꢁꢃ ꢆ ꢅ ꢀꢁ ꢂꢃ ꢄ ꢁ ꢃꢇ ꢅ ꢀꢁ ꢂꢃ ꢄ ꢁ ꢄ
ꢈ
ꢁ
ꢉ
ꢂ
ꢊ
ꢋ
ꢌ
ꢍ
ꢎ
ꢏ
ꢂ
ꢐ
ꢌ
ꢐ
ꢋ
ꢑ
ꢒ
ꢓ
ꢆ
ꢁ
ꢋ
ꢍ
ꢏ
ꢎ
ꢆ
ꢀ
ꢐ
ꢋ
ꢑ
ꢆ
ꢁ
ꢆ
ꢊ
ꢍ
ꢁ
ꢐ
ꢔ
ꢐ
ꢏ
ꢎ
ꢌ
SLOS052D − OCTOBER 1987 − REVISED OCTOBER 2005
description (continued)
These devices use Texas Instruments silicon-gate LinCMOS technology, which provides offset voltage
stability far exceeding the stability available with conventional metal-gate processes.
The extremely high input impedance, low bias currents, and low power consumption make these cost-effective
devices ideal for high gain, low frequency, low power applications. Four offset voltage grades are available
(C-suffix and I-suffix types), ranging from the low-cost TLC27L2 (10 mV) to the high-precision TLC27L7
(500 µV). These advantages, in combination with good common-mode rejection and supply voltage rejection,
make these devices a good choice for new state-of-the-art designs as well as for upgrading existing designs.
In general, many features associated with bipolar technology are available in LinCMOS operational amplifiers,
without the power penalties of bipolar technology. General applications such as transducer interfacing, analog
calculations, amplifier blocks, active filters, and signal buffering are easily designed with the TLC27L2 and
TLC27L7. The devices also exhibit low voltage single-supply operation and ultra-low power consumption,
making them ideally suited for remote and inaccessible battery-powered applications. The common-mode input
voltage range includes the negative rail.
A wide range of packaging options is available, including small-outline and chip-carrier versions for high-density
system applications.
The device inputs and outputs are designed to withstand −100-mA surge currents without sustaining latch-up.
The TLC27L2 and TLC27L7 incorporate internal ESD-protection circuits that prevent functional failures at
voltages up to 2000 V as tested under MIL-STD-883C, Method 3015.2; however, care should be exercised in
handling these devices as exposure to ESD may result in the degradation of the device parametric performance.
The C-Suffix devices are characterized for operation from 0°C to 70°C. The I-suffix devices are characterized
for operation from −40°C to 85°C. The M-suffix devices are characterized for operation over the full military
temperature range of −55°C to 125°C.
equivalent schematic (each amplifier)
V
DD
P3
P4
R6
N5
C1
R1
R2
IN−
IN+
P5
P6
P1
P2
R5
OUT
N3
D2
N1
R3
N6
R7
N7
N2
D1
N4
R4
GND
2
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢅ ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢆ ꢅ ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢇ ꢅ ꢀꢁ ꢂꢃ ꢄꢁ ꢄ
ꢍꢎꢏ ꢂꢐꢌ ꢐꢋ ꢑ ꢒꢓꢆ ꢁ ꢋ ꢍꢏꢎ ꢆꢀ ꢐꢋ ꢑꢆꢁ ꢆꢊ ꢍ ꢁꢐ ꢔꢐ ꢏꢎ ꢌ
ꢁꢈ
ꢉ
ꢂꢊ
ꢋ
ꢌ
SLOS052D − OCTOBER 1987 − REVISED OCTOBER 2005
†
absolute maximum ratings over operating free-air temperature range (unless otherwise noted)
Supply voltage, V
(see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 V
DD
Differential input voltage (see Note 2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Input voltage range, V (any input) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −0.3 V to V
V
DD
DD
I
Input current, I . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 mA
I
Output current, I (each output) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30 mA
O
Total current into V
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45 mA
DD
Total current out of GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45 mA
Duration of short-circuit current at (or below) 25°C (see Note 3) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Unlimited
Continuous total dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . See Dissipation Rating Table
Operating free-air temperature, T : C suffix . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0°C to 70°C
A
I suffix . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −40°C to 85°C
M suffix . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −55°C to 125°C
Storage temperature range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −65°C to 150°C
Case temperature for 60 seconds: FK package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 260°C
Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds: D or P package . . . . . . . . . . . . . . . . . 260°C
Lead temperature 1,6 mm (1/16 inch) from case for 60 seconds: JG package . . . . . . . . . . . . . . . . . . . . 300°C
†
Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and
functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not
implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. All voltage values, except differential voltages, are with respect to network ground.
2. Differential voltages are at IN+ with respect to IN−.
3. The output may be shorted to either supply. Temperature and/or supply voltages must be limited to ensure that the maximum
dissipation rating is not exceeded (see application section).
DISSIPATION RATING TABLE
T
≤ 25°C
DERATING FACTOR
T
= 70°C
T
= 85°C
T = 125°C
A
A
A
A
PACKAGE
POWER RATING
ABOVE T = 25°C
POWER RATING POWER RATING POWER RATING
A
D
FK
JG
P
725 mW
5.8 mW/°C
11 mW/°C
8.4 mW/°C
8 mW/°C
464 mW
880 mW
672 mW
640 mW
377 mW
715 mW
546 mW
520 mW
—
1375 mW
275 mW
210 mW
—
1050 mW
1000 mW
recommended operating conditions
C SUFFIX
I SUFFIX
M SUFFIX
UNIT
MIN
3
MAX
16
MIN
4
MAX
16
MIN
4
MAX
Supply voltage, V
DD
16
3.5
8.5
125
V
V
V
= 5 V
−0.2
−0.2
0
3.5
8.5
70
−0.2
−0.2
−40
3.5
8.5
85
0
DD
Common-mode input voltage, V
IC
V
= 10 V
0
DD
Operating free-air temperature, T
−55
°C
A
3
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢁ ꢃ ꢅ ꢀ ꢁ ꢂ ꢃꢄ ꢁꢃ ꢆ ꢅ ꢀꢁ ꢂꢃ ꢄ ꢁ ꢃꢇ ꢅ ꢀꢁ ꢂꢃ ꢄ ꢁ ꢄ
ꢋ
ꢁ
ꢈ
ꢉ
ꢂ
ꢊꢋ
ꢌ
ꢍꢎ
ꢏꢂ
ꢐ
ꢌ
ꢐ
ꢋ
ꢑ
ꢒ
ꢓ
ꢆꢁ
ꢍꢏ
ꢎ
ꢆ
ꢀ
ꢐꢋ
ꢑꢆ
ꢁ
ꢆ
ꢊ
ꢍꢁ
ꢐ
ꢔ
ꢐ
ꢏ
ꢎ
ꢌ
SLOS052D − OCTOBER 1987 − REVISED OCTOBER 2005
electrical characteristics at specified free-air temperature, V
= 5 V (unless otherwise noted)
DD
TLC27L2C
TLC27L2AC
TLC27L2BC
TLC27L7C
†
PARAMETER
TEST CONDITIONS
UNIT
T
A
MIN
TYP
MAX
10
25°C
Full range
25°C
1.1
V
R
= 1.4 V,
= 50 Ω,
V
R
= 0,
= 1 MΩ
O
S
IC
L
TLC27L2C
TLC27L2AC
TLC27L2BC
TLC27L7C
12
mV
0.9
204
170
5
V
R
= 1.4 V,
= 50 Ω,
V
R
= 0,
= 1 MΩ
O
IC
Full range
25°C
6.5
S
L
V
IO
Input offset voltage
2000
3000
500
1500
V
R
= 1.4 V,
= 50 Ω,
V
R
= 0,
= 1 MΩ
O
IC
Full range
25°C
S
L
µV
V
R
= 1.4 V,
= 50 Ω,
V
R
= 0,
= 1 MΩ
O
IC
Full range
S
L
Average temperature coefficient of input
offset voltage
25°C to
70°C
α
1.1
µV/°C
pA
VIO
25°C
70°C
25°C
70°C
0.1
7
60
300
60
I
IO
Input offset current (see Note 4)
Input bias current (see Note 4)
V
V
= 2.5 V,
= 2.5 V,
V
V
= 2.5 V
= 2.5 V
O
O
IC
0.6
50
I
IB
pA
IC
600
−0.2
to
−0.3
to
4.2
25°C
V
V
4
Common-mode input voltage range
(see Note 5)
V
ICR
−0.2
to
Full range
3.5
25°C
0°C
3.2
3
4.1
4.1
4.2
0
V
V
High-level output voltage
Low-level output voltage
V
V
V
V
= 100 mV,
R
= 1 MΩ
= 0
V
mV
V/mV
dB
OH
ID
ID
O
L
70°C
25°C
0°C
3
50
50
50
0
= −100 mV,
= 0.25 V to 2 V,
I
OL
OL
70°C
25°C
0°C
0
50
50
50
65
60
60
70
60
60
700
700
380
94
95
95
97
97
98
20
24
16
Large-signal differential voltage
amplification
A
VD
R
= 1 MΩ
L
70°C
25°C
0°C
CMRR
Common-mode rejection ratio
Supply-voltage rejection ratio
= V min
ICR
IC
70°C
25°C
0°C
k
V
V
= 5 V to 10 V,
V
V
= 1.4 V
dB
SVR
DD
O
(∆V
DD
/∆V )
IO
70°C
25°C
0°C
34
42
28
= 2.5 V,
= 2.5 V,
O
IC
I
Supply current (two amplifiers)
µA
DD
No load
70°C
†
Full range is 0°C to 70°C.
NOTES: 4. The typical values of input bias current and input offset current below 5 pA were determined mathematically.
5. This range also applies to each input individually.
4
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢅ ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢆ ꢅ ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢇ ꢅ ꢀꢁ ꢂꢃ ꢄꢁ ꢄ
ꢍꢎꢏ ꢂꢐꢌ ꢐꢋ ꢑ ꢒꢓꢆ ꢁ ꢋ ꢍꢏꢎ ꢆꢀ ꢐꢋ ꢑꢆꢁ ꢆꢊ ꢍ ꢁꢐ ꢔꢐ ꢏꢎ ꢌ
ꢁꢈ
ꢉ
ꢂꢊ
ꢋ
ꢌ
SLOS052D − OCTOBER 1987 − REVISED OCTOBER 2005
electrical characteristics at specified free-air temperature, V
= 10 V (unless otherwise noted)
DD
TLC27L2C
TLC27L2AC
TLC27L2BC
TLC27L7C
†
PARAMETER
TEST CONDITIONS
UNIT
T
A
MIN
TYP
MAX
10
25°C
Full range
25°C
1.1
V
R
= 1.4 V,
= 50 Ω,
V
R
= 0,
= 1 MΩ
O
S
IC
L
TLC27L2C
TLC27L2AC
TLC27L2BC
TLC27L7C
12
mV
0.9
235
190
5
V
R
= 1.4 V,
= 50 Ω,
V
R
= 0,
= 1 MΩ
O
IC
Full range
25°C
6.5
S
L
V
IO
Input offset voltage
2000
3000
800
1900
V
R
= 1.4 V,
= 50 Ω,
V
R
= 0,
= 1 MΩ
O
IC
Full range
25°C
µV
S
L
V
R
= 1.4 V,
= 50 Ω,
V
R
= 0,
= 1 MΩ
O
IC
Full range
S
L
Average temperature coefficient of input
offset voltage
25°C to
70°C
α
1
µV/°C
pA
VIO
25°C
70°C
25°C
70°C
0.1
8
60
300
60
I
IO
Input offset current (see Note 4)
Input bias current (see Note 4)
V
V
= 5 V,
= 5 V,
V
V
= 5 V
= 5 V
O
O
IC
0.7
50
I
IB
pA
IC
600
−0.2
to
−0.3
to
9.2
25°C
V
V
9
Common-mode input voltage range
(see Note 5)
V
ICR
−0.2
to
Full range
8.5
25°C
0°C
8
7.8
7.8
8.9
8.9
8.9
0
V
V
High-level output voltage
Low-level output voltage
V
V
V
V
= 100 mV,
= −100 mV,
= 1 V to 6 V,
R
= 1 MΩ
= 0
V
mV
V/mV
dB
OH
ID
ID
O
L
70°C
25°C
0°C
50
50
50
0
I
OL
OL
70°C
25°C
0°C
0
50
50
50
65
60
60
70
60
60
860
1025
660
97
Large-signal differential voltage
amplification
A
VD
R
= 1 MΩ
L
70°C
25°C
0°C
97
CMRR
Common-mode rejection ratio
Supply-voltage rejection ratio
= V min
ICR
IC
70°C
25°C
0°C
97
97
97
k
V
V
= 5 V to 10 V,
V
V
= 1.4 V
dB
SVR
DD
O
(∆V
DD
/∆V )
IO
70°C
25°C
0°C
98
29
46
66
40
= 5 V,
= 5 V,
O
IC
I
Supply current (two amplifiers)
36
µA
DD
No load
70°C
22
†
Full range is 0°C to 70°C.
NOTES:
4
The typical values of input bias current and input offset current below 5 pA were determined mathematically.
5
This range also applies to each input individually.
5
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢁ ꢃ ꢅ ꢀ ꢁ ꢂ ꢃꢄ ꢁꢃ ꢆ ꢅ ꢀꢁ ꢂꢃ ꢄ ꢁ ꢃꢇ ꢅ ꢀꢁ ꢂꢃ ꢄ ꢁ ꢄ
ꢋ
ꢁ
ꢈ
ꢉ
ꢂ
ꢊꢋ
ꢌ
ꢍꢎ
ꢏꢂ
ꢐ
ꢌ
ꢐ
ꢋ
ꢑ
ꢒ
ꢓ
ꢆ
ꢁ
ꢍꢏ
ꢎ
ꢆ
ꢀ
ꢐꢋ
ꢑꢆ
ꢁ
ꢆꢊ
ꢍꢁ
ꢐ
ꢔ
ꢐ
ꢏ
ꢎ
ꢌ
SLOS052D − OCTOBER 1987 − REVISED OCTOBER 2005
electrical characteristics at specified free-air temperature, V
= 5 V (unless otherwise noted)
DD
TLC27L2I
TLC27L2AI
TLC27L2BI
TLC27L7I
†
PARAMETER
TEST CONDITIONS
UNIT
T
A
MIN
TYP
MAX
10
25°C
Full range
25°C
1.1
V
R
= 1.4 V,
= 50 Ω,
V
R
= 0,
= 1 MΩ
O
S
IC
L
TLC27L2I
TLC27L2AI
TLC27L2BI
TLC27L7I
13
mV
0.9
240
170
5
V
R
= 1.4 V,
= 50 Ω,
V
R
= 0,
= 1 MΩ
O
IC
Full range
25°C
7
S
L
V
IO
Input offset voltage
2000
3500
500
2000
V
R
= 1.4 V,
= 50 Ω,
V
R
= 0,
= 1 MΩ
O
IC
Full range
25°C
S
L
µV
V
R
= 1.4 V,
= 50 Ω,
V
R
= 0,
= 1 MΩ
O
IC
Full range
S
L
Average temperature coefficient of
input offset voltage
25°C to
85°C
α
1.1
µV/°C
pA
VIO
25°C
85°C
25°C
85°C
0.1
24
60
1000
60
I
IO
Input offset current (see Note 4)
Input bias current (see Note 4)
V
V
= 2.5 V,
= 2.5 V,
V
V
= 2.5 V
= 2.5 V
O
O
IC
0.6
200
I
IB
pA
IC
2000
−0.2
to
−0.3
to
4.2
25°C
V
V
4
Common-mode input voltage range
(see Note 5)
V
ICR
−0.2
to
Full range
3.5
25°C
−40°C
85°C
3.2
3
4.1
4.1
4.2
0
V
V
High-level output voltage
Low-level output voltage
V
V
V
V
= 100 mV,
R
= 1 MΩ
= 0
V
mV
V/mV
dB
OH
ID
ID
O
L
3
25°C
50
50
50
−40°C
85°C
0
= −100 mV,
= 0.25 V to 2 V,
I
OL
OL
0
25°C
50
50
50
65
60
60
70
60
60
480
900
330
94
95
95
97
97
98
20
31
15
Large-signal differential
voltage amplification
−40°C
85°C
A
VD
R
= 1 MΩ
L
25°C
−40°C
85°C
CMRR
Common-mode rejection ratio
Supply-voltage rejection ratio
= V min
ICR
IC
25°C
−40°C
85°C
k
V
V
= 5 V to 10 V,
V
V
= 1.4 V
dB
SVR
DD
O
(∆V
DD
/∆V )
IO
25°C
34
54
26
= 2.5 V,
= 2.5 V,
O
IC
I
Supply current (two amplifiers)
−40°C
85°C
µA
DD
No load
†
Full range is −40°C to 85°C.
NOTES: 4. The typical values of input bias current and input offset current below 5 pA were determined mathematically.
5. This range also applies to each input individually.
6
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢅ ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢆ ꢅ ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢇ ꢅ ꢀꢁ ꢂꢃ ꢄꢁ ꢄ
ꢍꢎꢏ ꢂꢐꢌ ꢐꢋ ꢑ ꢒꢓꢆ ꢁ ꢋ ꢍꢏꢎ ꢆꢀ ꢐꢋ ꢑꢆꢁ ꢆꢊ ꢍ ꢁꢐ ꢔꢐ ꢏꢎ ꢌ
ꢁꢈ
ꢉ
ꢂꢊ
ꢋ
ꢌ
SLOS052D − OCTOBER 1987 − REVISED OCTOBER 2005
electrical characteristics at specified free-air temperature, V
= 10 V (unless otherwise noted)
DD
TLC27L2I
TLC27L2AI
TLC27L2BI
TLC27L7I
†
PARAMETER
TEST CONDITIONS
UNIT
T
A
MIN
TYP
MAX
10
25°C
Full range
25°C
1.1
V
R
= 1.4 V,
= 50 Ω,
V
R
= 0,
= 1 MΩ
O
S
IC
L
TLC27L2I
TLC27L2AI
TLC27L2BI
TLC27L7I
13
mV
0.9
235
190
5
V
R
= 1.4 V,
= 50 Ω,
V
R
= 0,
= 1 MΩ
O
IC
Full range
25°C
7
S
L
V
IO
Input offset voltage
2000
3500
800
2900
V
R
= 1.4 V,
= 50 Ω,
V
R
= 0,
= 1 MΩ
O
IC
Full range
25°C
S
L
µV
V
R
= 1.4 V,
= 50 Ω,
V
R
= 0,
= 1 MΩ
O
IC
Full range
S
L
Average temperature coefficient of input
offset voltage
25°C to
85°C
α
1
µV/°C
pA
VIO
25°C
85°C
25°C
85°C
0.1
26
60
1000
60
I
IO
Input offset current (see Note 4)
Input bias current (see Note 4)
V
V
= 5 V,
= 5 V,
V
V
= 5 V
= 5 V
O
O
IC
0.7
220
I
IB
pA
IC
2000
−0.2
to
−0.3
to
9.2
25°C
V
V
9
Common-mode input voltage range
(see Note 5)
V
ICR
−0.2
to
Full range
8.5
25°C
−40°C
85°C
8
7.8
7.8
8.9
8.9
8.9
0
V
V
High-level output voltage
Low-level output voltage
V
V
V
V
= 100 mV,
= −100 mV,
= 1 V to 6 V,
R
= 1 MΩ
= 0
V
mV
V/mV
dB
OH
ID
ID
O
L
25°C
50
50
50
−40°C
85°C
0
I
OL
OL
0
25°C
50
50
50
65
60
60
70
60
60
860
1550
585
97
Large-signal differential voltage
amplification
−40°C
85°C
A
VD
R
= 1 MΩ
L
25°C
−40°C
85°C
97
CMRR
Common-mode rejection ratio
Supply-voltage rejection ratio
= V min
ICR
IC
98
25°C
97
−40°C
85°C
97
k
V
V
= 5 V to 10 V,
V
V
= 1.4 V
dB
SVR
DD
O
(∆V
DD
/∆V )
IO
98
25°C
29
46
86
36
= 5 V,
= 5 V,
O
IC
I
Supply current (two amplifiers)
−40°C
85°C
49
µA
DD
No load
20
†
Full range is −40°C to 85°C.
NOTES: 4. The typical values of input bias current and input offset current below 5 pA were determined mathematically.
5. This range also applies to each input individually.
7
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢁ ꢃ ꢅ ꢀ ꢁ ꢂ ꢃꢄ ꢁꢃ ꢆ ꢅ ꢀꢁ ꢂꢃ ꢄ ꢁ ꢃꢇ ꢅ ꢀꢁ ꢂꢃ ꢄ ꢁ ꢄ
ꢋ
ꢁ
ꢈ
ꢉ
ꢂ
ꢊꢋ
ꢌ
ꢍꢎ
ꢏꢂ
ꢐ
ꢌ
ꢐ
ꢋꢑ
ꢒ
ꢓ
ꢆꢁ
ꢍꢏ
ꢎꢆꢀ
ꢐ
ꢋ
ꢑꢆ
ꢁ
ꢆ
ꢊ
ꢍꢁ
ꢐ
ꢔ
ꢐ
ꢏ
ꢎ
ꢌ
SLOS052D − OCTOBER 1987 − REVISED OCTOBER 2005
electrical characteristics at specified free-air temperature, V
= 5 V (unless otherwise noted)
DD
TLC27L2M
TLC27L7M
†
PARAMETER
TEST CONDITIONS
UNIT
T
A
MIN
TYP
MAX
10
25°C
Full range
25°C
1.1
V
R
= 1.4 V,
= 50 Ω,
V
R
= 0,
= 1 MΩ
O
S
IC
L
TLC27L2M
TLC27L7M
mV
µV
12
V
IO
Input offset voltage
170
500
3750
V
R
= 1.4 V,
= 50 Ω,
V
R
= 0,
= 1 MΩ
O
IC
Full range
S
L
Average temperature coefficient of
input offset voltage
25°C to
125°C
α
VIO
1.4
µV/°C
25°C
125°C
25°C
0.1
1.4
0.6
9
60
15
60
35
pA
nA
pA
nA
I
Input offset current (see Note 4)
Input bias current (see Note 4)
V
V
= 2.5 V,
= 2.5 V,
V
V
= 2.5 V
= 2.5 V
IO
O
IC
I
IB
O
IC
125°C
0
to
4
−0.3
to
4.2
25°C
V
V
Common-mode input voltage range
(see Note 5)
V
ICR
0
to
Full range
3.5
25°C
−55°C
125°C
25°C
3.2
3
4.1
4.1
4.2
0
V
V
High-level output voltage
Low-level output voltage
V
V
V
V
= 100 mV,
R
= 1 MΩ
= 0
V
mV
V/mV
dB
OH
ID
ID
O
L
3
50
50
50
−55°C
125°C
25°C
0
= −100 mV,
= 0.25 V to 2 V,
I
OL
OL
0
50
25
25
65
60
60
70
60
60
500
1000
200
94
Large-signal differential voltage
amplification
−55°C
125°C
25°C
A
VD
R
= 1 MΩ
L
−55°C
125°C
25°C
95
CMRR
Common-mode rejection ratio
Supply-voltage rejection ratio
= V min
ICR
IC
85
97
−55°C
125°C
25°C
97
k
V
V
= 5 V to 10 V,
V
V
= 1.4 V
dB
SVR
DD
O
(∆V
DD
/∆V )
IO
98
20
34
60
24
= 2.5 V,
= 2.5 V,
O
IC
I
Supply current (two amplifiers)
−55°C
125°C
35
µA
DD
No load
14
†
Full range is −55°C to 125°C.
NOTES: 4. The typical values of input bias current and input offset current below 5 pA were determined mathematically.
5. This range also applies to each input individually.
8
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢅ ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢆ ꢅ ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢇ ꢅ ꢀꢁ ꢂꢃ ꢄꢁ ꢄ
ꢍꢎꢏ ꢂꢐꢌ ꢐꢋ ꢑ ꢒꢓꢆ ꢁ ꢋ ꢍꢏꢎ ꢆꢀ ꢐꢋ ꢑꢆꢁ ꢆꢊ ꢍ ꢁꢐ ꢔꢐ ꢏꢎ ꢌ
ꢁꢈ
ꢉ
ꢂꢊ
ꢋ
ꢌ
SLOS052D − OCTOBER 1987 − REVISED OCTOBER 2005
electrical characteristics at specified free-air temperature, V
= 10 V (unless otherwise noted)
DD
TLC27L2M
TLC27L7M
†
PARAMETER
TEST CONDITIONS
UNIT
T
A
MIN
TYP
MAX
10
25°C
Full range
25°C
1.1
V
R
= 1.4 V,
= 50 Ω,
V
R
= 0,
= 1 MΩ
O
S
IC
L
TLC27L2M
TLC27L7M
mV
µV
12
V
IO
Input offset voltage
190
800
4300
V
R
= 1.4 V,
= 50 Ω,
V
R
= 0,
= 1 MΩ
O
IC
Full range
S
L
Average temperature coefficient of
input offset voltage
25°C to
125°C
α
VIO
1.4
µV/°C
25°C
125°C
25°C
0.1
1.8
0.7
10
60
15
60
35
pA
nA
pA
nA
I
Input offset current (see Note 4)
Input bias current (see Note 4)
V
V
= 5 V,
= 5 V,
V
V
= 5 V
= 5 V
IO
O
IC
I
IB
O
IC
125°C
0
to
9
−0.3
to
9.2
25°C
V
V
Common-mode input voltage range
(see Note 5)
V
ICR
0
to
Full range
8.5
25°C
−55°C
125°C
25°C
8
7.8
7.8
8.9
8.8
9
V
V
High-level output voltage
Low-level output voltage
V
V
V
V
= 100 mV,
= −100 mV,
= 1 V to 6 V,
R
= 1 MΩ
= 0
V
mV
V/mV
dB
OH
ID
ID
O
L
0
50
50
50
−55°C
125°C
25°C
0
I
OL
OL
0
50
25
25
65
60
60
70
60
60
860
1750
380
97
97
91
97
97
98
29
56
18
Large-signal differential voltage
amplification
−55°C
125°C
25°C
A
R
= 1 MΩ
VD
L
−55°C
125°C
25°C
CMRR
Common-mode rejection ratio
Supply-voltage rejection ratio
= V min
ICR
IC
−55°C
125°C
25°C
k
V
V
= 5 V to 10 V,
V
V
= 1.4 V
dB
SVR
DD
O
(∆V
DD
/∆V )
IO
46
96
30
= 5 V,
= 5 V,
O
IC
I
Supply current (two amplifiers)
−55°C
125°C
µA
DD
No load
†
Full range is −55 °C to 125°C.
NOTES: 4. The typical values of input bias current and input offset current below 5 pA were determined mathematically.
5. This range also applies to each input individually.
9
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢁ ꢃ ꢅ ꢀ ꢁ ꢂ ꢃꢄ ꢁꢃ ꢆ ꢅ ꢀꢁ ꢂꢃ ꢄ ꢁ ꢃꢇ ꢅ ꢀꢁ ꢂꢃ ꢄ ꢁ ꢄ
ꢋ
ꢁ
ꢈ
ꢉ
ꢂ
ꢊꢋ
ꢌ
ꢍꢎ
ꢏꢂ
ꢐ
ꢌ
ꢐ
ꢋꢑ
ꢒꢓ
ꢆ
ꢁ
ꢍ
ꢏ
ꢎ
ꢆ
ꢀ
ꢐꢋ
ꢑꢆ
ꢁ
ꢆꢊ
ꢍꢁ
ꢐ
ꢔ
ꢐ
ꢏ
ꢎꢌ
SLOS052D − OCTOBER 1987 − REVISED OCTOBER 2005
operating characteristics, V
= 5 V
DD
TLC27L2C
TLC27L2AC
TLC27L2BC
TLC27L7C
PARAMETER
TEST CONDITIONS
T
A
UNIT
MIN
TYP
0.03
0.04
0.03
0.03
0.03
0.02
MAX
25°C
0°C
V
V
= 1 V
I(PP)
R
C
= 1 MΩ,
L
L
70°C
25°C
0°C
= 20 pF,
SR
Slew rate at unity gain
V/µs
See Figure 1
= 2.5 V
I(PP)
70°C
f = 1 kHz,
See Figure 2
R
= 20 Ω,
S
L
V
B
Equivalent input noise voltage
25°C
68
nV/√Hz
n
25°C
0°C
5
6
V
R
= V
OH
= 1 MΩ,
,
C
= 20 pF,
O
L
Maximum output-swing bandwidth
Unity-gain bandwidth
Phase margin
kHz
OM
See Figure 1
70°C
25°C
0°C
4.5
85
V = 10 mV,
I
See Figure 3
C = 20 pF,
L
100
65
B
kHz
1
70°C
25°C
0°C
34°
36°
30°
V = 10 mV,
f = B ,
1
See Figure 3
I
L
φ
m
C
= 20 pF,
70°C
operating characteristics, V
= 10 V
DD
TLC27L2C
TLC27L2AC
TLC27L2BC
TLC27L7C
PARAMETER
TEST CONDITIONS
T
A
UNIT
MIN
TYP
0.05
0.05
0.04
0.04
0.05
0.04
MAX
25°C
0°C
V
V
= 1 V
I(PP)
R
C
= 1 MΩ,
= 20 pF,
L
L
70°C
25°C
0°C
SR
Slew rate at unity gain
V/µs
See Figure 1
= 5.5 V
I(PP)
70°C
f = 1 kHz,
See Figure 2
R
= 20 Ω,
S
L
V
B
Equivalent input noise voltage
25°C
68
nV/√Hz
n
25°C
0°C
1
1.3
0.9
110
125
90
V
R
= V
OH
= 1 MΩ,
,
C
= 20 pF,
O
L
Maximum output-swing bandwidth
Unity-gain bandwidth
Phase margin
kHz
OM
See Figure 1
70°C
25°C
0°C
V = 10 mV,
I
See Figure 3
C = 20 pF,
L
B
1
kHz
70°C
25°C
0°C
38°
40°
34°
V = 10 mV,
f = B ,
1
See Figure 3
I
L
φ
m
C
= 20 pF,
70°C
10
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢅ ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢆ ꢅ ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢇ ꢅ ꢀꢁ ꢂꢃ ꢄꢁ ꢄ
ꢍꢎꢏ ꢂꢐꢌ ꢐꢋ ꢑ ꢒꢓꢆ ꢁ ꢋ ꢍꢏꢎ ꢆꢀ ꢐꢋ ꢑꢆꢁ ꢆꢊ ꢍ ꢁꢐ ꢔꢐ ꢏꢎ ꢌ
ꢁꢈ
ꢉ
ꢂꢊ
ꢋ
ꢌ
SLOS052D − OCTOBER 1987 − REVISED OCTOBER 2005
operating characteristics, V
= 5 V
DD
TLC27L2I
TLC27L2AI
TLC27L2BI
TLC27L7I
PARAMETER
TEST CONDITIONS
T
A
UNIT
MIN
TYP
0.03
0.04
0.03
0.03
0.04
0.02
MAX
25°C
−40°C
85°C
V
V
= 1 V
I(PP)
R
C
= 1 MΩ,
L
L
= 20 pF,
SR
Slew rate at unity gain
V/µs
25°C
See Figure 1
−40°C
85°C
= 2.5 V
I(PP)
f = 1 kHz,
See Figure 2
R
= 20 Ω,
S
L
V
B
Equivalent input noise voltage
25°C
68
nV/√Hz
n
25°C
−40°C
85°C
5
7
V
R
= V
OH
= 1 MΩ,
,
C
= 20 pF,
O
L
Maximum output-swing bandwidth
Unity-gain bandwidth
Phase margin
kHz
OM
See Figure 1
4
25°C
85
V = 10 mV,
I
See Figure 3
C = 20 pF,
L
−40°C
85°C
130
55
B
kHz
1
25°C
34°
38°
29°
V = 10 mV,
f = B ,
1
See Figure 3
I
L
φ
m
−40°C
85°C
C
= 20 pF,
operating characteristics, V
= 10 V
DD
TLC27L2I
TLC27L2AI
TLC27L2BI
TLC27L7I
PARAMETER
TEST CONDITIONS
T
A
UNIT
MIN
TYP
0.05
0.06
0.03
0.04
0.05
0.03
MAX
25°C
−40°C
85°C
V
V
= 1 V
I(PP)
R
C
= 1 MΩ,
= 20 pF,
L
L
SR
Slew rate at unity gain
V/µs
25°C
See Figure 1
−40°C
85°C
= 5.5 V
I(PP)
f = 1 kHz,
See Figure 2
R
= 20 Ω,
S
L
V
B
Equivalent input noise voltage
25°C
68
nV/√Hz
n
25°C
−40°C
85°C
1
1.4
0.8
110
155
80
V
R
= V
OH
= 1 MΩ,
,
C
= 20 pF,
O
L
Maximum output-swing bandwidth
Unity-gain bandwidth
Phase margin
kHz
OM
See Figure 1
25°C
V = 10 mV,
I
See Figure 3
C = 20 pF,
L
−40°C
85°C
B
1
kHz
25°C
38°
42°
32°
V = 10 mV,
f = B ,
1
See Figure 3
I
L
φ
m
−40°C
85°C
C
= 20 pF,
11
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢁ ꢃ ꢅ ꢀ ꢁ ꢂ ꢃꢄ ꢁꢃ ꢆ ꢅ ꢀꢁ ꢂꢃ ꢄ ꢁ ꢃꢇ ꢅ ꢀꢁ ꢂꢃ ꢄ ꢁ ꢄ
ꢋ
ꢁ
ꢈ
ꢉ
ꢂ
ꢊꢋ
ꢌ
ꢍꢎ
ꢏꢂ
ꢐ
ꢌ
ꢐ
ꢋꢑ
ꢒꢓ
ꢆꢁ
ꢍ
ꢏ
ꢎꢆꢀ
ꢐ
ꢋ
ꢑꢆ
ꢁ
ꢆ
ꢊ
ꢍꢁ
ꢐ
ꢔ
ꢐ
ꢏ
ꢎ
ꢌ
SLOS052D − OCTOBER 1987 − REVISED OCTOBER 2005
operating characteristics, V
= 5 V
DD
TLC27L2M
TLC27L7M
PARAMETER
TEST CONDITIONS
T
A
UNIT
MIN
TYP
0.03
0.04
0.02
0.03
0.04
0.02
MAX
25°C
−55°C
125°C
25°C
V
= 1 V
I(PP)
I(PP)
R
C
= 1 MΩ,
= 20 pF,
L
L
SR
Slew rate at unity gain
V/µs
See Figure 1
−55°C
125°C
V
= 2.5 V
f = 1 kHz,
See Figure 2
R
= 20 Ω,
S
V
B
Equivalent input noise voltage
25°C
68
nV/√Hz
n
25°C
−55°C
125°C
25°C
5
8
V
R
= V
OH
= 1 MΩ,
,
C
= 20 pF,
O
L
L
Maximum output-swing bandwidth
Unity-gain bandwidth
Phase margin
kHz
OM
See Figure 1
3
85
V = 10 mV,
I
See Figure 3
C = 20 pF,
L
−55°C
125°C
25°C
140
45
B
1
kHz
34°
39°
25°
V = 10 mV,
f = B ,
1
See Figure 3
I
L
φ
m
−55°C
125°C
C
= 20 pF,
operating characteristics, V
= 10 V
DD
TLC27L2M
TLC27L7M
PARAMETER
TEST CONDITIONS
T
A
UNIT
MIN
TYP
0.05
0.06
0.03
0.04
0.06
0.03
MAX
25°C
−55°C
125°C
25°C
V
= 1 V
I(PP)
I(PP)
R
C
= 1 MΩ,
= 20 pF,
L
L
SR
Slew rate at unity gain
V/µs
See Figure 1
−55°C
125°C
V
= 5.5 V
f = 1 kHz,
See Figure 2
R
= 20 Ω,
S
V
B
Equivalent input noise voltage
25°C
68
nV/√Hz
n
25°C
−55°C
125°C
25°C
1
1.5
0.7
110
165
70
V
R
= V
OH
= 1 MΩ,
,
C
= 20 pF,
O
L
L
Maximum output-swing bandwidth
Unity-gain bandwidth
Phase margin
kHz
OM
See Figure 1
V = 10 mV,
I
See Figure 3
C = 20 pF,
L
−55°C
125°C
25°C
B
1
kHz
38°
43°
29°
V = 10 mV,
f = B ,
1
See Figure 3
I
L
φ
m
−55°C
125°C
C
= 20 pF,
12
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢅ ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢆ ꢅ ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢇ ꢅ ꢀꢁ ꢂꢃ ꢄꢁ ꢄ
ꢍꢎꢏ ꢂꢐꢌ ꢐꢋ ꢑ ꢒꢓꢆ ꢁ ꢋ ꢍꢏꢎ ꢆꢀ ꢐꢋ ꢑꢆꢁ ꢆꢊ ꢍ ꢁꢐ ꢔꢐ ꢏꢎ ꢌ
ꢁꢈ
ꢉ
ꢂꢊ
ꢋ
ꢌ
SLOS052D − OCTOBER 1987 − REVISED OCTOBER 2005
PARAMETER MEASUREMENT INFORMATION
single-supply versus split-supply test circuits
Because the TLC27L2 and TLC27L7 are optimized for single-supply operation, circuit configurations used for
the various tests often present some inconvenience since the input signal, in many cases, must be offset from
ground. This inconvenience can be avoided by testing the device with split supplies and the output load tied to
the negative rail. A comparison of single-supply versus split-supply test circuits is shown in Figure 1. The use
of either circuit gives the same result.
V
DD+
V
DD
−
+
−
+
V
O
V
O
V
I
V
I
C
R
C
R
L
L
L
L
V
DD−
(a) SINGLE SUPPLY
(b) SPLIT SUPPLY
Figure 1. Unity-Gain Amplifier
2 kΩ
2 kΩ
V
DD+
V
DD
20 Ω
20 Ω
−
+
−
+
V
O
1/2 V
DD
V
O
20 Ω
20 Ω
V
DD−
(a) SINGLE SUPPLY
(b) SPLIT SUPPLY
Figure 2. Noise-Test Circuit
10 kΩ
10 kΩ
V
DD+
V
DD
100 Ω
100 Ω
−
+
−
+
V
I
V
I
V
O
V
O
1/2 V
DD
C
L
C
L
V
DD−
(a) SINGLE SUPPLY
(b) SPLIT SUPPLY
Figure 3. Gain-of-100 Inverting Amplifier
13
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢁ ꢃ ꢅ ꢀ ꢁ ꢂ ꢃꢄ ꢁꢃ ꢆ ꢅ ꢀꢁ ꢂꢃ ꢄ ꢁ ꢃꢇ ꢅ ꢀꢁ ꢂꢃ ꢄ ꢁ ꢄ
ꢈ
ꢁ
ꢉ
ꢂ
ꢊꢋ
ꢌ
ꢍꢎ ꢏꢂꢐ ꢌ ꢐ ꢋꢑ ꢒꢓ ꢆꢁ ꢋ ꢍꢏ ꢎꢆꢀ ꢐꢋ ꢑꢆꢁ ꢆꢊ ꢍꢁ ꢐꢔ ꢐꢏ ꢎꢌ
SLOS052D − OCTOBER 1987 − REVISED OCTOBER 2005
PARAMETER MEASUREMENT INFORMATION
input bias current
Because of the high input impedance of the TLC27L2 and TLC27L7 operational amplifiers, attempts to measure
the input bias current can result in erroneous readings. The bias current at normal room ambient temperature
is typically less than 1 pA, a value that is easily exceeded by leakages on the test socket. Two suggestions are
offered to avoid erroneous measurements:
1. Isolate the device from other potential leakage sources.Use a grounded shield around and between the
device inputs (see Figure 4). Leakages that would otherwise flow to the inputs are shunted away.
2. Compensate for the leakage of the test socket by actually performing an input bias current test (using
a picoammeter) with no device in the test socket. The actual input bias current can then be calculated
by subtracting the open-socket leakage readings from the readings obtained with a device in the test
socket.
One word of caution: many automatic testers as well as some bench-top operational amplifier testers use the
servo-loop technique with a resistor in series with the device input to measure the input bias current (the voltage
drop across the series resistor is measured and the bias current is calculated). This method requires that a
device be inserted into the test socket to obtain a correct reading; therefore, an open-socket reading is not
feasible using this method.
8
5
V = V
IC
1
4
Figure 4. Isolation Metal Around Device Inputs
(JG and P packages)
low-level output voltage
To obtain low-supply-voltage operation, some compromise was necessary in the input stage. This compromise
results in the device low-level output being dependent on both the common-mode input voltage level as well
as the differential input voltage level. When attempting to correlate low-level output readings with those quoted
in the electrical specifications, these two conditions should be observed. If conditions other than these are to
be used, please refer to Figure 14 through Figure 19 in the Typical Characteristics of this data sheet.
input offset voltage temperature coefficient
Erroneous readings often result from attempts to measure temperature coefficient of input offset voltage. This
parameter is actually a calculation using input offset voltage measurements obtained at two different
temperatures. When one (or both) of the temperatures is below freezing, moisture can collect on both the device
and the test socket. This moisture results in leakage and contact resistance, which can cause erroneous input
offset voltage readings. The isolation techniques previously mentioned have no effect on the leakage since the
moisture also covers the isolation metal itself, thereby rendering it useless. It is suggested that these
measurements be performed at temperatures above freezing to minimize error.
14
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢅ ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢆ ꢅ ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢇ ꢅ ꢀꢁ ꢂꢃ ꢄꢁ ꢄ
ꢍꢎꢏ ꢂꢐꢌ ꢐꢋ ꢑ ꢒꢓꢆ ꢁ ꢋ ꢍꢏꢎ ꢆꢀ ꢐꢋ ꢑꢆꢁ ꢆꢊ ꢍ ꢁꢐ ꢔꢐ ꢏꢎ ꢌ
ꢁꢈ
ꢉ
ꢂ
ꢊ
ꢋ
ꢌ
SLOS052D − OCTOBER 1987 − REVISED OCTOBER 2005
PARAMETER MEASUREMENT INFORMATION
full-power response
Full-power response, the frequency above which the operational amplifier slew rate limits the output voltage
swing, is often specified two ways: full-linear response and full-peak response. The full-linear response is
generally measured by monitoring the distortion level of the output while increasing the frequency of a sinusoidal
input signal until the maximum frequency is found above which the output contains significant distortion. The
full-peak response is defined as the maximum output frequency, without regard to distortion, above which full
peak-to-peak output swing cannot be maintained.
Because there is no industry-wide accepted value for significant distortion, the full-peak response is specified
in this data sheet and is measured using the circuit of Figure 1. The initial setup involves the use of a sinusoidal
input to determine the maximum peak-to-peak output of the device (the amplitude of the sinusoidal wave is
increased until clipping occurs). The sinusoidal wave is then replaced with a square wave of the same
amplitude. The frequency is then increased until the maximum peak-to-peak output can no longer be maintained
(see Figure 5). A square wave is used to allow a more accurate determination of the point at which the maximum
peak-to-peak output is reached.
(a) f = 100 kHz
(b) B
OM
> f > 100 kHz
(c) f = B
OM
(d) f > B
OM
Figure 5. Full-Power-Response Output Signal
test time
Inadequate test time is a frequent problem, especially when testing CMOS high-volume, short-test-time
environment. Internal capacitances are inherently higher in CMOS devices and require longer test times than
their bipolar and BiFET counterparts. The problem becomes more pronounced with reduced supply levels and
lower temperatures.
15
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢁ ꢃ ꢅ ꢀ ꢁ ꢂ ꢃꢄ ꢁꢃ ꢆ ꢅ ꢀꢁ ꢂꢃ ꢄ ꢁ ꢃꢇ ꢅ ꢀꢁ ꢂꢃ ꢄ ꢁ ꢄ
ꢈ
ꢁ
ꢉ
ꢂ
ꢊ
ꢋ
ꢌ
ꢍꢎ ꢏꢂꢐ ꢌ ꢐ ꢋꢑ ꢒꢓ ꢆꢁ ꢋ ꢍꢏ ꢎꢆꢀ ꢐꢋ ꢑꢆꢁ ꢆꢊ ꢍꢁ ꢐꢔ ꢐꢏ ꢎꢌ
SLOS052D − OCTOBER 1987 − REVISED OCTOBER 2005
TYPICAL CHARACTERISTICS
Table of Graphs
FIGURE
6, 7
V
IO
Input offset voltage
Distribution
α
VIO
Temperature coefficient of input offset voltage
Distribution
8, 9
vs High-level output current
vs Supply voltage
vs Free-air temperature
10, 11
12
13
V
High-level output voltage
OH
OL
vs Differential input voltage
vs Free-air temperature
vs Low-level output current
14,16
15,17
18, 19
V
Low-level output voltage
vs Supply voltage
vs Free-air temperature
vs Frequency
20
21
32, 33
A
VD
Large-signal differential voltage amplification
I
I
Input bias current
vs Free-air temperature
vs Free-air temperature
vs Supply voltage
22
22
23
IB
Input offset current
IO
V
Common-mode input voltage
IC
vs Supply voltage
vs Free-air temperature
24
25
I
Supply current
Slew rate
DD
vs Supply voltage
vs Free-air temperature
26
27
SR
Normalized slew rate
vs Free-air temperature
vs Frequency
28
29
V
B
Maximum peak-to-peak output voltage
O(PP)
vs Free-air temperature
vs Supply voltage
30
31
Unity-gain bandwidth
Phase margin
1
vs Supply voltage
vs Free-air temperature
vs Capacitive Load
34
35
36
φ
m
V
n
Equivalent input noise voltage
Phase shift
vs Frequency
vs Frequency
37
32, 33
16
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢅ ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢆ ꢅ ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢇ ꢅ ꢀꢁ ꢂꢃ ꢄꢁ ꢄ
ꢍꢎꢏ ꢂꢐꢌ ꢐꢋ ꢑ ꢒꢓꢆ ꢁ ꢋ ꢍꢏꢎ ꢆꢀ ꢐꢋ ꢑꢆꢁ ꢆꢊ ꢍ ꢁꢐ ꢔꢐ ꢏꢎ ꢌ
ꢁ
ꢈ
ꢉ
ꢂꢊ
ꢋ
ꢌ
SLOS052D − OCTOBER 1987 − REVISED OCTOBER 2005
TYPICAL CHARACTERISTICS
DISTRIBUTION OF TLC27L2
INPUT OFFSET VOLTAGE
DISTRIBUTION OF TLC27L2
INPUT OFFSET VOLTAGE
70
60
50
40
30
20
10
0
70
60
50
40
30
20
10
0
905 Amplifiers Tested From 6 Wafer Lots
905 Amplifiers Tested From 6 Wafer Lots
V
= 10 V
V
= 5 V
DD
T = 25°C
A
DD
= 25°C
T
A
P Package
P Package
−5 −4 −3 −2 −1
0
1
2
3
4
5
−5 −4 −3 −2 −1
0
1
2
3
4
5
V
IO
− Input Offset Voltage − mV
V
IO
− Input Offset Voltage − mV
Figure 6
Figure 7
DISTRIBUTION OF TLC27LC AND TLC27L7
INPUT OFFSET VOLTAGE
DISTRIBUTION OF TLC27LC AND TLC27L7
INPUT OFFSET VOLTAGE
TEMPERATURE COEFFICIENT
TEMPERATURE COEFFICIENT
70
70
60
50
40
30
20
10
0
356 Amplifiers Tested From 8 Wafer Lots
356 Amplifiers Tested From 8 Wafer Lots
V
T
= 5 V
V
T
= 10 V
DD
= 25°C to 125°C
DD
= 25°C to 125°C
60
50
40
30
20
10
0
A
A
P Package
Outliers:
(1) 19.2 µV/°C
(1) 12.1 µV/°C
P Package
Outliers:
(1) 18.7 µV/°C
(1) 11.6 µV/°C
−10 −8 −6 −4 −2
0
2
4
6
8
10
−10 −8 −6 −4 −2
0
2
4
6
8
10
α
VIO
− Temperature Coefficient − µV/°C
α
VIO
− Temperature Coefficient − µV/°C
Figure 8
Figure 9
17
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢁ ꢃ ꢅ ꢀ ꢁ ꢂ ꢃꢄ ꢁꢃ ꢆ ꢅ ꢀꢁ ꢂꢃ ꢄ ꢁ ꢃꢇ ꢅ ꢀꢁ ꢂꢃ ꢄ ꢁ ꢄ
ꢈ
ꢁ
ꢉ
ꢂ
ꢊ
ꢋ
ꢌ
ꢍꢎ ꢏꢂꢐ ꢌ ꢐ ꢋꢑ ꢒꢓ ꢆꢁ ꢋ ꢍꢏ ꢎꢆꢀ ꢐꢋ ꢑꢆꢁ ꢆꢊ ꢍꢁ ꢐꢔ ꢐꢏ ꢎꢌ
SLOS052D − OCTOBER 1987 − REVISED OCTOBER 2005
†
TYPICAL CHARACTERISTICS
HIGH-LEVEL OUTPUT VOLTAGE
HIGH-LEVEL OUTPUT VOLTAGE
vs
vs
HIGH-LEVEL OUTPUT CURRENT
HIGH-LEVEL OUTPUT CURRENT
5
4
3
2
1
0
16
14
12
10
8
V
T
= 100 mV
= 25°C
V
T
= 100 mV
ID
A
ID
= 25°C
A
V
= 16 V
DD
V
= 5 V
DD
V
DD
= 4 V
V
= 10 V
DD
V
DD
= 3 V
6
4
2
0
0
− 2
− 4
− 6
− 8
− 10
0
− 5 − 10 − 15 − 20 − 25 − 30 − 35 − 40
I
− High-Level Output Current − mA
I
− High-Level Output Current − mA
OH
OH
Figure 10
Figure 11
HIGH-LEVEL OUTPUT VOLTAGE
vs
HIGH-LEVEL OUTPUT VOLTAGE
vs
FREE-AIR TEMPERATURE
SUPPLY VOLTAGE
V
DD
−1.6
−1.7
−1.8
−1.9
−2
16
14
12
10
8
V
= 100 mV
= 10 kΩ
= 25°C
I
= −5 mA
ID
L
OH
R
T
V
ID
= 100 mA
V
DD
= 5 V
A
V
DD
= 10 V
−2.1
−2.2
−2.3
−2.4
6
4
2
0
−75 −50 −25
0
20
50
75
100 125
0
2
4
V
6
8
10
12
14
16
T
− Free-Air Temperature − °C
A
− Supply Voltage − V
DD
Figure 12
Figure 13
†
Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices.
18
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢅ ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢆ ꢅ ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢇ ꢅ ꢀꢁ ꢂꢃ ꢄꢁ ꢄ
ꢍꢎꢏ ꢂꢐꢌ ꢐꢋ ꢑ ꢒꢓꢆ ꢁ ꢋ ꢍꢏꢎ ꢆꢀ ꢐꢋ ꢑꢆꢁ ꢆꢊ ꢍ ꢁꢐ ꢔꢐ ꢏꢎ ꢌ
ꢁ
ꢈ
ꢉ
ꢂꢊ
ꢋ
ꢌ
SLOS052D − OCTOBER 1987 − REVISED OCTOBER 2005
†
TYPICAL CHARACTERISTICS
LOW-LEVEL OUTPUT VOLTAGE
LOW-LEVEL OUTPUT VOLTAGE
vs
vs
DIFFERENTIAL INPUT VOLTAGE
FREE-AIR TEMPERATURE
700
600
500
400
300
500
450
400
350
300
250
V
= 5 V
= 5 mA
= 25°C
DD
V
= 10 V
= 5 mA
DD
I
OL
I
OL
T
A
T
A
= 25°C
V
= −100 mV
ID
V
V
= −100 mV
= −1 V
ID
ID
V
ID
= − 2.5 V
V
= −1 V
ID
0
0.5
V
1
1.5
2
2.5
3
3.3
4
0
1
V
2
3
4
5
6
7
8
9
10
− Common-Mode Input Voltage − V
− Common-Mode Input Voltage − V
IC
IC
Figure 14
Figure 15
LOW-LEVEL OUTPUT VOLTAGE
vs
LOW-LEVEL OUTPUT VOLTAGE
vs
FREE-AIR TEMPERATURE
DIFFERENTIAL INPUT VOLTAGE
800
700
600
500
400
300
200
100
0
900
800
700
600
500
400
300
200
100
0
I
V
V
= 5 mA
= −1 V
= 0.5 V
OL
ID
IC
I
V
T
= 5 mA
OL
= |V 2|
ID/
IC
= 25°C
A
V
= 5 V
DD
V
DD
= 5 V
V
DD
= 10 V
V
= 10 V
DD
−75 −50 −25
0
25
50
75
100 125
0
−1 −2 −3 −4 −5 −6 −7 −8 −9 −10
T
A
− Free-Air Temperature − °C
V
ID
− Differential Input Voltage − V
Figure 16
Figure 17
†
Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices.
19
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢁ ꢃ ꢅ ꢀ ꢁ ꢂ ꢃꢄ ꢁꢃ ꢆ ꢅ ꢀꢁ ꢂꢃ ꢄ ꢁ ꢃꢇ ꢅ ꢀꢁ ꢂꢃ ꢄ ꢁ ꢄ
ꢈ
ꢁ
ꢉ
ꢂ
ꢊꢋ
ꢌ
ꢍꢎ ꢏꢂꢐ ꢌ ꢐ ꢋꢑ ꢒꢓ ꢆꢁ ꢋ ꢍꢏ ꢎꢆꢀ ꢐꢋ ꢑꢆꢁ ꢆꢊ ꢍꢁ ꢐꢔ ꢐꢏ ꢎꢌ
SLOS052D − OCTOBER 1987 − REVISED OCTOBER 2005
†
TYPICAL CHARACTERISTICS
LOW-LEVEL OUTPUT VOLTAGE
LOW-LEVEL OUTPUT VOLTAGE
vs
vs
LOW-LEVEL OUTPUT CURRENT
LOW-LEVEL OUTPUT CURRENT
1
0.9
0.8
0.7
0.6
0.5
0.4
0.3
0.2
0.1
0
3
2.5
2
V
V
T
A
= −1 V
= 0.5 V
= 25°C
ID
V
V
= −1 V
= 0.5 V
ID
IC
IC
T
A
= 25°C
V
= 16 V
DD
V
= 5 V
DD
V
= 4 V
DD
V
= 10 V
DD
V
= 3 V
DD
1.5
1
0.5
0
0
1
I
2
3
4
5
6
7
8
0
5
10
15
20
25
30
− Low-Level Output Current − mA
OL
I
− Low-Level Output Current − mA
OL
Figure 18
Figure 19
LARGE-SIGNAL
LARGE-SIGNAL
DIFFERENTIAL VOLTAGE AMPLIFICATION
DIFFERENTIAL VOLTAGE AMPLIFICATION
vs
vs
SUPPLY VOLTAGE
FREE-AIR TEMPERATURE
2000
1800
1600
1400
1200
1000
800
2000
1800
1600
1400
1200
1000
800
T
A
= −55°C
R
= 1 MΩ
R
= 1 MΩ
L
L
−40°C
= 0°C
T
A
V
DD
= 10 V
25°C
70°C
85°C
600
600
V
DD
= 5 V
400
400
125°C
200
200
0
0
0
2
4
6
8
10
12
14
16
−75 −50 −25
0
25
50
75
100 125
V
DD
− Supply Voltage − V
T
A
− Free-Air Temperature − °C
Figure 20
Figure 21
†
Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices.
20
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢅ ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢆ ꢅ ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢇ ꢅ ꢀꢁ ꢂꢃ ꢄꢁ ꢄ
ꢍꢎꢏ ꢂꢐꢌ ꢐꢋ ꢑ ꢒꢓꢆ ꢁ ꢋ ꢍꢏꢎ ꢆꢀ ꢐꢋ ꢑꢆꢁ ꢆꢊ ꢍ ꢁꢐ ꢔꢐ ꢏꢎ ꢌ
ꢁꢈ
ꢉ
ꢂꢊ
ꢋ
ꢌ
SLOS052D − OCTOBER 1987 − REVISED OCTOBER 2005
†
TYPICAL CHARACTERISTICS
COMMON-MODE
INPUT VOLTAGE POSITIVE LIMIT
vs
INPUT BIAS CURRENT AND INPUT OFFSET CURRENT
vs
FREE-AIR TEMPERATURE
SUPPLY VOLTAGE
10000
1000
100
10
16
14
12
10
8
V
V
= 10 V
DD
= 5 V
T
A
= 25°C
IC
See Note A
I
IB
I
IO
6
4
1
2
0.1
0
25
45
A
65
85
105
125
0
2
4
6
8
10
12
14
16
T
− Free-Air Temperature − °C
V
DD
− Supply Voltage − V
NOTE A: The typical values of input bias current and input offset
current below 5 pA were determined mathematically.
Figure 22
Figure 23
SUPPLY CURRENT
vs
SUPPLY CURRENT
vs
SUPPLY VOLTAGE
FREE-AIR TEMPERATURE
90
60
50
40
30
20
10
0
T
= −55°C
A
V
= V /2
DD
V = V /2
O DD
O
80
70
60
50
40
30
20
10
0
No Load
No Load
−40°C
V
DD
= 10 V
0°C
25°C
70°C
V
DD
= 5 V
125°C
0
2
4
6
8
10
12
14
16
−75 −50 −25
0
25
50
75
100 125
V
DD
− Supply Voltage − V
T
A
− Free-Air Temperature − °C
Figure 24
Figure 25
†
Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices.
21
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢁ ꢃ ꢅ ꢀ ꢁ ꢂ ꢃꢄ ꢁꢃ ꢆ ꢅ ꢀꢁ ꢂꢃ ꢄ ꢁ ꢃꢇ ꢅ ꢀꢁ ꢂꢃ ꢄ ꢁ ꢄ
ꢈ
ꢁ
ꢉ
ꢂ
ꢊꢋ
ꢌ
ꢍꢎ ꢏꢂꢐ ꢌ ꢐ ꢋꢑ ꢒꢓ ꢆꢁ ꢋ ꢍꢏ ꢎꢆꢀ ꢐꢋ ꢑꢆꢁ ꢆꢊ ꢍꢁ ꢐꢔ ꢐꢏ ꢎꢌ
SLOS052D − OCTOBER 1987 − REVISED OCTOBER 2005
†
TYPICAL CHARACTERISTICS
SLEW RATE
vs
SLEW RATE
vs
SUPPLY VOLTAGE
FREE-AIR TEMPERATURE
0.07
0.06
0.05
0.04
0.03
0.07
0.06
0.05
0.04
0.03
0.02
0.01
0.00
R
C
A
=1 MΩ
= 20 pF
= 1
A
= 1
= 1 V
=1 MΩ
= 20 pF
= 25°C
L
L
V
V
V
V
= 10 V
= 5.5 V
DD
I(PP)
V
I(PP)
R
C
T
L
L
See Figure 1
A
See Figure 1
V
V
= 10 V
DD
= 1 V
I(PP)
V
V
= 5 V
DD
0.02
0.01
0.00
= 1 V
I(PP)
V
= 5 V
= 2.5 V
DD
V
I(PP)
−75 −50 −25
0
25
50
75
100 125
16
0
2
4
6
8
10
12
14
TA − Free-Air Temperature − °C
V
DD
− Supply Voltage − V
Figure 26
Figure 27
NORMALIZED SLEW RATE
vs
MAXIMUM-PEAK-TO-PEAK OUTPUT VOLTAGE
vs
FREE-AIR TEMPERATURE
FREQUENCY
1.4
1.3
10
9
8
7
6
5
4
3
2
1
0
A
= 1
V
V
IPP
= 1 V
=1 MΩ
= 20 pF
V
= 10 V
DD
R
C
L
L
1.2
1.1
1
T
A
= 125°C
= 25°C
= −55°C
V
DD
= 10 V
T
A
T
A
V
DD
= 5 V
V
DD
= 5 V
0.9
0.8
0.7
0.6
0.5
R
= 1 MΩ
L
See Figure 1
−75 −50 −25
0
25
50
75
100 125
0.1
1
10
100
T
A
− Free-Air Temperature − °C
f − Frequency − kHz
Figure 28
Figure 29
†
Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices.
22
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢅ ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢆ ꢅ ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢇ ꢅ ꢀꢁ ꢂꢃ ꢄꢁ ꢄ
ꢍꢎꢏ ꢂꢐꢌ ꢐꢋ ꢑ ꢒꢓꢆ ꢁ ꢋ ꢍꢏꢎ ꢆꢀ ꢐꢋ ꢑꢆꢁ ꢆꢊ ꢍ ꢁꢐ ꢔꢐ ꢏꢎ ꢌ
ꢁꢈ
ꢉ
ꢂ
ꢊ
ꢋ
ꢌ
SLOS052D − OCTOBER 1987 − REVISED OCTOBER 2005
†
TYPICAL CHARACTERISTICS
UNITY-GAIN BANDWIDTH
UNITY-GAIN BANDWIDTH
vs
vs
FREE-AIR TEMPERATURE
SUPPLY VOLTAGE
150
130
110
90
140
130
120
110
100
90
V
= 5 V
DD
V = 10 mV
V = 10 mV
I
I
C
C
= 20 pF
L
= 20 pF
L
T
A
= 25°C
See Figure 3
See Figure 3
80
70
70
50
60
50
30
0
2
4
6
8
10
12
14
16
−75 −50 −25
0
25
50
75
100 125
T
A
− Free-Air Temperature − °C
V
DD
− Supply Voltage − V
Figure 30
Figure 31
LARGE-SIGNAL DIFFERENTIAL VOLTAGE
AMPLIFICATION AND PHASE SHIFT
vs
FREQUENCY
7
6
5
10
10
10
V
= 10 V
= 1 MΩ
= 25°C
DD
R
T
A
L
0°
4
3
10
10
30°
60°
A
VD
2
1
10
10
90°
Phase Shift
120°
1
150°
180°
0.1
1
10
100
1 k
10 k
100 k
1 M
f − Frequency − Hz
Figure 32
†
Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices.
23
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢁ ꢃ ꢅ ꢀ ꢁ ꢂ ꢃꢄ ꢁꢃ ꢆ ꢅ ꢀꢁ ꢂꢃ ꢄ ꢁ ꢃꢇ ꢅ ꢀꢁ ꢂꢃ ꢄ ꢁ ꢄ
ꢈ
ꢁ
ꢉ
ꢂ
ꢊ
ꢋ
ꢌ
ꢍ
ꢎ
ꢏ
ꢂ
ꢐ
ꢌ
ꢐ
ꢋ
ꢑ
ꢒ
ꢓ
ꢆ
ꢁ
ꢋ
ꢍ
ꢏ
ꢎ
ꢆ
ꢀ
ꢐ
ꢋ
ꢑ
ꢆ
ꢁ
ꢆ
ꢊ
ꢍ
ꢁ
ꢐ
ꢔ
ꢐ
ꢏ
ꢎ
ꢌ
SLOS052D − OCTOBER 1987 − REVISED OCTOBER 2005
†
TYPICAL CHARACTERISTICS
LARGE-SIGNAL DIFFERENTIAL VOLTAGE
AMPLIFICATION AND PHASE SHIFT
vs
FREQUENCY
7
6
10
10
V
= 10 V
= 1 MΩ
= 25°C
DD
R
T
A
L
5
4
0°
10
10
30°
60°
A
VD
3
2
10
10
90°
Phase Shift
1
10
120°
1
150°
180°
0.1
1
10
100
1 k
10 k
100 k
1 M
f − Frequency − Hz
Figure 33
PHASE MARGIN
vs
PHASE MARGIN
vs
SUPPLY VOLTAGE
FREE-AIR TEMPERATURE
42°
40°
38°
40°
36°
V = 10 mV
V
= 5 mV
I
DD
V = 10 mV
C
= 20 pF
L
I
C
T
A
= 25°C
= 20 pF
L
See Figure 3
See Figure 3
32°
36°
34°
32°
30°
28°
24°
20°
−75 − 50 −25
0
25
50
75
100 125
0
2
4
6
8
10
12
14
16
V
DD
− Supply Voltage − V
T
A
− Free-Air Temperature − °C
Figure 34
Figure 35
†
Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices.
24
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢅ ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢆ ꢅ ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢇ ꢅ ꢀꢁ ꢂꢃ ꢄꢁ ꢄ
ꢍꢎꢏ ꢂꢐꢌ ꢐꢋ ꢑ ꢒꢓꢆ ꢁ ꢋ ꢍꢏꢎ ꢆꢀ ꢐꢋ ꢑꢆꢁ ꢆꢊ ꢍ ꢁꢐ ꢔꢐ ꢏꢎ ꢌ
ꢁꢈ
ꢉ
ꢂꢊ
ꢋ
ꢌ
SLOS052D − OCTOBER 1987 − REVISED OCTOBER 2005
TYPICAL CHARACTERISTICS
PHASE MARGIN
vs
EQUIVALENT INPUT NOISE VOLTAGE
vs
CAPACITIVE LOAD
FREQUENCY
37°
35°
33°
31°
29°
27°
25°
200
175
150
V
= 5 mV
DD
V
= 5 V
DD
V = 10 mV
I
R
T
A
= 20 Ω
= 25°C
S
T
= 25°C
A
See Figure 3
See Figure 2
125
100
75
50
25
0
100
10 20 30 40 50 60 70 80 90
0
1
10
100
1000
C
− Capacitive Load − pF
f − Frequency − Hz
L
Figure 36
Figure 37
25
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢁ ꢃ ꢅ ꢀ ꢁ ꢂ ꢃꢄ ꢁꢃ ꢆ ꢅ ꢀꢁ ꢂꢃ ꢄ ꢁ ꢃꢇ ꢅ ꢀꢁ ꢂꢃ ꢄ ꢁ ꢄ
ꢈ
ꢁ
ꢉ
ꢂ
ꢊꢋ
ꢌ
ꢍꢎ ꢏꢂꢐ ꢌ ꢐ ꢋꢑ ꢒꢓ ꢆꢁ ꢋ ꢍꢏ ꢎꢆꢀ ꢐꢋ ꢑꢆꢁ ꢆꢊ ꢍꢁ ꢐꢔ ꢐꢏ ꢎꢌ
SLOS052D − OCTOBER 1987 − REVISED OCTOBER 2005
APPLICATION INFORMATION
single-supply operation
While the TLC27L2 and TLC27L7 perform well using dual power supplies (also called balanced or split
supplies), the design is optimized for single-supply operation. This design includes an input common-mode
voltage range that encompasses ground as well as an output voltage range that pulls down to ground. The
supply voltage range extends down to 3 V (C-suffix types), thus allowing operation with supply levels commonly
available for TTL and HCMOS; however, for maximum dynamic range, 16-V single-supply operation is
recommended.
Many single-supply applications require that a voltage be applied to one input to establish a reference level that
is above ground. A resistive voltage divider is usually sufficient to establish this reference level (see Figure 38).
The low input bias current of the TLC27L2 and TLC27L7 permits the use of very large resistive values to
implement the voltage divider, thus minimizing power consumption.
The TLC27L2 and TLC27L7 work well in conjunction with digital logic; however, when powering both linear
devices and digital logic from the same power supply, the following precautions are recommended:
1. Power the linear devices from separate bypassed supply lines (see Figure 39); otherwise, the linear
device supply rails can fluctuate due to voltage drops caused by high switching currents in the digital
logic.
2. Use proper bypass techniques to reduce the probability of noise-induced errors. Single capacitive
decoupling is often adequate; however, high-frequency applications may require RC decoupling.
V
DD
R4
R1
R3
R2
−
V
I
R3
V
O
V
+ V
+
REF
DD
R1 ) R3
V
REF
R4
R2
ǒVREF –V Ǔ
V
+
) V
C
O
I
REF
0.01 µF
Figure 38. Inverting Amplifier With Voltage Reference
−
Power
Supply
Logic
Logic
Logic
V
O
+
(a) COMMON SUPPLY RAILS
−
+
Power
Supply
Logic
Logic
Logic
V
O
(b) SEPARATE BYPASSED SUPPLY RAILS (preferred)
Figure 39. Common Versus Separate Supply Rails
26
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢅ ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢆ ꢅ ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢇ ꢅ ꢀꢁ ꢂꢃ ꢄꢁ ꢄ
ꢍꢎꢏ ꢂꢐꢌ ꢐꢋ ꢑ ꢒꢓꢆ ꢁ ꢋ ꢍꢏꢎ ꢆꢀ ꢐꢋ ꢑꢆꢁ ꢆꢊ ꢍ ꢁꢐ ꢔꢐ ꢏꢎ ꢌ
ꢁ
ꢈ
ꢉ
ꢂꢊ
ꢋ
ꢌ
SLOS052D − OCTOBER 1987 − REVISED OCTOBER 2005
APPLICATION INFORMATION
input characteristics
The TLC27L2 and TLC27L7 are specified with a minimum and a maximum input voltage that, if exceeded at
either input, could cause the device to malfunction. Exceeding this specified range is a common problem,
especially in single-supply operation. Note that the lower range limit includes the negative rail, while the upper
range limit is specified at V
−1 V at T = 25°C and at V
−1.5 V at all other temperatures.
DD
A
DD
The use of the polysilicon-gate process and the careful input circuit design gives the TLC27L2 and TLC27L7
very good input offset voltage drift characteristics relative to conventional metal-gate processes. Offset voltage
drift in CMOS devices is highly influenced by threshold voltage shifts caused by polarization of the phosphorus
dopant implanted in the oxide. Placing the phosphorus dopant in a conductor (such as a polysilicon gate)
alleviates the polarization problem, thus reducing threshold voltage shifts by more than an order of magnitude.
The offset voltage drift with time has been calculated to be typically 0.1 µV/month, including the first month of
operation.
Because of the extremely high input impedance and resulting low bias current requirements, the TLC27L2 and
TLC27L7 are well suited for low-level signal processing; however, leakage currents on printed circuit boards
and sockets can easily exceed bias current requirements and cause a degradation in device performance. It
is good practice to include guard rings around inputs (similar to those of Figure 4 in the Parameter Measurement
Information section). These guards should be driven from a low-impedance source at the same voltage level
as the common-mode input (see Figure 40).
Unused amplifiers should be connected as grounded unity-gain followers to avoid possible oscillation.
noise performance
The noise specifications in operational amplifier circuits are greatly dependent on the current in the first-stage
differential amplifier. The low input bias current requirements of the TLC27L2 and TLC27L7 result in a low noise
current, which is insignificant in most applications. This feature makes the devices especially favorable over
bipolar devices when using values of circuit impedance greater than 50 kΩ, since bipolar devices exhibit greater
noise currents.
−
+
−
+
−
+
V
I
V
O
V
O
V
O
V
I
V
I
(a) NONINVERTING AMPLIFIER
(b) INVERTING AMPLIFIER
(c) UNITY-GAIN AMPLIFIER
Figure 40. Guard-Ring Schemes
output characteristics
The output stage of the TLC27L2 and TLC27L7 is designed to sink and source relatively high amounts of current
(see typical characteristics). If the output is subjected to a short-circuit condition, this high current capability can
cause device damage under certain conditions. Output current capability increases with supply voltage.
All operating characteristics of the TLC27L2 and TLC27L7 were measured using a 20-pF load. The devices
drive higher capacitive loads; however, as output load capacitance increases, the resulting response pole
occurs at lower frequencies, thereby causing ringing, peaking, or even oscillation (see Figure 41). In many
cases, adding a small amount of resistance in series with the load capacitance alleviates the problem.
27
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢁ ꢃ ꢅ ꢀ ꢁ ꢂ ꢃꢄ ꢁꢃ ꢆ ꢅ ꢀꢁ ꢂꢃ ꢄ ꢁ ꢃꢇ ꢅ ꢀꢁ ꢂꢃ ꢄ ꢁ ꢄ
ꢈ
ꢁ
ꢉ
ꢂ
ꢊꢋ
ꢌ
ꢍ
ꢎ
ꢏ
ꢂ
ꢐ
ꢌ
ꢐ
ꢋ
ꢑ
ꢒ
ꢓ
ꢆ
ꢁ
ꢋ
ꢍ
ꢏ
ꢎ
ꢆ
ꢀ
ꢐ
ꢋ
ꢑ
ꢆ
ꢁ
ꢆ
ꢊ
ꢍ
ꢁ
ꢐ
ꢔ
ꢐ
ꢏ
ꢎ
ꢌ
SLOS052D − OCTOBER 1987 − REVISED OCTOBER 2005
APPLICATION INFORMATION
output characteristics (continued)
(a) C = 20 pF, R = NO LOAD
(b) C = 260 pF, R = NO LOAD
L
L
L
L
2.5 V
−
T
= 25°C
A
f = 1 kHz
= 1 V
V
O
V
+
I(PP)
V
I
C
L
−2.5 V
(d) TEST CIRCUIT
(c) C = 310 pF, R = NO LOAD
L
L
Figure 41. Effect of Capacitive Loads and Test Circuit
Although the TLC27L2 and TLC27L7 possess excellent high-level output voltage and current capability,
methods for boosting this capability are available, if needed. The simplest method involves the use of a pullup
resistor (R ) connected from the output to the positive supply rail (see Figure 42). There are two disadvantages
P
to the use of this circuit. First, the NMOS pulldown transistor N4 (see equivalent schematic) must sink a
comparatively large amount of current. In this circuit, N4 behaves like a linear resistor with an on-resistance
between approximately 60 Ω and 180 Ω, depending on how hard the operational amplifier input is driven. With
very low values of R , a voltage offset from 0 V at the output occurs. Second, pullup resistor R acts as a
P
P
drain load to N4 and the gain of the operational amplifier is reduced at output voltage levels where N5 is not
supplying the output current.
28
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢅ ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢆ ꢅ ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢇ ꢅ ꢀꢁ ꢂꢃ ꢄꢁ ꢄ
ꢍꢎꢏ ꢂꢐꢌ ꢐꢋ ꢑ ꢒꢓꢆ ꢁ ꢋ ꢍꢏꢎ ꢆꢀ ꢐꢋ ꢑꢆꢁ ꢆꢊ ꢍ ꢁꢐ ꢔꢐ ꢏꢎ ꢌ
ꢁ
ꢈ
ꢉ
ꢂꢊ
ꢋ
ꢌ
SLOS052D − OCTOBER 1987 − REVISED OCTOBER 2005
APPLICATION INFORMATION
output characteristics (continued)
V
DD
R
V
I
+
−
P
I
I
P
C
V
O
F
R2
I
L
−
R1
R
L
V
O
+
V
–V
DD
O
R
+
P
I
) I ) I
F
L
P
I
= Pullup current required
P
by the operational amplifier
(typically 500 µA)
Figure 43. Compensation for
Input Capacitance
Figure 42. Resistive Pullup to Increase V
OH
feedback
Operational amplifier circuits nearly always employ feedback, and since feedback is the first prerequisite for
oscillation, some caution is appropriate. Most oscillation problems result from driving capacitive loads
(discussed previously) and ignoring stray input capacitance. A small-value capacitor connected in parallel with
the feedback resistor is an effective remedy (see Figure 43). The value of this capacitor is optimized empirically.
electrostatic discharge protection
The TLC27L2 and TLC27L7 incorporate an internal electrostatic discharge (ESD) protection circuit that
prevents functional failures at voltages up to 2000 V as tested under MIL-STD-883C, Method 3015.2. Care
should be exercised, however, when handling these devices, as exposure to ESD may result in the degradation
of the device parametric performance. The protection circuit also causes the input bias currents to be
temperature dependent and have the characteristics of a reverse-biased diode.
latch-up
Because CMOS devices are susceptible to latch-up due to their inherent parasitic thyristors, the TLC27L2 and
TLC27L7 inputs and outputs were designed to withstand −100-mA surge currents without sustaining latch-up;
however, techniques should be used to reduce the chance of latch-up whenever possible. Internal protection
diodes should not, by design, be forward biased. Applied input and output voltage should not exceed the supply
voltage by more than 300 mV. Care should be exercised when using capacitive coupling on pulse generators.
Supply transients should be shunted by the use of decoupling capacitors (0.1 µF typical) located across the
supply rails as close to the device as possible.
The current path established if latch-up occurs is usually between the positive supply rail and ground and can
be triggered by surges on the supply lines and/or voltages on either the output or inputs that exceed the supply
voltage. Once latch-up occurs, the current flow is limited only by the impedance of the power supply and the
forward resistance of the parasitic thyristor and usually results in the destruction of the device. The chance of
latch-up occurring increases with increasing temperature and supply voltages.
29
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢁ ꢃ ꢅ ꢀ ꢁ ꢂ ꢃꢄ ꢁꢃ ꢆ ꢅ ꢀꢁ ꢂꢃ ꢄ ꢁ ꢃꢇ ꢅ ꢀꢁ ꢂꢃ ꢄ ꢁ ꢄ
ꢈ
ꢁ
ꢉ
ꢂ
ꢊꢋ
ꢌ
ꢍꢎ ꢏꢂꢐ ꢌ ꢐ ꢋꢑ ꢒꢓ ꢆꢁ ꢋ ꢍꢏ ꢎꢆꢀ ꢐꢋ ꢑꢆꢁ ꢆꢊ ꢍꢁ ꢐꢔ ꢐꢏ ꢎꢌ
SLOS052D − OCTOBER 1987 − REVISED OCTOBER 2005
APPLICATION INFORMATION
1/2
TLC27L2
+
−
V
O1
500 kΩ
5 V
500 kΩ
+
−
V
O2
1/2
TLC27L2
0.1 µF
500 kΩ
500 kΩ
Figure 44. Multivibrator
100 kΩ
V
DD
100 kΩ
100 kΩ
Set
+
−
1/2
TLC27L2
Reset
33 kΩ
NOTE: V
= 5 V to 16 V
DD
Figure 45. Set/Reset Flip-Flop
30
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢅ ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢆ ꢅ ꢀ ꢁꢂ ꢃ ꢄ ꢁꢃ ꢇ ꢅ ꢀꢁ ꢂꢃ ꢄꢁ ꢄ
ꢍꢎꢏ ꢂꢐꢌ ꢐꢋ ꢑ ꢒꢓꢆ ꢁ ꢋ ꢍꢏꢎ ꢆꢀ ꢐꢋ ꢑꢆꢁ ꢆꢊ ꢍ ꢁꢐ ꢔꢐ ꢏꢎ ꢌ
ꢁꢈ
ꢉ
ꢂꢊ
ꢋ
ꢌ
SLOS052D − OCTOBER 1987 − REVISED OCTOBER 2005
APPLICATION INFORMATION
V
DD
1/2
TLC27L7
V
I
+
−
V
O
90 kΩ
V
DD
C
S
1
X1
B
1
2
TLC4066
A
C
S
S
2
100
SELECT:
A
V
1
1
9 kΩ
1 kΩ
10
S
2
X2
B
Analog
Switch
A
2
NOTE: V
DD
= 5 V to 12 V
Figure 46. Amplifier With Digital Gain Selection
10 kΩ
V
DD
20 kΩ
−
+
V
I
V
O
1/2
TLC27L2
100 kΩ
NOTE: V
DD
= 5 V to 16 V
Figure 47. Full-Wave Rectifier
31
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢁ ꢃ ꢅ ꢀ ꢁ ꢂ ꢃꢄ ꢁꢃ ꢆ ꢅ ꢀꢁ ꢂꢃ ꢄ ꢁ ꢃꢇ ꢅ ꢀꢁ ꢂꢃ ꢄ ꢁ ꢄ
ꢈ
ꢁ
ꢉ
ꢂ
ꢊꢋ
ꢌ
ꢍ
ꢎ
ꢏ
ꢂ
ꢐ
ꢌ
ꢐ
ꢋ
ꢑ
ꢒ
ꢓ
ꢆ
ꢁ
ꢋ
ꢍ
ꢏ
ꢎ
ꢆ
ꢀ
ꢐ
ꢋ
ꢑ
ꢆ
ꢁ
ꢆ
ꢊ
ꢍ
ꢁ
ꢐ
ꢔ
ꢐ
ꢏ
ꢎ
ꢌ
SLOS052D − OCTOBER 1987 − REVISED OCTOBER 2005
APPLICATION INFORMATION
0.016 µF
5 V
10 kΩ
10 kΩ
V
I
+
V
O
0.016 µF
−
1/2
TLC27L2
NOTE: Normalized to f = 1 kHz and R = 10 kΩ
c
L
Figure 48. Two-Pole Low-Pass Butterworth Filter
R2
100 kΩ
V
DD
R1
10 kΩ
V
V
−
+
IA
V
O
R1
10 kΩ
1/2
TLC27L7
IB
R2
100 kΩ
NOTE: V
V
= 5 V to 16 V
R2
DD
ǒVIB IAǓ
+
– V
O
R1
Figure 49. Difference Amplifier
32
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
PACKAGE OPTION ADDENDUM
www.ti.com
26-Aug-2020
PACKAGING INFORMATION
Orderable Device
Status Package Type Package Pins Package
Eco Plan
Lead finish/
Ball material
MSL Peak Temp
Op Temp (°C)
Device Marking
Samples
Drawing
Qty
(1)
(2)
(3)
(4/5)
(6)
TLC27L2ACD
TLC27L2ACDG4
TLC27L2ACDR
TLC27L2ACP
TLC27L2ACPS
TLC27L2AID
ACTIVE
SOIC
SOIC
SOIC
PDIP
SO
D
D
D
P
8
8
8
8
8
8
8
8
8
8
8
8
8
8
8
8
75
Green (RoHS
& no Sb/Br)
NIPDAU
Level-1-260C-UNLIM
Level-1-260C-UNLIM
Level-1-260C-UNLIM
N / A for Pkg Type
0 to 70
0 to 70
27L2AC
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
75
Green (RoHS
& no Sb/Br)
NIPDAU
NIPDAU
NIPDAU
NIPDAU
NIPDAU
NIPDAU
NIPDAU
NIPDAU
NIPDAU
NIPDAU
NIPDAU
NIPDAU
NIPDAU
NIPDAU
NIPDAU
27L2AC
27L2AC
TLC27L2AC
P27L2A
27L2AI
2500
50
Green (RoHS
& no Sb/Br)
0 to 70
Green (RoHS
& no Sb/Br)
0 to 70
PS
D
D
D
P
80
Green (RoHS
& no Sb/Br)
Level-1-260C-UNLIM
Level-1-260C-UNLIM
Level-1-260C-UNLIM
Level-1-260C-UNLIM
N / A for Pkg Type
0 to 70
SOIC
SOIC
SOIC
PDIP
SOIC
SOIC
SOIC
PDIP
SOIC
SOIC
SOIC
75
Green (RoHS
& no Sb/Br)
-40 to 85
-40 to 85
-40 to 85
-40 to 85
0 to 70
TLC27L2AIDR
TLC27L2AIDRG4
TLC27L2AIP
2500
2500
50
Green (RoHS
& no Sb/Br)
27L2AI
Green (RoHS
& no Sb/Br)
27L2AI
Green (RoHS
& no Sb/Br)
TLC27L2AI
27L2BC
27L2BC
27L2BC
TLC27L2BC
27L2BI
TLC27L2BCD
TLC27L2BCDR
TLC27L2BCDRG4
TLC27L2BCP
TLC27L2BID
D
D
D
P
75
Green (RoHS
& no Sb/Br)
Level-1-260C-UNLIM
Level-1-260C-UNLIM
Level-1-260C-UNLIM
N / A for Pkg Type
2500
2500
50
Green (RoHS
& no Sb/Br)
0 to 70
Green (RoHS
& no Sb/Br)
0 to 70
Green (RoHS
& no Sb/Br)
0 to 70
D
D
D
75
Green (RoHS
& no Sb/Br)
Level-1-260C-UNLIM
Level-1-260C-UNLIM
Level-1-260C-UNLIM
-40 to 85
-40 to 85
-40 to 85
TLC27L2BIDR
TLC27L2BIDRG4
2500
2500
Green (RoHS
& no Sb/Br)
27L2BI
Green (RoHS
& no Sb/Br)
27L2BI
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com
26-Aug-2020
Orderable Device
Status Package Type Package Pins Package
Eco Plan
Lead finish/
Ball material
MSL Peak Temp
Op Temp (°C)
Device Marking
Samples
Drawing
Qty
(1)
(2)
(3)
(4/5)
(6)
TLC27L2BIP
TLC27L2CD
ACTIVE
PDIP
SOIC
SOIC
SOIC
PDIP
PDIP
SO
P
D
8
8
8
8
8
8
8
8
8
8
8
8
8
8
8
8
8
50
Green (RoHS
& no Sb/Br)
NIPDAU
N / A for Pkg Type
Level-1-260C-UNLIM
Level-1-260C-UNLIM
Level-1-260C-UNLIM
N / A for Pkg Type
-40 to 85
0 to 70
TLC27L2BI
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
75
Green (RoHS
& no Sb/Br)
NIPDAU
NIPDAU
NIPDAU
NIPDAU
NIPDAU
NIPDAU
NIPDAU
NIPDAU
NIPDAU
NIPDAU
NIPDAU
NIPDAU
NIPDAU
NIPDAU
NIPDAU
NIPDAU
27L2C
TLC27L2CDG4
TLC27L2CDR
TLC27L2CP
D
75
Green (RoHS
& no Sb/Br)
0 to 70
27L2C
D
2500
50
Green (RoHS
& no Sb/Br)
0 to 70
27L2C
P
Green (RoHS
& no Sb/Br)
0 to 70
TLC27L2CP
TLC27L2CP
P27L2
TLC27L2CPE4
TLC27L2CPS
TLC27L2CPSR
TLC27L2CPWR
TLC27L2ID
P
50
Green (RoHS
& no Sb/Br)
N / A for Pkg Type
0 to 70
PS
PS
PW
D
80
Green (RoHS
& no Sb/Br)
Level-1-260C-UNLIM
Level-1-260C-UNLIM
Level-1-260C-UNLIM
Level-1-260C-UNLIM
Level-1-260C-UNLIM
Level-1-260C-UNLIM
Level-1-260C-UNLIM
N / A for Pkg Type
0 to 70
SO
2000
2000
75
Green (RoHS
& no Sb/Br)
0 to 70
P27L2
TSSOP
SOIC
SOIC
SOIC
SOIC
PDIP
TSSOP
TSSOP
SOIC
Green (RoHS
& no Sb/Br)
0 to 70
P27L2
Green (RoHS
& no Sb/Br)
-40 to 85
-40 to 85
-40 to 85
-40 to 85
-40 to 85
-40 to 85
-40 to 85
-55 to 125
27L2I
TLC27L2IDG4
TLC27L2IDR
TLC27L2IDRG4
TLC27L2IP
D
75
Green (RoHS
& no Sb/Br)
27L2I
D
2500
2500
50
Green (RoHS
& no Sb/Br)
27L2I
D
Green (RoHS
& no Sb/Br)
27L2I
P
Green (RoHS
& no Sb/Br)
TLC27L2IP
Y27L2
TLC27L2IPW
TLC27L2IPWR
TLC27L2MD
PW
PW
D
150
2000
75
Green (RoHS
& no Sb/Br)
Level-1-260C-UNLIM
Level-1-260C-UNLIM
Level-1-260C-UNLIM
Green (RoHS
& no Sb/Br)
Y27L2I
27L2M
Green (RoHS
& no Sb/Br)
Addendum-Page 2
PACKAGE OPTION ADDENDUM
www.ti.com
26-Aug-2020
Orderable Device
Status Package Type Package Pins Package
Eco Plan
Lead finish/
Ball material
MSL Peak Temp
Op Temp (°C)
Device Marking
Samples
Drawing
Qty
(1)
(2)
(3)
(4/5)
(6)
TLC27L2MDG4
TLC27L2MDRG4
TLC27L7CD
ACTIVE
SOIC
SOIC
SOIC
SOIC
PDIP
SO
D
D
8
8
8
8
8
8
8
8
8
8
8
8
75
Green (RoHS
& no Sb/Br)
NIPDAU
Level-1-260C-UNLIM
Level-1-260C-UNLIM
Level-1-260C-UNLIM
Level-1-260C-UNLIM
N / A for Pkg Type
27L2M
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
2500
75
Green (RoHS
& no Sb/Br)
NIPDAU
NIPDAU
NIPDAU
NIPDAU
NIPDAU
NIPDAU
NIPDAU
NIPDAU
NIPDAU
NIPDAU
NIPDAU
-55 to 125
0 to 70
27L2M
27L7C
27L7C
TLC27L7CP
P27L7
D
Green (RoHS
& no Sb/Br)
TLC27L7CDR
TLC27L7CP
D
2500
50
Green (RoHS
& no Sb/Br)
0 to 70
P
Green (RoHS
& no Sb/Br)
0 to 70
TLC27L7CPS
TLC27L7CPSR
TLC27L7ID
PS
PS
D
80
Green (RoHS
& no Sb/Br)
Level-1-260C-UNLIM
Level-1-260C-UNLIM
Level-1-260C-UNLIM
Level-1-260C-UNLIM
Level-1-260C-UNLIM
Level-1-260C-UNLIM
N / A for Pkg Type
0 to 70
SO
2000
75
Green (RoHS
& no Sb/Br)
0 to 70
P27L7
SOIC
SOIC
SOIC
SOIC
PDIP
Green (RoHS
& no Sb/Br)
-40 to 85
-40 to 85
-40 to 85
-40 to 85
-40 to 85
27L7I
TLC27L7IDG4
TLC27L7IDR
TLC27L7IDRG4
TLC27L7IP
D
75
Green (RoHS
& no Sb/Br)
27L7I
D
2500
2500
50
Green (RoHS
& no Sb/Br)
27L7I
D
Green (RoHS
& no Sb/Br)
27L7I
P
Green (RoHS
& no Sb/Br)
TLC27L7IP
(1) The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Addendum-Page 3
PACKAGE OPTION ADDENDUM
www.ti.com
26-Aug-2020
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two
lines if the finish value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
OTHER QUALIFIED VERSIONS OF TLC27L2, TLC27L2M :
Catalog: TLC27L2
•
Military: TLC27L2M
•
NOTE: Qualified Version Definitions:
Catalog - TI's standard catalog product
•
Military - QML certified for Military and Defense Applications
•
Addendum-Page 4
PACKAGE MATERIALS INFORMATION
www.ti.com
26-Feb-2019
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device
Package Package Pins
Type Drawing
SPQ
Reel
Reel
A0
B0
K0
P1
W
Pin1
Diameter Width (mm) (mm) (mm) (mm) (mm) Quadrant
(mm) W1 (mm)
TLC27L2ACDR
TLC27L2AIDR
TLC27L2BCDR
TLC27L2BIDR
TLC27L2CDR
TLC27L2CPSR
TLC27L2CPWR
TLC27L2IDR
SOIC
SOIC
SOIC
SOIC
SOIC
SO
D
D
8
8
8
8
8
8
8
8
8
8
8
8
8
2500
2500
2500
2500
2500
2000
2000
2500
2000
2500
2500
2000
2500
330.0
330.0
330.0
330.0
330.0
330.0
330.0
330.0
330.0
330.0
330.0
330.0
330.0
12.4
12.4
12.4
12.4
12.4
16.4
12.4
12.4
12.4
12.4
12.4
16.4
12.4
6.4
6.4
6.4
6.4
6.4
8.35
7.0
6.4
7.0
6.4
6.4
8.35
6.4
5.2
5.2
5.2
5.2
5.2
6.6
3.6
5.2
3.6
5.2
5.2
6.6
5.2
2.1
2.1
2.1
2.1
2.1
2.5
1.6
2.1
1.6
2.1
2.1
2.5
2.1
8.0
8.0
8.0
8.0
8.0
12.0
8.0
8.0
8.0
8.0
8.0
12.0
8.0
12.0
12.0
12.0
12.0
12.0
16.0
12.0
12.0
12.0
12.0
12.0
16.0
12.0
Q1
Q1
Q1
Q1
Q1
Q1
Q1
Q1
Q1
Q1
Q1
Q1
Q1
D
D
D
PS
PW
D
TSSOP
SOIC
TSSOP
SOIC
SOIC
SO
TLC27L2IPWR
TLC27L2MDRG4
TLC27L7CDR
TLC27L7CPSR
TLC27L7IDR
PW
D
D
PS
D
SOIC
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
26-Feb-2019
*All dimensions are nominal
Device
Package Type Package Drawing Pins
SPQ
Length (mm) Width (mm) Height (mm)
TLC27L2ACDR
TLC27L2AIDR
TLC27L2BCDR
TLC27L2BIDR
TLC27L2CDR
TLC27L2CPSR
TLC27L2CPWR
TLC27L2IDR
SOIC
SOIC
SOIC
SOIC
SOIC
SO
D
D
8
8
8
8
8
8
8
8
8
8
8
8
8
2500
2500
2500
2500
2500
2000
2000
2500
2000
2500
2500
2000
2500
340.5
340.5
340.5
340.5
340.5
367.0
367.0
340.5
367.0
350.0
340.5
367.0
340.5
338.1
338.1
338.1
338.1
338.1
367.0
367.0
338.1
367.0
350.0
338.1
367.0
338.1
20.6
20.6
20.6
20.6
20.6
38.0
35.0
20.6
35.0
43.0
20.6
38.0
20.6
D
D
D
PS
PW
D
TSSOP
SOIC
TSSOP
SOIC
SOIC
SO
TLC27L2IPWR
TLC27L2MDRG4
TLC27L7CDR
TLC27L7CPSR
TLC27L7IDR
PW
D
D
PS
D
SOIC
Pack Materials-Page 2
PACKAGE OUTLINE
D0008A
SOIC - 1.75 mm max height
SCALE 2.800
SMALL OUTLINE INTEGRATED CIRCUIT
C
SEATING PLANE
.228-.244 TYP
[5.80-6.19]
.004 [0.1] C
A
PIN 1 ID AREA
6X .050
[1.27]
8
1
2X
.189-.197
[4.81-5.00]
NOTE 3
.150
[3.81]
4X (0 -15 )
4
5
8X .012-.020
[0.31-0.51]
B
.150-.157
[3.81-3.98]
NOTE 4
.069 MAX
[1.75]
.010 [0.25]
C A B
.005-.010 TYP
[0.13-0.25]
4X (0 -15 )
SEE DETAIL A
.010
[0.25]
.004-.010
[0.11-0.25]
0 - 8
.016-.050
[0.41-1.27]
DETAIL A
TYPICAL
(.041)
[1.04]
4214825/C 02/2019
NOTES:
1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches.
Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
exceed .006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.
www.ti.com
EXAMPLE BOARD LAYOUT
D0008A
SOIC - 1.75 mm max height
SMALL OUTLINE INTEGRATED CIRCUIT
8X (.061 )
[1.55]
SYMM
SEE
DETAILS
1
8
8X (.024)
[0.6]
SYMM
(R.002 ) TYP
[0.05]
5
4
6X (.050 )
[1.27]
(.213)
[5.4]
LAND PATTERN EXAMPLE
EXPOSED METAL SHOWN
SCALE:8X
SOLDER MASK
OPENING
SOLDER MASK
OPENING
METAL UNDER
SOLDER MASK
METAL
EXPOSED
METAL
EXPOSED
METAL
.0028 MAX
[0.07]
.0028 MIN
[0.07]
ALL AROUND
ALL AROUND
SOLDER MASK
DEFINED
NON SOLDER MASK
DEFINED
SOLDER MASK DETAILS
4214825/C 02/2019
NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
www.ti.com
EXAMPLE STENCIL DESIGN
D0008A
SOIC - 1.75 mm max height
SMALL OUTLINE INTEGRATED CIRCUIT
8X (.061 )
[1.55]
SYMM
1
8
8X (.024)
[0.6]
SYMM
(R.002 ) TYP
[0.05]
5
4
6X (.050 )
[1.27]
(.213)
[5.4]
SOLDER PASTE EXAMPLE
BASED ON .005 INCH [0.125 MM] THICK STENCIL
SCALE:8X
4214825/C 02/2019
NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
9. Board assembly site may have different recommendations for stencil design.
www.ti.com
PACKAGE OUTLINE
PW0008A
TSSOP - 1.2 mm max height
S
C
A
L
E
2
.
8
0
0
SMALL OUTLINE PACKAGE
C
6.6
6.2
SEATING PLANE
TYP
PIN 1 ID
AREA
A
0.1 C
6X 0.65
8
5
1
3.1
2.9
NOTE 3
2X
1.95
4
0.30
0.19
8X
4.5
4.3
1.2 MAX
B
0.1
C A
B
NOTE 4
(0.15) TYP
SEE DETAIL A
0.25
GAGE PLANE
0.15
0.05
0.75
0.50
0 - 8
DETAIL A
TYPICAL
4221848/A 02/2015
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153, variation AA.
www.ti.com
EXAMPLE BOARD LAYOUT
PW0008A
TSSOP - 1.2 mm max height
SMALL OUTLINE PACKAGE
8X (1.5)
SYMM
8X (0.45)
(R0.05)
1
4
TYP
8
SYMM
6X (0.65)
5
(5.8)
LAND PATTERN EXAMPLE
SCALE:10X
SOLDER MASK
OPENING
SOLDER MASK
OPENING
METAL UNDER
SOLDER MASK
METAL
0.05 MAX
ALL AROUND
0.05 MIN
ALL AROUND
SOLDER MASK
DEFINED
NON SOLDER MASK
DEFINED
SOLDER MASK DETAILS
NOT TO SCALE
4221848/A 02/2015
NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
www.ti.com
EXAMPLE STENCIL DESIGN
PW0008A
TSSOP - 1.2 mm max height
SMALL OUTLINE PACKAGE
8X (1.5)
SYMM
(R0.05) TYP
8X (0.45)
1
4
8
SYMM
6X (0.65)
5
(5.8)
SOLDER PASTE EXAMPLE
BASED ON 0.125 mm THICK STENCIL
SCALE:10X
4221848/A 02/2015
NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
9. Board assembly site may have different recommendations for stencil design.
www.ti.com
IMPORTANT NOTICE AND DISCLAIMER
TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE
DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS”
AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY
IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD
PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate
TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable
standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you
permission to use these resources only for development of an application that uses the TI products described in the resource. Other
reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third
party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims,
damages, costs, losses, and liabilities arising out of your use of these resources.
TI’s products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on
ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable
warranties or warranty disclaimers for TI products.
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2020, Texas Instruments Incorporated
相关型号:
©2020 ICPDF网 联系我们和版权申明