TL16C550CIFNRG4 [TI]
ASYNCHRONOUS COMMUNICATIONS ELEMENT WITH AUTOFLOW CONTROL; 带自动流控异步通信部件型号: | TL16C550CIFNRG4 |
厂家: | TEXAS INSTRUMENTS |
描述: | ASYNCHRONOUS COMMUNICATIONS ELEMENT WITH AUTOFLOW CONTROL |
文件: | 总43页 (文件大小:1020K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
ꢀ ꢁꢂ ꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢇ ꢀ ꢁꢂ ꢃꢄ ꢅꢅ ꢆꢄ ꢈ
ꢉꢊꢋ ꢌꢄꢍꢎ ꢏꢌ ꢏꢐꢊ ꢄꢏ ꢑ ꢑꢐꢌ ꢈꢄꢉꢀ ꢈꢏ ꢌꢊ ꢒ ꢁꢒ ꢑ ꢒꢌ ꢀ
ꢓ ꢈꢀ ꢍ ꢉꢐꢀꢏ ꢔꢁ ꢏ ꢓ ꢄꢏ ꢌ ꢀꢎ ꢏꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
D
D
D
D
Programmable Auto-RTS and Auto-CTS
D
D
D
D
5-V and 3.3-V Operation
In Auto-CTS Mode, CTS Controls
Transmitter
Independent Receiver Clock Input
Transmit, Receive, Line Status, and Data
Set Interrupts Independently Controlled
In Auto-RTS Mode, RCV FIFO Contents and
Threshold Control RTS
Fully Programmable Serial Interface
Characteristics:
− 5-, 6-, 7-, or 8-Bit Characters
− Even-, Odd-, or No-Parity Bit Generation
and Detection
Serial and Modem Control Outputs Drive a
RJ11 Cable Directly When Equipment Is on
the Same Power Drop
D
D
D
D
Capable of Running With All Existing
TL16C450 Software
− 1-, 1 1/2-, or 2-Stop Bit Generation
− Baud Generation (dc to 1 Mbit/s)
After Reset, All Registers Are Identical to
the TL16C450 Register Set
D
D
D
False-Start Bit Detection
Complete Status Reporting Capabilities
Up to 16-MHz Clock Rate for up to 1-Mbaud
Operation
3-State Output TTL Drive Capabilities for
Bidirectional Data Bus and Control Bus
In the TL16C450 Mode, Hold and Shift
Registers Eliminate the Need for Precise
Synchronization Between the CPU and
Serial Data
D
Line Break Generation and Detection
D
Internal Diagnostic Capabilities:
− Loopback Controls for Communications
Link Fault Isolation
− Break, Parity, Overrun, and Framing
Error Simulation
D
D
Programmable Baud Rate Generator Allows
Division of Any Input Reference Clock by 1
16
to (2 −1) and Generates an Internal 16×
Clock
D
D
Fully Prioritized Interrupt System Controls
Standard Asynchronous Communication
Bits (Start, Stop, and Parity) Added to or
Deleted From the Serial Data Stream
Modem Control Functions (CTS, RTS, DSR,
DTR, RI, and DCD)
description
The TL16C550C and the TL16C550CI are functional upgrades of the TL16C550B asynchronous
communications element (ACE), which in turn is a functional upgrade of the TL16C450. Functionally equivalent
to the TL16C450 on power up (character or TL16C450 mode), the TL16C550C and the TL16C550CI, like the
TL16C550B, can be placed in an alternate FIFO mode. This relieves the CPU of excessive software overhead
by buffering received and transmitted characters. The receiver and transmitter FIFOs store up to 16 bytes
including three additional bits of error status per byte for the receiver FIFO. In the FIFO mode, there is a
selectable autoflow control feature that can significantly reduce software overload and increase system
efficiency by automatically controlling serial data flow using RTS output and CTS input signals.
The TL16C550C and TL16C550CI perform serial-to-parallel conversions on data received from a peripheral
device or modem and parallel-to-serial conversion on data received from its CPU. The CPU can read the ACE
status at any time. The ACE includes complete modem control capability and a processor interrupt system that
can be tailored to minimize software management of the communications link.
Both the TL16C550C and the TL16C550CI ACE include a programmable baud rate generator capable of
dividing a reference clock by divisors from 1 to 65535 and producing a 16× reference clock for the internal
transmitter logic. Provisions are included to use this 16× clock for the receiver logic. The ACE accommodates
a 1-Mbaud serial rate (16-MHz input clock) so that a bit time is 1 µs and a typical character time is 10 µs (start
bit, 8 data bits, stop bit).
Two of the TL16C450 terminal functions on the TL16C550C and the TL16C550CI have been changed to
TXRDY and RXRDY, which provide signaling to a DMA controller.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
ꢖ
ꢖ
ꢎ
ꢏ
ꢧ
ꢗ
ꢢ
ꢐ
ꢄ
ꢠ
ꢀ
ꢡ
ꢈ
ꢛ
ꢏ
ꢙ
ꢌ
ꢚ
ꢗ
ꢉ
ꢀ
ꢉ
ꢘ
ꢙ
ꢣ
ꢚ
ꢛ
ꢡ
ꢜ
ꢝ
ꢞ
ꢞ
ꢟ
ꢟ
ꢘ
ꢘ
ꢛ
ꢛ
ꢙ
ꢙ
ꢘ
ꢠ
ꢠ
ꢤ
ꢡ
ꢢ
ꢜ
ꢜ
ꢣ
ꢣ
ꢙ
ꢟ
ꢞ
ꢝ
ꢠ
ꢠ
ꢛ
ꢚ
ꢤ
ꢀꢣ
ꢢ
ꢥ
ꢠ
ꢦ
ꢘ
ꢡ
ꢞ
ꢠ
ꢟ
ꢘ
ꢟ
ꢛ
ꢜ
ꢙ
ꢢ
ꢧ
ꢞ
ꢙ
ꢟ
ꢟ
ꢣ
ꢠ
ꢨ
Copyright 1994 − 2006, Texas Instruments Incorporated
ꢜ
ꢛ
ꢡ
ꢟ
ꢛ
ꢜ
ꢝ
ꢟ
ꢛ
ꢠ
ꢤ
ꢘ
ꢚ
ꢘ
ꢡ
ꢣ
ꢜ
ꢟ
ꢩ
ꢟ
ꢣ
ꢜ
ꢛ
ꢚ
ꢪ
ꢞ
ꢈ
ꢙ
ꢝ
ꢣ
ꢠ
ꢟ
ꢞ
ꢙ
ꢧ
ꢞ
ꢜ
ꢧ
ꢫ
ꢞ
ꢟ ꢣ ꢠ ꢟꢘ ꢙꢭ ꢛꢚ ꢞ ꢦꢦ ꢤꢞ ꢜ ꢞ ꢝ ꢣ ꢟ ꢣ ꢜ ꢠ ꢨ
ꢜ
ꢜ
ꢞ
ꢙ
ꢟ
ꢬ
ꢨ
ꢖ
ꢜ
ꢛ
ꢧ
ꢢ
ꢡ
ꢟ
ꢘ
ꢛ
ꢙ
ꢤ
ꢜ
ꢛ
ꢡ
ꢣ
ꢠ
ꢠ
ꢘ
ꢙ
ꢭ
ꢧ
ꢛ
ꢣ
ꢠ
ꢙ
ꢛ
ꢟ
ꢙ
ꢣ
ꢡ
ꢣ
ꢠ
ꢠ
ꢞ
ꢜ
ꢘ
ꢦ
ꢬ
ꢘ
ꢙ
ꢡ
ꢦ
ꢢ
ꢧ
ꢣ
1
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢅ ꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢈ
ꢉ ꢊꢋꢌ ꢄ ꢍ ꢎꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑꢑ ꢐꢌꢈ ꢄ ꢉꢀꢈ ꢏ ꢌꢊ ꢒꢁ ꢒꢑ ꢒꢌ ꢀ
ꢓꢈ ꢀ ꢍ ꢉ ꢐꢀꢏꢔ ꢁ ꢏꢓ ꢄꢏ ꢌꢀ ꢎꢏ ꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
N PACKAGE
(TOP VIEW)
FN PACKAGE
(TOP VIEW)
D0
D1
D2
D3
D4
D5
D6
D7
V
CC
RI
1
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
22
21
2
DCD
DSR
CTS
MR
OUT1
DTR
RTS
OUT2
INTRPT
RXRDY
A0
A1
A2
3
6 5
4
3
2 1 44 43 42 41 40
MR
4
D5
7
8
9
39
38
37
36
35
34
33
32
31
30
29
5
OUT1
DTR
RTS
OUT2
NC
D6
D7
6
7
RCLK 10
8
11
12
13
14
15
16
17
SIN
NC
RCLK
SIN
9
10
11
12
13
14
15
16
17
18
19
20
INTRPT
RXRDY
A0
SOUT
CS0
SOUT
CS0
CS1
CS2
BAUDOUT
XIN
CS1
A1
CS2
A2
BAUDOUT
18 19 20 21 22 23 24 25 26 27 28
ADS
TXRDY
DDIS
RD2
XOUT
WR1
WR2
V
RD1
SS
NOTE: 40-pin DIP (N package) will be
obsoleted as of 7/30/2006. Please
contact your local distributor or TI Sales
Office for more information.
PT/PFB PACKAGE
(TOP VIEW)
48 47 46 45 44 43 42 41 40 39 38 37
36
35
34
33
32
31
30
29
28
27
26
25
NC
MR
NC
D5
D6
1
2
OUT1
DTR
RTS
OUT2
INTRPT
RXRDY
A0
A1
A2
NC
3
D7
RCLK
NC
SIN
SOUT
CS0
4
5
6
7
8
9
10
11
12
CS1
CS2
BAUDOUT
13 14 15 16 17 18 19 20 21 22 23 24
NC−No internal connection
2
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁꢂ ꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄꢅ ꢅꢆ ꢄꢈ
ꢉꢊ ꢋꢌꢄꢍꢎ ꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑ ꢑꢐꢌ ꢈꢄꢉꢀ ꢈꢏ ꢌꢊ ꢒ ꢁꢒ ꢑ ꢒꢌ ꢀ
ꢓ ꢈꢀ ꢍ ꢉꢐꢀꢏ ꢔꢁ ꢏ ꢓ ꢄꢏ ꢌ ꢀꢎ ꢏꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
detailed description
autoflow control (see Figure 1)
Autoflow control is comprised of auto-CTS and auto-RTS. With auto-CTS, the CTS input must be active before
the transmitter FIFO can emit data. With auto-RTS, RTS becomes active when the receiver needs more data
and notifies the sending serial device. When RTS is connected to CTS, data transmission does not occur unless
the receiver FIFO has space for the data; thus, overrun errors are eliminated using ACE1 and ACE2 from a
TLC16C550C with the autoflow control enabled. If not, overrun errors occur when the transmit data rate exceeds
the receiver FIFO read latency.
ACE1
ACE2
SIN
SOUT
CTS
Serial to
Parallel
Parallel
to Serial
RCV
FIFO
XMT
FIFO
RTS
Flow
Flow
Control
Control
D7−D0
D7−D0
SOUT
CTS
SIN
Parallel
to Serial
Serial to
Parallel
XMT
FIFO
RCV
FIFO
RTS
Flow
Flow
Control
Control
Figure 1. Autoflow Control (Auto-RTS and Auto-CTS) Example
auto-RTS (see Figure 1)
Auto-RTS data flow control originates in the receiver timing and control block (see functional block diagram)
and is linked to the programmed receiver FIFO trigger level. When the receiver FIFO level reaches a trigger level
of 1, 4, or 8 (see Figure 3), RTS is deasserted. With trigger levels of 1, 4, and 8, the sending ACE may send
an additional byte after the trigger level is reached (assuming the sending ACE has another byte to send)
because it may not recognize the deassertion of RTS until after it has begun sending the additional byte. RTS
is automatically reasserted once the RCV FIFO is emptied by reading the receiver buffer register.
When the trigger level is 14 (see Figure 4), RTS is deasserted after the first data bit of the 16th character is
present on the SIN line. RTS is reasserted when the RCV FIFO has at least one available byte space.
auto-CTS (see Figure 1)
The transmitter circuitry checks CTS before sending the next data byte. When CTS is active, it sends the next
byte. To stop the transmitter from sending the following byte, CTS must be released before the middle of the
last stop bit that is currently being sent (see Figure 2). The auto-CTS function reduces interrupts to the host
system. When flow control is enabled, CTS level changes do not trigger host interrupts because the device
automatically controls its own transmitter. Without auto-CTS, the transmitter sends any data present in the
transmit FIFO and a receiver overrun error may result.
enabling autoflow control and auto-CTS
Autoflow control is enabled by setting modem control register bits 5 (autoflow enable or AFE) and 1 (RTS) to
a 1. Autoflow incorporates both auto-RTS and auto-CTS. When only auto-CTS is desired, bit 1 in the modem
control register should be cleared (this assumes that a control signal is driving CTS).
3
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢅ ꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢈ
ꢉ ꢊꢋꢌ ꢄ ꢍ ꢎꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑꢑ ꢐꢌꢈ ꢄ ꢉꢀꢈ ꢏ ꢌꢊ ꢒꢁ ꢒꢑ ꢒꢌ ꢀ
ꢓꢈ ꢀ ꢍ ꢉ ꢐꢀꢏꢔ ꢁ ꢏꢓ ꢄꢏ ꢌꢀ ꢎꢏ ꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
auto-CTS and auto-RTS functional timing
Start Bits 0−7
Start Bits 0−7
Start Bits 0−7
Stop
Stop
Stop
SOUT
CTS
NOTES: A. When CTS is low, the transmitter keeps sending serial data out.
B. If CTS goes high before the middle of the last stop bit of the current byte, the transmitter finishes sending the current byte but it does
not send the next byte.
C. When CTS goes from high to low, the transmitter begins sending data again.
Figure 2. CTS Functional Timing Waveforms
The receiver FIFO trigger level can be set to 1, 4, 8, or 14 bytes. These are described in Figures 3 and 4.
Start
Byte N
Start Byte N+1
Start
Byte
Stop
Stop
Stop
SIN
RTS
RD
(RD RBR)
1
2
N
N+1
NOTES: A. N = RCV FIFO trigger level (1, 4, or 8 bytes)
B. The two blocks in dashed lines cover the case where an additional byte is sent as described in the preceding auto-RTS section.
Figure 3. RTS Functional Timing Waveforms, RCV FIFO Trigger Level = 1,4, or 8 Bytes
Byte 14
Byte 15
Start Byte 16 Stop
Start Byte 18 Stop
SIN
RTS Released After the
First Data Bit of Byte 16
RTS
RD
(RD RBR)
NOTES: A. RTS is deasserted when the receiver receives the first data bit of the sixteenth byte. The receive FIFO is full after finishing the
sixteenth byte.
B. RTS is asserted again when there is at least one byte of space available and no incoming byte is in processing or there is more than
one byte of space available.
C. When the receive FIFO is full, the first receive buffer register read reasserts RTS.
Figure 4. RTS Functional Timing Waveforms, RCV FIFO Trigger Level = 14 Bytes
4
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁꢂ ꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄꢅ ꢅꢆ ꢄꢈ
ꢉꢊ ꢋꢌꢄꢍꢎ ꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑ ꢑꢐꢌ ꢈꢄꢉꢀ ꢈꢏ ꢌꢊ ꢒ ꢁꢒ ꢑ ꢒꢌ ꢀ
ꢓ ꢈꢀ ꢍ ꢉꢐꢀꢏ ꢔꢁ ꢏ ꢓ ꢄꢏ ꢌ ꢀꢎ ꢏꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
functional block diagram
S
e
l
e
c
t
Receiver
FIFO
8
Internal
Data Bus
8
Receiver
Shift
Register
SIN
Data
Bus
Receiver
Buffer
D(7−0)
Buffer
Register
RCLK
RTS
Receiver
Timing and
Control
Line
Control
Register
A0
A1
A2
Divisor
Latch (LS)
Baud
Generator
BAUDOUT
Divisor
Latch (MS)
CS0
CS1
Autoflow
Control
(AFE)
Transmitter
Timing and
Control
Line
Status
Register
CS2
ADS
Select
and
Control
Logic
MR
Transmitter
FIFO
S
e
l
e
c
t
RD1
RD2
Transmitter
Shift
Register
Transmitter
Holding
Register
8
8
SOUT
WR1
WR2
DDIS
TXRDY
XIN
Modem
Control
Register
8
CTS
DTR
XOUT
RXRDY
Modem
Control
Logic
Modem
Status
Register
8
DSR
DCD
RI
OUT1
OUT2
INTRPT
V
CC
Power
Supply
Interrupt
Enable
Register
Interrupt
Control
Logic
8
V
SS
Interrupt
Identification
Register
8
FIFO
Control
Register
5
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢅ ꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢈ
ꢉ ꢊꢋꢌ ꢄ ꢍ ꢎꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑꢑ ꢐꢌꢈ ꢄ ꢉꢀꢈ ꢏ ꢌꢊ ꢒꢁ ꢒꢑ ꢒꢌ ꢀ
ꢓꢈ ꢀ ꢍ ꢉ ꢐꢀꢏꢔ ꢁ ꢏꢓ ꢄꢏ ꢌꢀ ꢎꢏ ꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
Terminal Functions
TERMINAL
I/O
DESCRIPTION
NO. NO. NO.
NAME
A0
A1
A2
†
N
FN
PT
28
27
26
31
30
29
28
27
26
I
Register select. A0−A2 are used during read and write operations to select the ACE register to read
from or write to. Refer to Table 1 for register addresses and refer to ADS description.
ADS
25
28
24
I
O
I
Address strobe. When ADS is active (low), A0, A1, and A2 and CS0, CS1, and CS2 drive the internal
select logic directly; when ADS is high, the register select and chip select signals are held at the logic
levels they were in when the low-to-high transition of ADS occurred.
BAUDOUT 15
17
12
Baud out. BAUDOUT is a 16× clock signal for the transmitter section of the ACE. The clock rate is
established by the reference oscillator frequency divided by a divisor specified by the baud generator
divisor latches. BAUDOUT may also be used for the receiver section by tying this output to RCLK.
CS0
CS1
CS2
12
13
14
14
15
16
9
10
11
Chip select. When CS0 and CS1 are high and CS2 is low, these three inputs select the ACE. When any
of these inputs are inactive, the ACE remains inactive (refer to ADS description).
CTS
36
40
38
I
Clear to send. CTS is a modem status signal. Its condition can be checked by reading bit 4 (CTS) of
the modem status register. Bit 0 (∆CTS) of the modem status register indicates that CTS has changed
states since the last read from the modem status register. If the modem status interrupt is enabled when
CTS changes levels and the auto-CTS mode is not enabled, an interrupt is generated. CTS is also used
in the auto-CTS mode to control the transmitter.
D0
D1
D2
D3
D4
D5
D6
D7
1
2
3
4
5
6
7
8
2
3
4
5
6
7
8
9
43
44
45
46
47
2
I/O Data bus. Eight data lines with 3-state outputs provide a bidirectional path for data, control, and status
information between the ACE and the CPU.
3
4
DCD
38
42
40
I
Data carrier detect. DCD is a modem status signal. Its condition can be checked by reading bit 7 (DCD)
of the modem status register. Bit 3 (∆DCD) of the modem status register indicates that DCD has
changed states since the last read from the modem status register. If the modem status interrupt is
enabled when DCD changes levels, an interrupt is generated.
DDIS
DSR
23
37
26
41
22
39
O
I
Driver disable. DDIS is active (high) when the CPU is not reading data. When active, DDIS can disable
an external transceiver.
Data set ready. DSR is a modem status signal. Its condition can be checked by reading bit 5 (DSR) of
the modem status register. Bit 1 (∆DSR) of the modem status register indicates DSR has changed
levels since the last read from the modem status register. If the modem status interrupt is enabled when
DSR changes levels, an interrupt is generated.
DTR
33
30
37
33
33
30
O
O
Data terminal ready. When active (low), DTR informs a modem or data set that the ACE is ready to
establish communication. DTR is placed in the active level by setting the DTR bit of the modem control
register. DTR is placed in the inactive level either as a result of a master reset, during loop mode
operation, or clearing the DTR bit.
INTRPT
Interrupt. When active (high), INTRPT informs the CPU that the ACE has an interrupt to be serviced.
Four conditions that cause an interrupt to be issued are: a receiver error, received data that is available
or timed out (FIFO mode only), an empty transmitter holding register, or an enabled modem status
interrupt. INTRPT is reset (deactivated) either when the interrupt is serviced or as a result of a master
reset.
MR
35
39
35
I
Master reset. When active (high), MR clears most ACE registers and sets the levels of various output
signals (refer to Table 2).
The N package is Not Recommended for New Designs.
6
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁꢂ ꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄꢅ ꢅꢆ ꢄꢈ
ꢉꢊ ꢋꢌꢄꢍꢎ ꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑ ꢑꢐꢌ ꢈꢄꢉꢀ ꢈꢏ ꢌꢊ ꢒ ꢁꢒ ꢑ ꢒꢌ ꢀ
ꢓ ꢈꢀ ꢍ ꢉꢐꢀꢏ ꢔꢁ ꢏ ꢓ ꢄꢏ ꢌ ꢀꢎ ꢏꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
Terminal Functions (Continued)
TERMINAL
NO. NO. NO.
I/O
DESCRIPTION
NAME
OUT1
†
N
FN
PT
34
31
38
35
34
31
O
Outputs 1 and 2. These are user-designated output terminals that are set to the active (low) level by
setting respective modem control register (MCR) bits (OUT1 and OUT2). OUT1 and OUT2 are set to
inactive the (high) level as a result of master reset, during loop mode operations, or by clearing bit 2
(OUT1) or bit 3 (OUT2) of the MCR.
OUT2
RCLK
9
10
5
I
I
Receiver clock. RCLK is the 16× baud rate clock for the receiver section of the ACE.
RD1
RD2
21
22
24
25
19
20
Read inputs. When either RD1 or RD2 is active (low or high respectively) while the ACE is selected,
the CPU is allowed to read status information or data from a selected ACE register. Only one of these
inputs is required for the transfer of data during a read operation; the other input should be tied to its
inactive level (i.e., RD2 tied low or RD1 tied high).
RI
39
32
29
43
36
32
41
32
29
I
Ring indicator. RI is a modem status signal. Its condition can be checked by reading bit 6 (RI) of the
modem status register. Bit 2 (TERI) of the modem status register indicates that RI has transitioned from
a low to a high level since the last read from the modem status register. If the modem status interrupt
is enabled when this transition occurs, an interrupt is generated.
RTS
RXRDY
O
O
Request to send. When active, RTS informs the modem or data set that the ACE is ready to receive
data. RTS is set to the active level by setting the RTS modem control register bit and is set to the inactive
(high) level either as a result of a master reset or during loop mode operations or by clearing bit 1 (RTS)
of the MCR. In the auto-RTS mode, RTS is set to the inactive level by the receiver threshold control logic.
Receiver ready. Receiver direct memory access (DMA) signalling is available with RXRDY. When
operating in the FIFO mode, one of two types of DMA signalling can be selected using the FIFO control
register bit 3 (FCR3). When operating in the TL16C450 mode, only DMA mode 0 is allowed. Mode 0
supports single-transfer DMA in which a transfer is made between CPU bus cycles. Mode 1 supports
multitransfer DMA in which multiple transfers are made continuously until the receiver FIFO has been
emptied. In DMA mode 0 (FCR0 = 0 or FCR0 = 1, FCR3 = 0), when there is at least one character in
the receiver FIFO or receiver holding register, RXRDY is active (low). When RXRDY has been active
but there are no characters in the FIFO or holding register, RXRDY goes inactive (high). In DMA mode 1
(FCR0 = 1, FCR3 = 1), when the trigger level or the time-out has been reached, RXRDY goes active
(low); when it has been active but there are no more characters in the FIFO or holding register, it goes
inactive (high).
SIN
10
11
11
13
7
8
I
Serial data input. SIN is serial data input from a connected communications device
SOUT
O
Serial data output. SOUT is composite serial data output to a connected communication device. SOUT
is set to the marking (high) level as a result of master reset.
TXRDY
24
27
23
O
Transmitter ready. Transmitter DMA signalling is available with TXRDY. When operating in the FIFO
mode, one of two types of DMA signalling can be selected using FCR3. When operating in the
TL16C450 mode, only DMA mode 0 is allowed. Mode 0 supports single-transfer DMA in which a transfer
is made between CPU bus cycles. Mode 1 supports multitransfer DMA in which multiple transfers are
made continuously until the transmit FIFO has been filled.
V
V
40
20
44
22
42
18
5-V supply voltage
Supply common
CC
SS
WR1
WR2
18
19
20
21
16
17
I
Write inputs. When either WR1 or WR2 is active (low or high respectively) and while the ACE is
selected, the CPU is allowed to write control words or data into a selected ACE register. Only one of
these inputs is required to transfer data during a write operation; the other input should be tied to its
inactive level (i.e., WR2 tied low or WR1 tied high).
XIN
XOUT
16
17
18
19
14
15
I/O External clock. XIN and XOUT connect the ACE to the main timing reference (clock or crystal).
The N package is Not Recommended for New Designs.
7
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢅ ꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢈ
ꢉ ꢊꢋꢌ ꢄ ꢍ ꢎꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑꢑ ꢐꢌꢈ ꢄ ꢉꢀꢈ ꢏ ꢌꢊ ꢒꢁ ꢒꢑ ꢒꢌ ꢀ
ꢓꢈ ꢀ ꢍ ꢉ ꢐꢀꢏꢔ ꢁ ꢏꢓ ꢄꢏ ꢌꢀ ꢎꢏ ꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
†
absolute maximum ratings over operating free-air temperature range (unless otherwise noted)
Supply voltage range, V
(see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −0.5 V to 7 V
CC
Input voltage range at any input, V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −0.5 V to 7 V
I
Output voltage range, V
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −0.5 V to 7 V
O
Operating free-air temperature range, T , TL16C550C . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0°C to 70°C
A
TL16C550CI . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −40°C to 85°C
Storage temperature range, T
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −65°C to 150°C
stg
Case temperature for 10 seconds, T : FN package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 260°C
C
†
Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds: N or PT package . . . . . . . . . . . . . . 260°C
†
Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and
functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not
implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
The N package is Not Recommended for New Designs.
NOTE 1: All voltage values are with respect to V
.
SS
recommended operating conditions
low voltage (3.3 V nominal)
MIN
3
NOM
MAX
UNIT
V
Supply voltage, V
CC
3.3
3.6
Input voltage, V
0
V
CC
V
I
High-level input voltage, V (see Note 2)
IH
0.7 V
CC
V
Low-level input voltage, V (see Note 2)
IL
0.3 V
CC
V
Output voltage, V (see Note 3)
0
V
CC
V
O
High-level output current, I
(all outputs)
(all outputs)
1.8
3.2
1
mA
mA
pF
°C
°C
MHz
OH
Low-level output current, I
Input capacitance
OL
Operating free-air temperature, T
0
0
25
25
70
A
Junction temperature range, T (see Note 4)
J
115
Oscillator/clock speed
14.9
NOTES: 2. Meets TTL levels, V
IHmin
= 2 V and V = 0.8 V on nonhysteresis inputs
ILmax
3. Applies for external output buffers
4. These junction temperatures reflect simulated conditions. Absolute maximum junction temperature is 150°C. The customer is
responsible for verifying junction temperature.
standard voltage (5 V nominal)
MIN
4.75
0
NOM
MAX
UNIT
V
Supply voltage, V
CC
5
5.25
Input voltage, V
V
CC
V
I
Except XIN
XIN
2
High-level input voltage, V
IH
V
V
0.7 V
CC
Except XIN
XIN
0.8
Low-level input voltage, V
IL
0.3 V
CC
Output voltage, V (see Note 5)
0
0
V
V
O
CC
High-level output current, I
(all outputs)
(all outputs)
4
4
mA
mA
pF
°C
OH
Low-level output current, I
Input capacitance
OL
1
Operating free-air temperature, T
25
70
A
NOTE 5: Applies for external output buffers
8
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁꢂ ꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄꢅ ꢅꢆ ꢄꢈ
ꢉꢊ ꢋꢌꢄꢍꢎ ꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑ ꢑꢐꢌ ꢈꢄꢉꢀ ꢈꢏ ꢌꢊ ꢒ ꢁꢒ ꢑ ꢒꢌ ꢀ
ꢓ ꢈꢀ ꢍ ꢉꢐꢀꢏ ꢔꢁ ꢏ ꢓ ꢄꢏ ꢌ ꢀꢎ ꢏꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
standard voltage (5 V nominal) (continued)
MIN
NOM
MAX
115
16
UNIT
°C
Junction temperature range, T
(see Note 6)
J
0
25
Oscillator/clock speed
MHz
NOTE 6: These junction temperatures reflect simulated conditions. Absolute maximum junction temperature is 150°C. The customer is
responsible for verifying junction temperature.
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted)
low voltage (3.3 V nominal)
†
PARAMETER
TEST CONDITIONS
MIN TYP
MAX
UNIT
V
‡
V
V
High-level output voltage
Low-level output voltage
I
I
= −1 mA
= 1.6 mA
2.4
OH
OH
‡
0.5
10
V
OL
OL
V
= 3.6 V,
V
= 0,
CC
V = 0 to 3.6 V,
SS
All other terminals floating
I
l
Input current
µA
µA
I
V
V
= 3.6 V,
CC
= 0 to 3.6 V,
V
SS
= 0,
I
High-impedance-state output current
20
8
O
OZ
CC
Chip selected in write mode or chip deselect
V
= 3.6 V, = 25°C,
T
A
CC
SIN, DSR, DCD, CTS, and RI at 2 V,
I
Supply current
mA
All other inputs at 0.8 V, XTAL1 at 4 MHz,
No load on outputs,
Baud rate = 50 kbit/s
C
C
C
C
Clock input capacitance
Clock output capacitance
Input capacitance
15
20
6
20
30
10
20
pF
pF
pF
pF
i(CLK)
V
= 0,
V
T
A
= 0,
CC
f = 1 MHz,
All other terminals grounded
SS
= 25°C,
o(CLK)
i
Output capacitance
10
o
†
‡
All typical values are at V
CC
= 3.3 V and T = 25°C.
A
These parameters apply for all outputs except XOUT.
standard voltage (5 V nominal)
†
PARAMETER
TEST CONDITIONS
MIN TYP
MAX
UNIT
V
‡
V
V
High-level output voltage
Low-level output voltage
I
I
= −1 mA
= 1.6 mA
2.4
OH
OH
‡
0.4
10
V
OL
OL
V
= 5.25 V,
V
= 0,
CC
V = 0 to 5.25 V,
SS
All other terminals floating
I
l
Input current
µA
µA
I
V
V
= 5.25 V,
V
SS
= 0,
CC
= 0 to 5.25 V,
I
High-impedance-state output current
20
10
O
OZ
CC
Chip selected in write mode or chip deselect
V
= 5.25 V, = 25°C,
T
A
CC
SIN, DSR, DCD, CTS, and RI at 2 V,
I
Supply current
mA
All other inputs at 0.8 V, XTAL1 at 4 MHz,
No load on outputs,
Baud rate = 50 kbit/s
C
C
C
C
Clock input capacitance
Clock output capacitance
Input capacitance
15
20
6
20
30
10
20
pF
pF
pF
pF
i(CLK)
V
= 0,
V
T
A
= 0,
CC
f = 1 MHz,
All other terminals grounded
SS
= 25°C,
o(CLK)
i
Output capacitance
10
o
†
‡
All typical values are at V
CC
= 5 V and T = 25°C.
A
These parameters apply for all outputs except XOUT.
9
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢅ ꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢈ
ꢉ ꢊꢋꢌ ꢄ ꢍ ꢎꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑꢑ ꢐꢌꢈ ꢄ ꢉꢀꢈ ꢏ ꢌꢊ ꢒꢁ ꢒꢑ ꢒꢌ ꢀ
ꢓꢈ ꢀ ꢍ ꢉ ꢐꢀꢏꢔ ꢁ ꢏꢓ ꢄꢏ ꢌꢀ ꢎꢏ ꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
system timing requirements over recommended ranges of supply voltage and operating free-air
temperature
ALT. SYMBOL FIGURE TEST CONDITIONS
MIN
87
MAX
UNIT
ns
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
Cycle time, read (t
+ t + t
)
RC
cR
cW
w1
w2
w5
w6
w7
w8
su1
su2
su3
su4
h1
w7 d8 d9
Cycle time, write (t
+ t + t
w6 d5 d6
)
WC
87
ns
Pulse duration, clock high
Pulse duration, clock low
Pulse duration, ADS low
Pulse duration, WR
t
XH
f = 16 MHz Max,
CC
5
25
ns
V
= 5 V
t
XL
t
6, 7
6
9
40
40
1
ns
ns
ns
µs
ADS
t
WR
Pulse duration, RD
t
7
RD
MR
Pulse duration, MR
t
Setup time, address valid before ADS↑
Setup time, CS valid before ADS↑
t
AS
CS
DS
6, 7
8
ns
t
Setup time, data valid before WR1↑ or WR2↓
Setup time, CTS↑ before midpoint of stop bit
Hold time, address low after ADS↑
t
t
6
15
10
ns
ns
17
AH
CH
6, 7
6
0
ns
ns
Hold time, CS valid after ADS↑
t
h2
Hold time, CS valid after WR1↑ or WR2↓
Hold time, address valid after WR1↑ or WR2↓
Hold time, data valid after WR1↑ or WR2↓
Hold time, chip select valid after RD1↑ or RD2↓
Hold time, address valid after RD1↑ or RD2↓
Delay time, CS valid before WR1↓ or WR2↑
Delay time, address valid before WR1↓ or WR2↑
Delay time, write cycle, WR1↑ or WR2↓ to ADS↓
Delay time, CS valid to RD1↓ or RD2↑
Delay time, address valid to RD1↓ or RD2↑
Delay time, read cycle, RD1↑ or RD2↓ to ADS↓
Delay time, RD1↓ or RD2↑ to data valid
Delay time, RD1↑ or RD2↓ to floating data
t
WCS
h3
10
t
h4
WA
t
6
7
7
5
10
20
ns
ns
ns
h5
DH
t
h6
RCS
t
h7
RA
†
t
d4
CSW
6
6
7
ns
ns
†
t
d5
AW
WC
†
t
40
d6
†
t
d7
CSR
7
7
ns
†
t
d8
AR
tRC
7
7
7
40
ns
ns
ns
d9
t
C
C
= 75 pF
= 75 pF
45
20
d10
d11
RVD
L
L
t
HZ
†
Only applies when ADS is low
system switching characteristics over recommended ranges of supply voltage and operating
free-air temperature (see Note 7)
PARAMETER
ALT. SYMBOL
FIGURE TEST CONDITIONS
= 75 pF
MIN
MAX
UNIT
t
Disable time, RD1↓↑ or RD2↑↓ to DDIS↑↓
t
7
C
L
20
ns
dis(R)
RDD
, and external loading.
NOTE 7: Charge and discharge times are determined by V , V
OL OH
baud generator switching characteristics over recommended ranges of supply voltage and
operating free-air temperature, C = 75 pF
L
PARAMETER
ALT. SYMBOL
FIGURE
TEST CONDITIONS
MIN
MAX
UNIT
t
t
t
t
Pulse duration, BAUDOUT low
Pulse duration, BAUDOUT high
Delay time, XIN↑ to BAUDOUT↑
Delay time, XIN↑↓ to BAUDOUT↓
t
5
5
5
5
w3
w4
d1
d2
LW
f = 16 MHz, CLK ÷ 2,
CC
50
ns
V
= 5 V
t
HW
t
45
45
ns
ns
BLD
t
BHD
10
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁꢂ ꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄꢅ ꢅꢆ ꢄꢈ
ꢉꢊ ꢋꢌꢄꢍꢎ ꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑ ꢑꢐꢌ ꢈꢄꢉꢀ ꢈꢏ ꢌꢊ ꢒ ꢁꢒ ꢑ ꢒꢌ ꢀ
ꢓ ꢈꢀ ꢍ ꢉꢐꢀꢏ ꢔꢁ ꢏ ꢓ ꢄꢏ ꢌ ꢀꢎ ꢏꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
receiver switching characteristics over recommended ranges of supply voltage and operating
free-air temperature (see Note 8)
PARAMETER
ALT. SYMBOL
FIGURE
TEST CONDITIONS
MIN
MAX
UNIT
t
t
Delay time, RCLK to sample
t
8
10
ns
d12
SCD
Delay time, stop to set INTRPT or read
RBR to LSI interrupt or stop to RXRDY↓
8, 9, 10,
11, 12
RCLK
cycle
t
1
d13
SINT
RINT
8, 9, 10,
11, 12
t
Delay time, read RBR/LSR to reset INTRPT
t
C
= 75 pF
L
70
ns
d14
NOTE 8: In the FIFO mode, the read cycle (RC) = 425 ns (min) between reads of the receive FIFO and the status registers (interrupt identification
register or line status register).
transmitter switching characteristics over recommended ranges of supply voltage and operating
free-air temperature
PARAMETER
ALT. SYMBOL
FIGURE
TEST CONDITIONS
MIN MAX
UNIT
baudout
cycles
t
Delay time, initial write to transmit start
t
13
8
8
24
d15
IRS
baudout
cycles
t
t
t
Delay time, start to INTRPT
t
13
13
13
10
50
34
d16
d17
d18
STI
Delay time, WR (WR THR) to reset INTRPT
t
C
= 75 pF
ns
HR
L
baudout
cycles
†
Delay time, initial write to INTRPT (THRE )
t
SI
16
†
Delay time, read IIR to reset INTRPT
(THRE )
t
t
t
t
13
C
C
C
= 75 pF
= 75 pF
= 75 pF
35
35
9
ns
ns
d19
d20
d21
IR
L
L
L
†
Delay time, write to TXRDY inactive
Delay time, start to TXRDY active
t
t
14,15
14,15
WXI
baudout
cycles
SXA
†
THRE = transmitter holding register empty; IIR = interrupt identification register.
modem control switching characteristics over recommended ranges of supply voltage and
operating free-air temperature, C = 75 pF
L
PARAMETER
ALT. SYMBOL
FIGURE
16
MIN
MAX
50
UNIT
ns
t
t
t
Delay time, WR MCR to output
t
MDO
d22
d23
d24
Delay time, modem interrupt to set INTRPT
Delay time, RD MSR to reset INTRPT
t
16
35
ns
SIM
t
16
40
ns
RIM
baudout
cycles
t
t
t
t
t
Delay time, CTS low to SOUT↓
17
18
18
19
19
24
2
d25
d26
d27
d28
d29
baudout
cycles
Delay time, RCV threshold byte to RTS↑
Delay time, read of last byte in receive FIFO to RTS↓
Delay time, first data bit of 16th character to RTS↑
Delay time, RBRRD low to RTS↓
baudout
cycles
2
baudout
cycles
2
baudout
cycles
2
11
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢅ ꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢈ
ꢉ ꢊꢋꢌ ꢄ ꢍ ꢎꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑꢑ ꢐꢌꢈ ꢄ ꢉꢀꢈ ꢏ ꢌꢊ ꢒꢁ ꢒꢑ ꢒꢌ ꢀ
ꢓꢈ ꢀ ꢍ ꢉ ꢐꢀꢏꢔ ꢁ ꢏꢓ ꢄꢏ ꢌꢀ ꢎꢏ ꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
PARAMETER MEASUREMENT INFORMATION
N
t
t
w2
w1
XIN
t
d2
t
d1
BAUDOUT
(1/1)
t
d1
t
d2
BAUDOUT
(1/2)
t
w3
t
w4
BAUDOUT
(1/3)
BAUDOUT
(1/N)
(N > 3)
2 XIN Cycles
(N−2) XIN Cycles
Figure 5. Baud Generator Timing Waveforms
12
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁꢂ ꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄꢅ ꢅꢆ ꢄꢈ
ꢉꢊ ꢋꢌꢄꢍꢎ ꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑ ꢑꢐꢌ ꢈꢄꢉꢀ ꢈꢏ ꢌꢊ ꢒ ꢁꢒ ꢑ ꢒꢌ ꢀ
ꢓ ꢈꢀ ꢍ ꢉꢐꢀꢏ ꢔꢁ ꢏ ꢓ ꢄꢏ ꢌ ꢀꢎ ꢏꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
PARAMETER MEASUREMENT INFORMATION
t
w5
50%
50%
50%
50%
ADS
t
su1
t
h1
Valid
†
A0−A2
50%
Valid
50%
t
su2
t
h2
†
Valid
CS0, CS1, CS2
50%
50%
Valid
t
h3
t
w6
t
†
d4
t
h4
t
d5
t
d6
WR1, WR2
50%
50%
Active
t
su3
t
h5
Valid Data
D7−D0
Applicable only when ADS is low
†
Figure 6. Write Cycle Timing Waveforms
13
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢅ ꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢈ
ꢉ ꢊꢋꢌ ꢄ ꢍ ꢎꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑꢑ ꢐꢌꢈ ꢄ ꢉꢀꢈ ꢏ ꢌꢊ ꢒꢁ ꢒꢑ ꢒꢌ ꢀ
ꢓꢈ ꢀ ꢍ ꢉ ꢐꢀꢏꢔ ꢁ ꢏꢓ ꢄꢏ ꢌꢀ ꢎꢏ ꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
PARAMETER MEASUREMENT INFORMATION
t
w5
50%
50%
50%
ADS
t
su1
t
h1
Valid
†
A0−A2
Valid
50%
50%
50%
t
su2
t
h2
†
50%
50%
Valid
CS0, CS1, CS2
Valid
50%
t
h6
t
w7
†
t
†
d7
t
h7
t
†
d8
t
d9
50%
50%
RD1, RD2
DDIS
Active
50%
t
dis(R)
t
dis(R)
50%
t
d10
t
d11
D7−D0
Valid Data
†
Applicable only when ADS is low
Figure 7. Read Cycle Timing Waveforms
14
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁꢂ ꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄꢅ ꢅꢆ ꢄꢈ
ꢉꢊ ꢋꢌꢄꢍꢎ ꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑ ꢑꢐꢌ ꢈꢄꢉꢀ ꢈꢏ ꢌꢊ ꢒ ꢁꢒ ꢑ ꢒꢌ ꢀ
ꢓ ꢈꢀ ꢍ ꢉꢐꢀꢏ ꢔꢁ ꢏ ꢓ ꢄꢏ ꢌ ꢀꢎ ꢏꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
PARAMETER MEASUREMENT INFORMATION
RCLK
t
d12
8 CLKs
Sample Clock
TL16C450 Mode:
SIN
Start
Data Bits 5−8
Parity
Stop
Sample Clock
INTRPT
(data ready)
50%
50%
t
d13
t
d14
50%
INTRPT
(RCV error)
50%
RD1, RD2
(read RBR)
50%
Active
RD1, RD2
(read LSR)
50%
Active
t
d14
Figure 8. Receiver Timing Waveforms
15
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢅ ꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢈ
ꢉ ꢊꢋꢌ ꢄ ꢍ ꢎꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑꢑ ꢐꢌꢈ ꢄ ꢉꢀꢈ ꢏ ꢌꢊ ꢒꢁ ꢒꢑ ꢒꢌ ꢀ
ꢓꢈ ꢀ ꢍ ꢉ ꢐꢀꢏꢔ ꢁ ꢏꢓ ꢄꢏ ꢌꢀ ꢎꢏ ꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
PARAMETER MEASUREMENT INFORMATION
SIN
Data Bits 5−8
Stop
Sample Clock
(FIFO at or above
trigger level)
Trigger Level
INTRPT
(FCR6, 7 = 0, 0)
50%
50%
50%
(FIFO below
trigger level)
t
d13
(see Note A)
t
d14
INTRPT
Line Status
50%
Interrupt (LSI)
t
d14
RD1
(RD LSR)
Active
50%
Active
RD1
(RD RBR)
50%
NOTE A: For a time-out interrupt, t
= 9 RCLKs.
d13
Figure 9. Receive FIFO First Byte (Sets DR Bit) Waveforms
SIN
Stop
Sample Clock
(FIFO at or above
trigger level)
Time-Out or
Trigger Level
Interrupt
50%
50%
(FIFO below
trigger level)
t
d13
(see Note A)
t
d14
50%
50%
Line Status
Top Byte of FIFO
Interrupt (LSI)
t
t
d14
d13
RD1, RD2
(RD LSR)
50%
50%
RD1, RD2
(RD RBR)
50%
Active
Active
Previous Byte
Read From FIFO
NOTE A: For a time-out interrupt, t
= 9 RCLKs.
d13
Figure 10. Receive FIFO Bytes Other Than the First Byte (DR Internal Bit Already Set) Waveforms
16
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁꢂ ꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄꢅ ꢅꢆ ꢄꢈ
ꢉꢊ ꢋꢌꢄꢍꢎ ꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑ ꢑꢐꢌ ꢈꢄꢉꢀ ꢈꢏ ꢌꢊ ꢒ ꢁꢒ ꢑ ꢒꢌ ꢀ
ꢓ ꢈꢀ ꢍ ꢉꢐꢀꢏ ꢔꢁ ꢏ ꢓ ꢄꢏ ꢌ ꢀꢎ ꢏꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
PARAMETER MEASUREMENT INFORMATION
RD
(RD RBR)
50%
Active
See Note A
SIN
Stop
(first byte)
Sample Clock
t
d13
(see Note B)
t
d14
50%
50%
RXRDY
NOTE A: This is the reading of the last byte in the FIFO.
Figure 11. Receiver Ready (RXRDY) Waveforms, FCR0 = 0 or FCR0 = 1 and FCR3 = 0 (Mode 0)
RD
(RD RBR)
Active
50%
See Note A
SIN
(first byte that reaches
the trigger level)
Sample Clock
t
d13
(see Note B)
t
d14
50%
50%
RXRDY
NOTES: A. This is the reading of the last byte in the FIFO.
B. For a time-out interrupt, t = 9 RCLKs.
d13
Figure 12. Receiver Ready (RXRDY) Waveforms, FCR0 = 1 and FCR3 = 1 (Mode 1)
17
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢅ ꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢈ
ꢉ ꢊꢋꢌ ꢄ ꢍ ꢎꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑꢑ ꢐꢌꢈ ꢄ ꢉꢀꢈ ꢏ ꢌꢊ ꢒꢁ ꢒꢑ ꢒꢌ ꢀ
ꢓꢈ ꢀ ꢍ ꢉ ꢐꢀꢏꢔ ꢁ ꢏꢓ ꢄꢏ ꢌꢀ ꢎꢏ ꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
PARAMETER MEASUREMENT INFORMATION
Start
50%
Start
50%
Data Bits
Parity
Stop
t
SOUT
t
d15
d16
INTRPT
(THRE)
50%
50%
50%
50%
50%
t
d18
t
d17
t
d17
WR
(WR THR)
50%
50%
50%
t
d19
50%
RD IIR
Figure 13. Transmitter Timing Waveforms
Byte #1
50%
WR
(WR THR)
Start
50%
SOUT
Data
Parity
Stop
t
t
d21
d20
TXRDY
50%
50%
Figure 14. Transmitter Ready (TXRDY) Waveforms, FCR0 = 0 or FCR0 = 1 and FCR3 = 0 (Mode 0)
Byte #16
WR
50%
(WR THR)
Start
50%
SOUT
Data
Parity
Stop
t
t
d21
d20
TXRDY
50%
50%
FIFO Full
Figure 15. Transmitter Ready (TXRDY) Waveforms, FCR0 = 1 and FCR3 = 1 (Mode 1)
18
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁꢂ ꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄꢅ ꢅꢆ ꢄꢈ
ꢉꢊ ꢋꢌꢄꢍꢎ ꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑ ꢑꢐꢌ ꢈꢄꢉꢀ ꢈꢏ ꢌꢊ ꢒ ꢁꢒ ꢑ ꢒꢌ ꢀ
ꢓ ꢈꢀ ꢍ ꢉꢐꢀꢏ ꢔꢁ ꢏ ꢓ ꢄꢏ ꢌ ꢀꢎ ꢏꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
PARAMETER MEASUREMENT INFORMATION
WR
(WR MCR)
50%
50%
50%
t
d22
t
d22
RTS, DTR,
OUT1, OUT2
50%
50%
CTS, DSR, DCD
t
d23
INTRPT
(modem)
50%
50%
50%
t
d24
50%
t
d23
RD2
(RD MSR)
RI
50%
Figure 16. Modem Control Timing Waveforms
t
su4
CTS
50%
50%
t
d25
50%
SOUT
Midpoint of Stop Bit
Figure 17. CTS and SOUT Autoflow Control Timing (Start and Stop) Waveforms
Midpoint of Stop Bit
SIN
t
t
d27
d26
50%
50%
RTS
50%
RBRRD
Figure 18. Auto-RTS Timing for RCV Threshold of 1, 4, or 8 Waveforms
19
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢅ ꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢈ
ꢉ ꢊꢋꢌ ꢄ ꢍ ꢎꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑꢑ ꢐꢌꢈ ꢄ ꢉꢀꢈ ꢏ ꢌꢊ ꢒꢁ ꢒꢑ ꢒꢌ ꢀ
ꢓꢈ ꢀ ꢍ ꢉ ꢐꢀꢏꢔ ꢁ ꢏꢓ ꢄꢏ ꢌꢀ ꢎꢏ ꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
PARAMETER MEASUREMENT INFORMATION
Midpoint of Data Bit 0
15th Character
16th Character
SIN
t
t
d29
d28
50%
50%
RTS
50%
RBRRD
Figure 19. Auto-RTS Timing for RCV Threshold of 14 Waveforms
APPLICATION INFORMATION
SOUT
D7−D0
D7−D0
SIN
RTS
DTR
DSR
DCD
CTS
RI
MEMR or I/OR
MEMW or I/ON
INTR
RD1
EIA
WR1
232-D Drivers
and Receivers
INTRPT
RESET
A0
C
P
U
MR
A0
TL16C550C
(ACE)
A1
A2
A1
A2
B
u
s
ADS
WR2
RD2
XIN
3.072 MHz
L
CS
CS2
CS1
CS0
XOUT
BAUDOUT
RCLK
H
Figure 20. Basic TL16C550C Configuration
20
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁꢂ ꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄꢅ ꢅꢆ ꢄꢈ
ꢉꢊ ꢋꢌꢄꢍꢎ ꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑ ꢑꢐꢌ ꢈꢄꢉꢀ ꢈꢏ ꢌꢊ ꢒ ꢁꢒ ꢑ ꢒꢌ ꢀ
ꢓ ꢈꢀ ꢍ ꢉꢐꢀꢏ ꢔꢁ ꢏ ꢓ ꢄꢏ ꢌ ꢀꢎ ꢏꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
APPLICATION INFORMATION
Receiver Disable
WR
WR1
TL16C550C
(ACE)
Microcomputer
System
Data Bus
Data Bus
D7−D0
8-Bit
Bus Transceiver
DDIS
Driver Disable
Figure 21. Typical Interface for a High Capacity Data Bus
21
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢅ ꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢈ
ꢉ ꢊꢋꢌ ꢄ ꢍ ꢎꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑꢑ ꢐꢌꢈ ꢄ ꢉꢀꢈ ꢏ ꢌꢊ ꢒꢁ ꢒꢑ ꢒꢌ ꢀ
ꢓꢈ ꢀ ꢍ ꢉ ꢐꢀꢏꢔ ꢁ ꢏꢓ ꢄꢏ ꢌꢀ ꢎꢏ ꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
APPLICATION INFORMATION
Alternate
TL16C550C
Crystal Control
XIN
A16−A23
A16−A23
XOUT
BAUDOUT
RCLK
CS0
CS1
CS2
Address
Decoder
CPU
20
1
DTR
RTS
ADS
ADS
OUT1
OUT2
RSI/ABT
MR
A0−A2
AD0−AD7
Buffer
D0−D7
AD0−AD15
PHI1 PHI2
RI
8
6
5
DCD
DSR
CTS
ADS RSTO
RD
PHI1 PHI2
RD1
TCU
SOUT
2
3
WR1
WR
SIN
INTRPT
AD0−AD15
TXRDY
DDIS
RD2
7
1
WR2
RXRDY
EIA-232-D
Connector
GND
(V
)
SS
5 V
(V
CC
)
Figure 22. Typical TL16C550C Connection to a CPU
22
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁꢂ ꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄꢅ ꢅꢆ ꢄꢈ
ꢉꢊ ꢋꢌꢄꢍꢎ ꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑ ꢑꢐꢌ ꢈꢄꢉꢀ ꢈꢏ ꢌꢊ ꢒ ꢁꢒ ꢑ ꢒꢌ ꢀ
ꢓ ꢈꢀ ꢍ ꢉꢐꢀꢏ ꢔꢁ ꢏ ꢓ ꢄꢏ ꢌ ꢀꢎ ꢏꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
PRINCIPLES OF OPERATION
Table 1. Register Selection
†
DLAB
A2
L
A1
L
A0
L
REGISTER
Receiver buffer (read), transmitter holding register (write)
0
0
L
L
H
L
Interrupt enable register
Interrupt identification register (read only)
FIFO control register (write)
Line control register
X
X
X
X
X
X
X
1
L
H
H
H
L
L
L
L
H
L
H
H
H
H
L
Modem control register
Line status register
L
H
L
H
H
L
Modem status register
Scratch register
H
L
Divisor latch (LSB)
1
L
L
H
Divisor latch (MSB)
†
The divisor latch access bit (DLAB) is the most significant bit of the line control register. The DLAB signal
is controlled by writing to this bit location (see Table 4).
Table 2. ACE Reset Functions
REGISTER/SIGNAL
Interrupt enable register
RESET CONTROL
RESET STATE
Master reset
All bits cleared (0−3 forced and 4−7 permanent)
Bit 0 is set, bits 1, 2, 3, 6, and 7 are cleared, and bits 4−5 are
permanently cleared
Interrupt identification register
Master reset
FIFO control register
Line control register
Modem control register
Line status register
Modem status register
SOUT
Master reset
Master reset
All bits cleared
All bits cleared
Master reset
All bits cleared (6−7 permanent)
Master reset
Bits 5 and 6 are set; all other bits are cleared
Master reset
Bits 0−3 are cleared; bits 4−7 are input signals
Master reset
High
INTRPT (receiver error flag)
INTRPT (received data available)
INTRPT (transmitter holding register empty)
INTRPT (modem status changes)
OUT2
Read LSR/MR
Read RBR/MR
Read IR/write THR/MR
Read MSR/MR
Master reset
Low
Low
Low
Low
High
RTS
Master reset
High
DTR
Master reset
High
OUT1
Master reset
High
Scratch register
Master reset
No effect
No effect
No effect
No effect
Divisor latch (LSB and MSB) registers
Receiver buffer register
Transmitter holding register
RCVR FIFO
Master reset
Master reset
Master reset
MR/FCR1−FCR0/∆FCR0 All bits cleared
MR/FCR2−FCR0/∆FCR0 All bits cleared
XMIT FIFO
23
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢅ ꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢈ
ꢉ ꢊꢋꢌ ꢄ ꢍ ꢎꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑꢑ ꢐꢌꢈ ꢄ ꢉꢀꢈ ꢏ ꢌꢊ ꢒꢁ ꢒꢑ ꢒꢌ ꢀ
ꢓꢈ ꢀ ꢍ ꢉ ꢐꢀꢏꢔ ꢁ ꢏꢓ ꢄꢏ ꢌꢀ ꢎꢏ ꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
PRINCIPLES OF OPERATION
accessible registers
The system programmer, using the CPU, has access to and control over any of the ACE registers that are
summarized in Table 2. These registers control ACE operations, receive data, and transmit data. Descriptions
of these registers follow Table 3.
Table 3. Summary of Accessible Registers
REGISTER ADDRESS
0 DLAB = 0
0 DLAB = 0
1 DLAB = 0
2
2
3
4
5
6
7
0 DLAB = 1
1 DLAB = 1
Receiver
Buffer
Register
(Read
Transmitter
Holding
Register
(Write
Interrupt
Ident.
Register
(Read
FIFO
Control
Register
(Write
BIT
NO.
Interrupt
Enable
Register
Line
Control
Register
Modem
Control
Register
Line
Status
Register
Modem
Status
Register
Divisor
Latch
(LSB)
Scratch
Register
Latch
(MSB)
Only)
Only)
Only)
Only)
RBR
THR
IER
IIR
FCR
LCR
MCR
LSR
MSR
SCR
DLL
DLM
Enable
Received
Data
Available
Interrupt
(ERBI)
Word
Length
Select
Bit 0
Delta
Clear
to Send
Data
Terminal
Ready
(DTR)
0 if
Interrupt
Pending
Data
Ready
(DR)
FIFO
Enable
†
0
1
Data Bit 0
Data Bit 0
Bit 0
Bit 0
Bit 8
(∆CTS)
(WLS0)
Enable
Transmitter
Holding
Register
Empty
Delta
Data
Set
Word
Length
Select
Bit 1
Interrupt
ID
Bit 1
Receiver
FIFO
Reset
Request
to Send
(RTS)
Overrun
Error
(OE)
Data Bit 1
Data Bit 1
Bit 1
Bit 1
Bit 9
Ready
Interrupt
(ETBEI)
(WLS1)
(∆DSR)
Enable
Receiver
Line Status
Interrupt
(ELSI)
Trailing
Edge Ring
Indicator
(TERI)
Number
of
Stop Bits
(STB)
Interrupt
ID
Bit 2
Transmitter
FIFO
Reset
Parity
Error
(PE)
2
3
Data Bit 2
Data Bit 3
Data Bit 2
Data Bit 3
OUT1
Bit 2
Bit 3
Bit 2
Bit 3
Bit 10
Bit 11
Delta
Data
Carrier
Detect
Enable
Modem
Status
Interrupt
(EDSSI)
Interrupt
ID
Bit 3
(see
Note 9)
DMA
Mode
Select
Parity
Enable
(PEN)
Framing
Error
(FE)
OUT2
Loop
(∆DCD)
Clear
to
Send
(CTS)
Even
Parity
Select
(EPS)
Break
Interrupt
(BI)
4
5
6
Data Bit 4
Data Bit 5
Data Bit 6
Data Bit 4
Data Bit 5
Data Bit 6
0
0
0
0
0
Reserved
Reserved
Bit 4
Bit 5
Bit 6
Bit 4
Bit 5
Bit 6
Bit 12
Bit 13
Bit 14
Autoflow
Control
Enable
(AFE)
Transmitter
Holding
Register
(THRE)
Data
Set
Ready
(DSR)
Stick
Parity
FIFOs
Enabled
(see
Receiver
Trigger
(LSB)
Transmitter
Empty
(TEMT)
Ring
Indicator
(RI)
Break
Control
0
0
Note 9)
Divisor
Latch
Access
Bit
Error in
RCVR
FIFO
(see
Note 9)
FIFOs
Enabled
(see
Data
Receiver
Trigger
(MSB)
Carrier
Detect
(DCD)
7
Data Bit 7
Data Bit 7
0
Bit 7
Bit 7
Bit 15
Note 9)
(DLAB)
†
Bit 0 is the least significant bit. It is the first bit serially transmitted or received.
NOTE 9: These bits are always 0 in the TL16C450 mode.
24
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁꢂ ꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄꢅ ꢅꢆ ꢄꢈ
ꢉꢊ ꢋꢌꢄꢍꢎ ꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑ ꢑꢐꢌ ꢈꢄꢉꢀ ꢈꢏ ꢌꢊ ꢒ ꢁꢒ ꢑ ꢒꢌ ꢀ
ꢓ ꢈꢀ ꢍ ꢉꢐꢀꢏ ꢔꢁ ꢏ ꢓ ꢄꢏ ꢌ ꢀꢎ ꢏꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
PRINCIPLES OF OPERATION
FIFO control register (FCR)
The FCR is a write-only register at the same location as the IIR, which is a read-only register. The FCR enables
and clears the FIFOs, sets the receiver FIFO trigger level, and selects the type of DMA signalling.
D
D
D
Bit 0: This bit, when set, enables the transmitter and receiver FIFOs. Bit 0 must be set when other FCR
bits are written to or they are not programmed. Changing this bit clears the FIFOs.
Bit 1: This bit, when set, clears all bytes in the receiver FIFO and clears its counter. The shift register is not
cleared. The 1 that is written to this bit position is self clearing.
Bit 2: This bit, when set, clears all bytes in the transmit FIFO and clears its counter. The shift register is not
cleared. The 1 that is written to this bit position is self clearing.
D
D
D
Bit 3: When FCR0 is set, setting FCR3 causes RXRDY and TXRDY to change from level 0 to level 1.
Bits 4 and 5: These two bits are reserved for future use.
Bits 6 and 7: These two bits set the trigger level for the receiver FIFO interrupt (see Table 4).
Table 4. Receiver FIFO Trigger Level
RECEIVER FIFO
TRIGGER LEVEL (BYTES)
BIT 7
BIT 6
0
0
1
1
0
1
0
1
01
04
08
14
FIFO interrupt mode operation
When the receiver FIFO and receiver interrupts are enabled (FCR0 = 1, IER0 = 1, IER2 = 1), a receiver interrupt
occurs as follows:
1. The received data available interrupt is issued to the microprocessor when the FIFO has reached its
programmed trigger level. It is cleared when the FIFO drops below its programmed trigger level.
2. The IIR receive data available indication also occurs when the FIFO trigger level is reached, and like the
interrupt, it is cleared when the FIFO drops below the trigger level.
3. The receiver line status interrupt (IIR = 06) has higher priority than the received data available (IIR = 04)
interrupt.
4. The data ready bit (LSR0) is set when a character is transferred from the shift register to the receiver FIFO.
It is cleared when the FIFO is empty.
25
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢅ ꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢈ
ꢉ ꢊꢋꢌ ꢄ ꢍ ꢎꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑꢑ ꢐꢌꢈ ꢄ ꢉꢀꢈ ꢏ ꢌꢊ ꢒꢁ ꢒꢑ ꢒꢌ ꢀ
ꢓꢈ ꢀ ꢍ ꢉ ꢐꢀꢏꢔ ꢁ ꢏꢓ ꢄꢏ ꢌꢀ ꢎꢏ ꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
PRINCIPLES OF OPERATION
FIFO interrupt mode operation (continued)
When the receiver FIFO and receiver interrupts are enabled:
1. FIFO time-out interrupt occurs if the following conditions exist:
a. At least one character is in the FIFO.
b. The most recent serial character was received more than four continuous character times ago (if two
stop bits are programmed, the second one is included in this time delay).
c. The most recent microprocessor read of the FIFO has occurred more than four continuous character
times before. This causes a maximum character received command to interrupt an issued delay of 160
ms at a 300 baud rate with a 12-bit character.
2. Character times are calculated by using the RCLK input for a clock signal (makes the delay proportional
to the baud rate).
3. When a time-out interrupt has occurred, it is cleared and the timer is cleared when the microprocessor reads
one character from the receiver FIFO.
4. When a time-out interrupt has not occurred, the time-out timer is cleared after a new character is received
or after the microprocessor reads the receiver FIFO.
When the transmitter FIFO and THRE interrupt are enabled (FCR0 = 1, IER1 = 1), transmit interrupts occur as
follows:
1. The transmitter holding register empty interrupt [IIR (3−0) = 2] occurs when the transmit FIFO is empty. It
is cleared [IIR (3−0) = 1] when the THR is written to (1 to 16 characters may be written to the transmit FIFO
while servicing this interrupt) or the IIR is read.
2. The transmitter holding register empty interrupt is delayed one character time minus the last stop bit time
when there have not been at least two bytes in the transmitter FIFO at the same time since the last time
that the FIFO was empty. The first transmitter interrupt after changing FCR0 is immediate if it is enabled.
FIFO polled mode operation
With FCR0 = 1 (transmitter and receiver FIFOs enabled), clearing IER0, IER1, IER2, IER3, or all four to 0 puts
the ACE in the FIFO polled mode of operation. Since the receiver and transmitter are controlled separately,
either one or both can be in the polled mode of operation.
In this mode, the user program checks receiver and transmitter status using the LSR. As stated previously:
D
D
LSR0 is set as long as there is one byte in the receiver FIFO.
LSR1 − LSR4 specify which error(s) have occurred. Character error status is handled the same way as
when in the interrupt mode; the IIR is not affected since IER2 = 0.
D
D
D
LSR5 indicates when the THR is empty.
LSR6 indicates that both the THR and TSR are empty.
LSR7 indicates whether there are any errors in the receiver FIFO.
There is no trigger level reached or time-out condition indicated in the FIFO polled mode. However, the receiver
and transmitter FIFOs are still fully capable of holding characters.
26
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁꢂ ꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄꢅ ꢅꢆ ꢄꢈ
ꢉꢊ ꢋꢌꢄꢍꢎ ꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑ ꢑꢐꢌ ꢈꢄꢉꢀ ꢈꢏ ꢌꢊ ꢒ ꢁꢒ ꢑ ꢒꢌ ꢀ
ꢓ ꢈꢀ ꢍ ꢉꢐꢀꢏ ꢔꢁ ꢏ ꢓ ꢄꢏ ꢌ ꢀꢎ ꢏꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
PRINCIPLES OF OPERATION
interrupt enable register (IER)
The IER enables each of the five types of interrupts (refer to Table 5) and enables INTRPT in response to an
interrupt generation. The IER can also disable the interrupt system by clearing bits 0 through 3. The contents
of this register are summarized in Table 3 and are described in the following bullets.
D
D
D
D
D
Bit 0: When set, this bit enables the received data available interrupt.
Bit 1: When set, this bit enables the THRE interrupt.
Bit 2: When set, this bit enables the receiver line status interrupt.
Bit 3: When set, this bit enables the modem status interrupt.
Bits 4 through 7: These bits are not used (always cleared).
interrupt identification register (IIR)
The ACE has an on-chip interrupt generation and prioritization capability that permits a flexible interface with
most popular microprocessors.
The ACE provides four prioritized levels of interrupts:
D
D
D
D
Priority 1 − Receiver line status (highest priority)
Priority 2 − Receiver data ready or receiver character time-out
Priority 3 − Transmitter holding register empty
Priority 4 − Modem status (lowest priority)
When an interrupt is generated, the IIR indicates that an interrupt is pending and encodes the type of interrupt
in its three least significant bits (bits 0, 1, and 2). The contents of this register are summarized in Table 3 and
described in Table 5. Detail on each bit is as follows:
D
Bit 0: This bit is used either in a hardwire prioritized or polled interrupt system. When bit 0 is cleared, an
interrupt is pending If bit 0 is set, no interrupt is pending.
D
D
Bits 1 and 2: These two bits identify the highest priority interrupt pending as indicated in Table 3
Bit 3: This bit is always cleared in TL16C450 mode. In FIFO mode, bit 3 is set with bit 2 to indicate that a
time-out interrupt is pending.
D
D
Bits 4 and 5: These two bits are not used (always cleared).
Bits 6 and 7: These bits are always cleared in TL16C450 mode. They are set when bit 0 of the FIFO control
register is set.
27
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢅ ꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢈ
ꢉ ꢊꢋꢌ ꢄ ꢍ ꢎꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑꢑ ꢐꢌꢈ ꢄ ꢉꢀꢈ ꢏ ꢌꢊ ꢒꢁ ꢒꢑ ꢒꢌ ꢀ
ꢓꢈ ꢀ ꢍ ꢉ ꢐꢀꢏꢔ ꢁ ꢏꢓ ꢄꢏ ꢌꢀ ꢎꢏ ꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
PRINCIPLES OF OPERATION
interrupt identification register (IIR) (continued)
Table 5. Interrupt Control Functions
INTERRUPT
IDENTIFICATION REGISTER
PRIORITY
LEVEL
INTERRUPT RESET
METHOD
INTERRUPT TYPE
INTERRUPT SOURCE
BIT 3 BIT 2 BIT 1 BIT 0
0
0
0
1
None
1
None
None
None
Overrun error, parity error,
framing error, or break interrupt
0
1
1
0
Receiver line status
Read the line status register
Receiver data available in the
0
1
1
1
0
0
0
0
2
2
Received data available TL16C450 mode or trigger level Read the receiver buffer register
reached in the FIFO mode
No characters have been
removed from or input to the
Character time-out
indication
receiver FIFO during the last four
character times, and there is at
least one character in it during
this time
Read the receiver buffer register
Read the interrupt identification
register (if source of interrupt) or
writing into the transmitter
holding register
Transmitter holding
register empty
Transmitter holding register
empty
0
0
0
0
1
0
0
0
3
4
Clear to send, data set ready,
Modem status
ring indicator, or data carrier Read the modem status register
detect
line control register (LCR)
The system programmer controls the format of the asynchronous data communication exchange through the
LCR. In addition, the programmer is able to retrieve, inspect, and modify the contents of the LCR; this eliminates
the need for separate storage of the line characteristics in system memory. The contents of this register are
summarized in Table 3 and described in the following bulleted list.
D
Bits 0 and 1: These two bits specify the number of bits in each transmitted or received serial character.
These bits are encoded as shown in Table 6.
Table 6. Serial Character Word Length
BIT 1
BIT 0
WORD LENGTH
5 bits
0
0
1
1
0
1
0
1
6 bits
7 bits
8 bits
D
Bit 2: This bit specifies either one, one and one-half, or two stop bits in each transmitted character. When
bit 2 is cleared, one stop bit is generated in the data. When bit 2 is set, the number of stop bits generated
is dependent on the word length selected with bits 0 and 1. The receiver clocks only the first stop bit
regardless of the number of stop bits selected. The number of stop bits generated in relation to word length
and bit 2 are shown in Table 7.
28
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁꢂ ꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄꢅ ꢅꢆ ꢄꢈ
ꢉꢊ ꢋꢌꢄꢍꢎ ꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑ ꢑꢐꢌ ꢈꢄꢉꢀ ꢈꢏ ꢌꢊ ꢒ ꢁꢒ ꢑ ꢒꢌ ꢀ
ꢓ ꢈꢀ ꢍ ꢉꢐꢀꢏ ꢔꢁ ꢏ ꢓ ꢄꢏ ꢌ ꢀꢎ ꢏꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
PRINCIPLES OF OPERATION
line control register (LCR) (continued)
Table 7. Number of Stop Bits Generated
WORD LENGTH SELECTED
BY BITS 1 AND 2
NUMBER OF STOP
BITS GENERATED
BIT 2
0
1
1
1
1
Any word length
5 bits
1
1 1/2
2
6 bits
7 bits
2
8 bits
2
D
D
D
D
D
Bit 3: This bit is the parity enable bit. When bit 3 is set, a parity bit is generated in transmitted data between
the last data word bit and the first stop bit. In received data, if bit 3 is set, parity is checked. When bit 3 is
cleared, no parity is generated or checked.
Bit 4: This bit is the even parity select bit. When parity is enabled (bit 3 is set) and bit 4 is set even parity
(an even number of logic 1s in the data and parity bits) is selected. When parity is enabled and bit 4 is
cleared, odd parity (an odd number of logic 1s) is selected.
Bit 5: This bit is the stick parity bit. When bits 3, 4, and 5 are set, the parity bit is transmitted and checked
as cleared. When bits 3 and 5 are set and bit 4 is cleared, the parity bit is transmitted and checked as set.
If bit 5 is cleared, stick parity is disabled.
Bit 6: This bit is the break control bit. Bit 6 is set to force a break condition; i.e., a condition where SOUT
is forced to the spacing (cleared) state. When bit 6 is cleared, the break condition is disabled and has no
affect on the transmitter logic; it only effects SOUT.
Bit 7: This bit is the divisor latch access bit (DLAB). Bit 7 must be set to access the divisor latches of the
baud generator during a read or write. Bit 7 must be cleared during a read or write to access the receiver
buffer, the THR, or the IER.
†
line status register (LSR)
The LSR provides information to the CPU concerning the status of data transfers. The contents of this register
are summarized in Table 3 and described in the following bulleted list.
D
Bit 0: This bit is the data ready (DR) indicator for the receiver. DR is set whenever a complete incoming
character has been received and transferred into the RBR or the FIFO. DR is cleared by reading all of the
data in the RBR or the FIFO.
‡
D
Bit 1 : This bit is the overrun error (OE) indicator. When OE is set, it indicates that before the character in
the RBR was read, it was overwritten by the next character transferred into the register. OE is cleared every
time the CPU reads the contents of the LSR. If the FIFO mode data continues to fill the FIFO beyond the
trigger level, an overrun error occurs only after the FIFO is full and the next character has been completely
received in the shift register. An overrun error is indicated to the CPU as soon as it happens. The character
in the shift register is overwritten, but it is not transferred to the FIFO.
†
‡
The line status register is intended for read operations only; writing to this register is not recommended outside of a factory testing environment.
Bits 1 through 4 are the error conditions that produce a receiver line status interrupt.
29
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢅ ꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢈ
ꢉ ꢊꢋꢌ ꢄ ꢍ ꢎꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑꢑ ꢐꢌꢈ ꢄ ꢉꢀꢈ ꢏ ꢌꢊ ꢒꢁ ꢒꢑ ꢒꢌ ꢀ
ꢓꢈ ꢀ ꢍ ꢉ ꢐꢀꢏꢔ ꢁ ꢏꢓ ꢄꢏ ꢌꢀ ꢎꢏ ꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
PRINCIPLES OF OPERATION
†
line status register (LSR) (continued)
‡
D
Bit 2 : This bit is the parity error (PE) indicator. When PE is set, it indicates that the parity of the received
data character does not match the parity selected in the LCR (bit 4). PE is cleared every time the CPU reads
the contents of the LSR. In the FIFO mode, this error is associated with the particular character in the FIFO
to which it applies. This error is revealed to the CPU when its associated character is at the top of the FIFO.
‡
D
Bit 3 : This bit is the framing error (FE) indicator. When FE is set, it indicates that the received character
did not have a valid (set) stop bit. FE is cleared every time the CPU reads the contents of the LSR. In the
FIFO mode, this error is associated with the particular character in the FIFO to which it applies. This error
is revealed to the CPU when its associated character is at the top of the FIFO. The ACE tries to
resynchronize after a framing error. To accomplish this, it is assumed that the framing error is due to the
next start bit. The ACE samples this start bit twice and then accepts the input data.
‡
D
D
Bit 4 : This bit is the break interrupt (BI) indicator. When BI is set, it indicates that the received data input
was held low for longer than a full-word transmission time. A full-word transmission time is defined as the
total time to transmit the start, data, parity, and stop bits. BI is cleared every time the CPU reads the contents
of the LSR. In the FIFO mode, this error is associated with the particular character in the FIFO to which it
applies. This error is revealed to the CPU when its associated character is at the top of the FIFO. When a
break occurs, only one 0 character is loaded into the FIFO. The next character transfer is enabled after SIN
goes to the marking state for at least two RCLK samples and then receives the next valid start bit.
Bit 5: This bit is the THRE indicator. THRE is set when the THR is empty, indicating that the ACE is ready
to accept a new character. If the THRE interrupt is enabled when THRE is set, an interrupt is generated.
THRE is set when the contents of the THR are transferred to the TSR. THRE is cleared concurrent with the
loading of the THR by the CPU. In the FIFO mode, THRE is set when the transmit FIFO is empty; it is cleared
when at least one byte is written to the transmit FIFO.
D
D
Bit 6: This bit is the transmitter empty (TEMT) indicator. TEMT bit is set when the THR and the TSR are
both empty. When either the THR or the TSR contains a data character, TEMT is cleared. In the FIFO mode,
TEMT is set when the transmitter FIFO and shift register are both empty.
Bit 7: In the TL16C550C mode, this bit is always cleared. In the TL16C450 mode, this bit is always cleared.
In the FIFO mode, LSR7 is set when there is at least one parity, framing, or break error in the FIFO. It is
cleared when the microprocessor reads the LSR and there are no subsequent errors in the FIFO.
modem control register (MCR)
The MCR is an 8-bit register that controls an interface with a modem, data set, or peripheral device that is
emulating a modem. The contents of this register are summarized in Table 3 and are described in the following
bulleted list.
D
D
D
D
Bit 0: This bit (DTR) controls the DTR output.
Bit 1: This bit (RTS) controls the RTS output.
Bit 2: This bit (OUT1) controls OUT1, a user-designated output signal.
Bit 3: This bit (OUT2) controls OUT2, a user-designated output signal.
When any of bits 0 through 3 are set, the associated output is forced low. When any of these bits are cleared,
the associated output is forced high.
†
‡
The line status register is intended for read operations only; writing to this register is not recommended outside of a factory testing environment.
Bits 1 through 4 are the error conditions that produce a receiver line status interrupt.
30
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁꢂ ꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄꢅ ꢅꢆ ꢄꢈ
ꢉꢊ ꢋꢌꢄꢍꢎ ꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑ ꢑꢐꢌ ꢈꢄꢉꢀ ꢈꢏ ꢌꢊ ꢒ ꢁꢒ ꢑ ꢒꢌ ꢀ
ꢓ ꢈꢀ ꢍ ꢉꢐꢀꢏ ꢔꢁ ꢏ ꢓ ꢄꢏ ꢌ ꢀꢎ ꢏꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
PRINCIPLES OF OPERATION
modem control register (MCR) (continued)
D
Bit 4: This bit (LOOP) provides a local loop back feature for diagnostic testing of the ACE. When LOOP
is set, the following occurs:
−
−
−
−
−
The transmitter SOUT is set high.
The receiver SIN is disconnected.
The output of the TSR is looped back into the receiver shift register input.
The four modem control inputs (CTS, DSR, DCD, and RI) are disconnected.
The four modem control outputs (DTR, RTS, OUT1, and OUT2) are internally connected to the four
modem control inputs.
−
The four modem control outputs are forced to the inactive (high) levels.
D
Bit 5: This bit (AFE) is the autoflow control enable. When set, the autoflow control as described in the
detailed description is enabled.
In the diagnostic mode, data that is transmitted is immediately received. This allows the processor to verify
the transmit and receive data paths to the ACE. The receiver and transmitter interrupts are fully operational.
The modem control interrupts are also operational, but the modem control interrupt’s sources are now the
lower four bits of the MCR instead of the four modem control inputs. All interrupts are still controlled by the
IER.
The ACE flow can be configured by programming bits 1 and 5 of the MCR as shown in Table 8.
Table 8. ACE Flow Configuration
MCR BIT 5
(AFE)
MCR BIT 1
(RTS)
ACE FLOW CONFIGURATION
1
1
0
1
0
Auto-RTS and auto-CTS enabled (autoflow control enabled)
Auto-CTS only enabled
X
Auto-RTS and auto-CTS disabled
modem status register (MSR)
The MSR is an 8-bit register that provides information about the current state of the control lines from the
modem, data set, or peripheral device to the CPU. Additionally, four bits of this register provide change
information; when a control input from the modem changes state, the appropriate bit is set. All four bits are
cleared when the CPU reads the MSR. The contents of this register are summarized in Table 3 and are
described in the following bulleted list.
D
Bit 0: This bit is the change in clear-to-send (∆CTS) indicator. ∆CTS indicates that the CTS input has
changed state since the last time it was read by the CPU. When ∆CTS is set (autoflow control is not enabled
and the modem status interrupt is enabled), a modem status interrupt is generated. When autoflow control
is enabled (∆CTS is cleared), no interrupt is generated.
D
D
Bit 1: This bit is the change in data set ready (∆DSR) indicator. ∆DSR indicates that the DSR input has
changed state since the last time it was read by the CPU. When ∆DSR is set and the modem status interrupt
is enabled, a modem status interrupt is generated.
Bit 2: This bit is the trailing edge of the ring indicator (TERI) detector. TERI indicates that the RI input to
the chip has changed from a low to a high level. When TERI is set and the modem status interrupt is enabled,
a modem status interrupt is generated.
31
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢅ ꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢈ
ꢉ ꢊꢋꢌ ꢄ ꢍ ꢎꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑꢑ ꢐꢌꢈ ꢄ ꢉꢀꢈ ꢏ ꢌꢊ ꢒꢁ ꢒꢑ ꢒꢌ ꢀ
ꢓꢈ ꢀ ꢍ ꢉ ꢐꢀꢏꢔ ꢁ ꢏꢓ ꢄꢏ ꢌꢀ ꢎꢏ ꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
PRINCIPLES OF OPERATION
modem status register (MSR) (continued)
D
Bit 3: This bit is the change in data carrier detect (∆DCD) indicator. ∆DCD indicates that the DCD input to
the chip has changed state since the last time it was read by the CPU. When ∆DCD is set and the modem
status interrupt is enabled, a modem status interrupt is generated.
D
D
D
D
Bit 4: This bit is the complement of the clear-to-send (CTS) input. When the ACE is in the diagnostic test
mode (LOOP [MCR4] = 1), this bit is equal to the MCR bit 1 (RTS).
Bit 5: This bit is the complement of the data set ready (DSR) input. When the ACE is in the diagnostic test
mode (LOOP [MCR4] = 1), this bit is equal to the MCR bit 0 (DTR).
Bit 6: This bit is the complement of the ring indicator (RI) input. When the ACE is in the diagnostic test mode
(LOOP [MCR4] = 1), this bit is equal to the MCR bit 2 (OUT1).
Bit 7: This bit is the complement of the data carrier detect (DCD) input. When the ACE is in the diagnostic
test mode (LOOP [MCR4] = 1), this bit is equal to the MCR bit 3 (OUT2).
programmable baud generator
The ACE contains a programmable baud generator that takes a clock input in the range between dc and 16 MHz
16
and divides it by a divisor in the range between 1 and (2 −1). The output frequency of the baud generator is
sixteen times (16×) the baud rate. The formula for the divisor is:
divisor = XIN frequency input ÷ (desired baud rate × 16)
Two 8-bit registers, called divisor latches, store the divisor in a 16-bit binary format. These divisor latches must
be loaded during initialization of the ACE in order to ensure desired operation of the baud generator. When either
of the divisor latches is loaded, a 16-bit baud counter is also loaded to prevent long counts on initial load.
Tables 9 and 10 illustrate the use of the baud generator with crystal frequencies of 1.8432 MHz and 3.072 MHz
respectively. For baud rates of 38.4 kbits/s and below, the error obtained is very small. The accuracy of the
selected baud rate is dependent on the selected crystal frequency (refer to Figure 23 for examples of typical
clock circuits).
32
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁꢂ ꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄꢅ ꢅꢆ ꢄꢈ
ꢉꢊ ꢋꢌꢄꢍꢎ ꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑ ꢑꢐꢌ ꢈꢄꢉꢀ ꢈꢏ ꢌꢊ ꢒ ꢁꢒ ꢑ ꢒꢌ ꢀ
ꢓ ꢈꢀ ꢍ ꢉꢐꢀꢏ ꢔꢁ ꢏ ꢓ ꢄꢏ ꢌ ꢀꢎ ꢏꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
PRINCIPLES OF OPERATION
programmable baud generator (continued)
Table 9. Baud Rates Using a 1.8432-MHz Crystal
DIVISOR USED
TO GENERATE
16 × CLOCK
PERCENT ERROR
DIFFERENCE BETWEEN
DESIRED AND ACTUAL
DESIRED
BAUD RATE
50
75
2304
1536
1047
857
768
384
192
96
110
0.026
0.058
134.5
150
300
600
1200
1800
2000
2400
3600
4800
7200
9600
19200
38400
56000
64
58
0.69
48
32
24
16
12
6
3
2
2.86
Table 10. Baud Rates Using a 3.072-MHz Crystal
DIVISOR USED
TO GENERATE
16 × CLOCK
PERCENT ERROR
DIFFERENCE BETWEEN
DESIRED AND ACTUAL
DESIRED
BAUD RATE
50
75
3840
2560
1745
1428
1280
640
320
160
107
96
110
0.026
0.034
134.5
150
300
600
1200
1800
2000
2400
3600
4800
7200
9600
19200
38400
0.312
80
53
0.628
1.23
40
27
20
10
5
33
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
ꢀ ꢁ ꢂ ꢃꢄ ꢅ ꢅ ꢆ ꢄ ꢇ ꢀ ꢁ ꢂꢃ ꢄ ꢅꢅ ꢆ ꢄ ꢈ
ꢉ ꢊꢋꢌ ꢄ ꢍ ꢎꢏꢌ ꢏꢐ ꢊ ꢄꢏ ꢑꢑ ꢐꢌꢈ ꢄ ꢉꢀꢈ ꢏ ꢌꢊ ꢒꢁ ꢒꢑ ꢒꢌ ꢀ
ꢓꢈ ꢀ ꢍ ꢉ ꢐꢀꢏꢔ ꢁ ꢏꢓ ꢄꢏ ꢌꢀ ꢎꢏ ꢁ
ꢕ
SLLS177H − MARCH 1994 − REVISED JANUARY 2006
PRINCIPLES OF OPERATION
programmable baud generator (continued)
V
CC
V
CC
Driver
XIN
XIN
External
Clock
C1
Crystal
R
P
Optional
Driver
RX2
XOUT
Optional
Clock
Output
Oscillator Clock
to Baud Generator
Logic
Oscillator Clock
to Baud Generator
Logic
XOUT
C2
TYPICAL CRYSTAL OSCILLATOR NETWORK
CRYSTAL
3.072 MHz
1.8432 MHz
R
RX2
C1
C2
P
1 MΩ
1 MΩ
1.5 kΩ
1.5 kΩ
10−30 pF
10−30 pF
40−60 pF
40−60 pF
Figure 23. Typical Clock Circuits
receiver buffer register (RBR)
The ACE receiver section consists of a receiver shift register (RSR) and a RBR. The RBR is actually a 16-byte
FIFO. Timing is supplied by the 16× receiver clock (RCLK). Receiver section control is a function of the ACE
line control register.
The ACE RSR receives serial data from SIN. The RSR then concatenates the data and moves it into the RBR
FIFO. In the TL16C450 mode, when a character is placed in the RBR and the received data available interrupt
is enabled (IER0 = 1), an interrupt is generated. This interrupt is cleared when the data is read out of the RBR.
In the FIFO mode, the interrupts are generated based on the control setup in the FIFO control register.
scratch register
The scratch register is an 8-bit register that is intended for the programmer’s use as a scratchpad in the sense
that it temporarily holds the programmer’s data without affecting any other ACE operation.
transmitter holding register (THR)
The ACE transmitter section consists of a THR and a transmitter shift register (TSR). The THR is actually a
16-byte FIFO. Timing is supplied by BAUDOUT. Transmitter section control is a function of the ACE line control
register.
The ACE THR receives data off the internal data bus and when the shift register is idle, moves it into the TSR.
The TSR serializes the data and outputs it at SOUT. In the TL16C450 mode, if the THR is empty and the
transmitter holding register empty (THRE) interrupt is enabled (IER1 = 1), an interrupt is generated. This
interrupt is cleared when a character is loaded into the register. In the FIFO mode, the interrupts are generated
based on the control setup in the FIFO control register.
34
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
PACKAGE OPTION ADDENDUM
www.ti.com
6-Jul-2009
PACKAGING INFORMATION
Orderable Device
TL16C550CFN
Status (1)
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
Package Package
Pins Package Eco Plan (2) Lead/Ball Finish MSL Peak Temp (3)
Qty
Type
Drawing
PLCC
FN
44
44
44
44
44
44
44
44
48
48
48
48
26 Green (RoHS & CU NIPDAU Level-3-260C-168 HR
no Sb/Br)
TL16C550CFNG4
TL16C550CFNR
TL16C550CFNRG4
TL16C550CIFN
PLCC
PLCC
PLCC
PLCC
PLCC
PLCC
PLCC
LQFP
LQFP
LQFP
LQFP
FN
FN
FN
FN
FN
FN
FN
PT
PT
PT
PT
26 Green (RoHS & CU NIPDAU Level-3-260C-168 HR
no Sb/Br)
500 Green (RoHS & CU NIPDAU Level-3-260C-168 HR
no Sb/Br)
500 Green (RoHS & CU NIPDAU Level-3-260C-168 HR
no Sb/Br)
26 Green (RoHS & CU NIPDAU Level-3-260C-168 HR
no Sb/Br)
TL16C550CIFNG4
TL16C550CIFNR
TL16C550CIFNRG4
TL16C550CIPT
26 Green (RoHS & CU NIPDAU Level-3-260C-168 HR
no Sb/Br)
500 Green (RoHS & CU NIPDAU Level-3-260C-168 HR
no Sb/Br)
500 Green (RoHS & CU NIPDAU Level-3-260C-168 HR
no Sb/Br)
250 Green (RoHS & CU NIPDAU Level-3-260C-168 HR
no Sb/Br)
TL16C550CIPTG4
TL16C550CIPTR
TL16C550CIPTRG4
250 Green (RoHS & CU NIPDAU Level-3-260C-168 HR
no Sb/Br)
1000 Green (RoHS & CU NIPDAU Level-3-260C-168 HR
no Sb/Br)
1000 Green (RoHS & CU NIPDAU Level-3-260C-168 HR
no Sb/Br)
TL16C550CN
OBSOLETE
ACTIVE
PDIP
N
40
48
TBD
Call TI
Call TI
TL16C550CPFB
TQFP
PFB
250 Green (RoHS & CU NIPDAU Level-2-260C-1 YEAR
no Sb/Br)
TL16C550CPFBG4
TL16C550CPFBR
TL16C550CPFBRG4
TL16C550CPT
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
ACTIVE
TQFP
TQFP
TQFP
LQFP
LQFP
LQFP
LQFP
PFB
PFB
PFB
PT
48
48
48
48
48
48
48
250 Green (RoHS & CU NIPDAU Level-2-260C-1 YEAR
no Sb/Br)
1000 Green (RoHS & CU NIPDAU Level-2-260C-1 YEAR
no Sb/Br)
1000 Green (RoHS & CU NIPDAU Level-2-260C-1 YEAR
no Sb/Br)
250 Green (RoHS & CU NIPDAU Level-3-260C-168 HR
no Sb/Br)
TL16C550CPTG4
TL16C550CPTR
PT
250 Green (RoHS & CU NIPDAU Level-3-260C-168 HR
no Sb/Br)
PT
1000 Green (RoHS & CU NIPDAU Level-3-260C-168 HR
no Sb/Br)
TL16C550CPTRG4
PT
1000 Green (RoHS & CU NIPDAU Level-3-260C-168 HR
no Sb/Br)
(1) The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in
a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com
6-Jul-2009
http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements
for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered
at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and
package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS
compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame
retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)
(3)
MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder
temperature.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is
provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the
accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take
reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on
incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited
information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI
to Customer on an annual basis.
Addendum-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com
14-Jul-2012
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device
Package Package Pins
Type Drawing
SPQ
Reel
Reel
A0
B0
K0
P1
W
Pin1
Diameter Width (mm) (mm) (mm) (mm) (mm) Quadrant
(mm) W1 (mm)
TL16C550CIPTR
TL16C550CPFBR
TL16C550CPTR
LQFP
TQFP
LQFP
PT
PFB
PT
48
48
48
1000
1000
1000
330.0
330.0
330.0
16.4
16.4
16.4
9.6
9.6
9.6
9.6
9.6
9.6
1.9
1.5
1.9
12.0
12.0
12.0
16.0
16.0
16.0
Q2
Q2
Q2
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
14-Jul-2012
*All dimensions are nominal
Device
Package Type Package Drawing Pins
SPQ
Length (mm) Width (mm) Height (mm)
TL16C550CIPTR
TL16C550CPFBR
TL16C550CPTR
LQFP
TQFP
LQFP
PT
PFB
PT
48
48
48
1000
1000
1000
367.0
367.0
367.0
367.0
367.0
367.0
38.0
38.0
38.0
Pack Materials-Page 2
MECHANICAL DATA
MPLC004A – OCTOBER 1994
FN (S-PQCC-J**)
PLASTIC J-LEADED CHIP CARRIER
20 PIN SHOWN
Seating Plane
0.004 (0,10)
0.180 (4,57) MAX
0.120 (3,05)
D
0.090 (2,29)
D1
0.020 (0,51) MIN
3
1
19
0.032 (0,81)
0.026 (0,66)
4
18
D2/E2
D2/E2
E
E1
8
14
0.021 (0,53)
0.013 (0,33)
0.050 (1,27)
9
13
0.007 (0,18)
M
0.008 (0,20) NOM
D/E
D1/E1
D2/E2
NO. OF
PINS
**
MIN
0.385 (9,78)
MAX
MIN
MAX
MIN
MAX
0.395 (10,03)
0.350 (8,89)
0.356 (9,04)
0.141 (3,58)
0.191 (4,85)
0.291 (7,39)
0.341 (8,66)
0.169 (4,29)
0.219 (5,56)
0.319 (8,10)
0.369 (9,37)
20
28
44
52
68
84
0.485 (12,32) 0.495 (12,57) 0.450 (11,43) 0.456 (11,58)
0.685 (17,40) 0.695 (17,65) 0.650 (16,51) 0.656 (16,66)
0.785 (19,94) 0.795 (20,19) 0.750 (19,05) 0.756 (19,20)
0.985 (25,02) 0.995 (25,27) 0.950 (24,13) 0.958 (24,33) 0.441 (11,20) 0.469 (11,91)
1.185 (30,10) 1.195 (30,35) 1.150 (29,21) 1.158 (29,41) 0.541 (13,74) 0.569 (14,45)
4040005/B 03/95
NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Falls within JEDEC MS-018
1
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MECHANICAL DATA
MTQF003A – OCTOBER 1994 – REVISED DECEMBER 1996
PT (S-PQFP-G48)
PLASTIC QUAD FLATPACK
0,27
0,17
M
0,08
0,50
36
25
37
24
48
13
0,13 NOM
1
12
5,50 TYP
7,20
SQ
6,80
Gage Plane
9,20
SQ
8,80
0,25
0,05 MIN
0°–7°
1,45
1,35
0,75
0,45
Seating Plane
0,10
1,60 MAX
4040052/C 11/96
NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Falls within JEDEC MS-026
D. This may also be a thermally enhanced plastic package with leads conected to the die pads.
1
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MECHANICAL DATA
MTQF019A – JANUARY 1995 – REVISED JANUARY 1998
PFB (S-PQFP-G48)
PLASTIC QUAD FLATPACK
0,27
0,17
0,50
M
0,08
36
25
37
24
48
13
0,13 NOM
1
12
5,50 TYP
7,20
SQ
Gage Plane
6,80
9,20
SQ
8,80
0,25
0,05 MIN
0°–7°
1,05
0,95
0,75
0,45
Seating Plane
0,08
1,20 MAX
4073176/B 10/96
NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Falls within JEDEC MS-026
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other
changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest
issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and
complete. All semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale
supplied at the time of order acknowledgment.
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms
and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary
to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily
performed.
TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and
applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information
published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or
endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration
and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered
documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service
voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice.
TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements
concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support
that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which
anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause
harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use
of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to
help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and
requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties
have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in
military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components
which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and
regulatory requirements in connection with such use.
TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of
non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.
Products
Applications
Audio
www.ti.com/audio
amplifier.ti.com
dataconverter.ti.com
www.dlp.com
Automotive and Transportation www.ti.com/automotive
Communications and Telecom www.ti.com/communications
Amplifiers
Data Converters
DLP® Products
DSP
Computers and Peripherals
Consumer Electronics
Energy and Lighting
Industrial
www.ti.com/computers
www.ti.com/consumer-apps
www.ti.com/energy
dsp.ti.com
Clocks and Timers
Interface
www.ti.com/clocks
interface.ti.com
logic.ti.com
www.ti.com/industrial
www.ti.com/medical
Medical
Logic
Security
www.ti.com/security
Power Mgmt
Microcontrollers
RFID
power.ti.com
Space, Avionics and Defense
Video and Imaging
www.ti.com/space-avionics-defense
www.ti.com/video
microcontroller.ti.com
www.ti-rfid.com
www.ti.com/omap
OMAP Applications Processors
Wireless Connectivity
TI E2E Community
e2e.ti.com
www.ti.com/wirelessconnectivity
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2012, Texas Instruments Incorporated
相关型号:
TL16C550CIN
ASYNCHRONOUS COMMUNICATIONS ELEMENT WITH AUTOFLOW CONTROLWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
TI
TL16C550CIPFB
ASYNCHRONOUS COMMUNICATIONS ELEMENT WITH AUTOFLOW CONTROLWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
TI
TL16C550CIPT
ASYNCHRONOUS COMMUNICATIONS ELEMENT WITH AUTOFLOW CONTROLWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
TI
TL16C550CIPTG4
ASYNCHRONOUS COMMUNICATIONS ELEMENT WITH AUTOFLOW CONTROLWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
TI
TL16C550CIPTR
ASYNCHRONOUS COMMUNICATIONS ELEMENT WITH AUTOFLOW CONTROLWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
TI
TL16C550CIPTRG4
ASYNCHRONOUS COMMUNICATIONS ELEMENT WITH AUTOFLOW CONTROLWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
TI
TL16C550CN
ASYNCHRONOUS COMMUNICATIONS ELEMENT WITH AUTOFLOW CONTROLWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
TI
TL16C550CPFB
ASYNCHRONOUS COMMUNICATIONS ELEMENT WITH AUTOFLOW CONTROLWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
TI
TL16C550CPFBG4
ASYNCHRONOUS COMMUNICATIONS ELEMENT WITH AUTOFLOW CONTROLWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
TI
TL16C550CPFBR
ASYNCHRONOUS COMMUNICATIONS ELEMENT WITH AUTOFLOW CONTROLWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
TI
TL16C550CPFBRG4
ASYNCHRONOUS COMMUNICATIONS ELEMENT WITH AUTOFLOW CONTROLWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
TI
TL16C550CPT
ASYNCHRONOUS COMMUNICATIONS ELEMENT WITH AUTOFLOW CONTROLWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
TI
©2020 ICPDF网 联系我们和版权申明