SCAN92LV090 [TI]
具有边界扫描功能的 9 通道总线 LVDS 收发器;型号: | SCAN92LV090 |
厂家: | TEXAS INSTRUMENTS |
描述: | 具有边界扫描功能的 9 通道总线 LVDS 收发器 |
文件: | 总22页 (文件大小:881K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
SCAN92LV090
www.ti.com
SNLS058I –SEPTEMBER 2000–REVISED APRIL 2013
SCAN92LV090 9 Channel Bus LVDS Transceiver w/ Boundary SCAN
Check for Samples: SCAN92LV090
1
FEATURES
DESCRIPTION
The SCAN92LV090A is one in a series of Bus LVDS
transceivers designed specifically for the high speed,
low power proprietary backplane or cable interfaces.
The device operates from a single 3.3V power supply
and includes nine differential line drivers and nine
receivers. To minimize bus loading, the driver outputs
and receiver inputs are internally connected. The
separate I/O of the logic side allows for loop back
support. The device also features a flow through pin
out which allows easy PCB routing for short stubs
between its pins and the connector.
2
•
•
•
•
IEEE 1149.1 (JTAG) Compliant
Bus LVDS Signaling
Low Power CMOS Design
High Signaling Rate Capability (Above 100
Mbps)
•
0.1V to 2.3V Common Mode Range for VID
200mV
=
•
•
±100 mV Receiver Sensitivity
Supports Open and Terminated Failsafe on
Port Pins
The driver translates 3V TTL levels (single-ended) to
differential Bus LVDS (BLVDS) output levels. This
allows for high speed operation, while consuming
minimal power with reduced EMI. In addition, the
differential signaling provides common mode noise
rejection of ±1V.
•
•
3.3V Operation
Glitch Free Power Up/Down (Driver & Receiver
Disabled)
•
Light Bus Loading (5 pF Typical) per Bus
LVDS Load
The receiver threshold is less than ±100 mV over a
±1V common mode range and translates the
differential Bus LVDS to standard (TTL/CMOS)
levels.
•
•
•
Designed for Double Termination Applications
Balanced Output Impedance
Product Offered in 64 Pin LQFP Package and
NFBGA Package
This device is compliant with IEEE 1149.1 Standard
Test Access Port and Boundary Scan Architecture
with the incorporation of the defined boundary-scan
test logic and test access port consisting of Test Data
Input (TDI), Test Data Out (TDO), Test Mode Select
(TMS), Test Clock (TCK), and the optional Test Reset
(TRST).
•
High Impedance Bus Pins on Power Off (VCC
0V)
=
SIMPLIFIED FUNCTIONAL DIAGRAM
D0+/RI+
BLVDS I/O
D0-/RI-
D
D
IN
DE
R
R
OUT
RE
Channel 1 of 9
Common to all
data channels
TDI
TDO
IEEE 1149.1 (JTAG)
Test Access Port
TCK
TMS
TRST
Figure 1.
1
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
All trademarks are the property of their respective owners.
2
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
Copyright © 2000–2013, Texas Instruments Incorporated
SCAN92LV090
SNLS058I –SEPTEMBER 2000–REVISED APRIL 2013
www.ti.com
CONNECTION DIAGRAM
Figure 2. Top View
Package Number PM0064
Figure 3. Top View
Package Number NZC0064A
2
Submit Documentation Feedback
Copyright © 2000–2013, Texas Instruments Incorporated
Product Folder Links: SCAN92LV090
SCAN92LV090
www.ti.com
SNLS058I –SEPTEMBER 2000–REVISED APRIL 2013
PINOUT DESCRIPTION
Pin Name
LQFP Pin #
NFBGA Pin #
Input/Output
Descriptions
DO+/RI+
27, 31, 35, 37, 41, 45, A7, B8, C6, D5, D8, E6,
I/O
True Bus LVDS Driver Outputs and Receiver Inputs.
47, 51, 55
26, 30, 34, 36, 40, 44, B5, B6, C7, D6, E5, E8,
46, 50, 54 F6, G8, H7
2, 6, 12, 18, 20, 22, 58, A2, A4, C3, C4, D2, E3,
60, 62 G3, G4, H3
3, 7, 13, 19, 21, 23, 59, A3, B3, C1, C2, D4, E4,
F7, G5, G6
DO−/RI−
DIN
I/O
I
Complimentary Bus LVDS Driver Outputs and Receiver
Inputs.
TTL Driver Input.
RO
O
TTL Receiver Output.
61, 63
F4, G1, H2
RE
DE
17
16
H1
G2
I
Receiver Enable TTL Input (Active Low).
Driver Enable TTL Input (Active High).
I
GND
4, 5, 9, 14, 25, 56
B1, B4, D3, E1, F2, H5
Power
Ground for digital circuitry (must connect to GND on PC
board). These pins connected internally.
VCC
AGND
AVCC
10, 15, 24, 57, 64
28, 33, 43, 49, 53
29, 32, 42, 48, 52
A1, A5, F1, F3, H4
A8, C5, D7, F5, G7
A6, B7, C8, H6, H8
Power
Power
Power
VCC for digital circuitry (must connect to VCC on PC
board). These pins connected internally.
Ground for analog circuitry (must connect to GND on PC
board). These pins connected internally.
Analog VCC (must connect to VCC on PC board). These
pins connected internally.
TRST
TMS
TCK
TDI
39
38
1
F8
E7
B2
D1
E2
I
I
Test Reset Input to support IEEE 1149.1 (Active Low)
Test Mode Select Input to support IEEE 1149.1
Test Clock Input to support IEEE 1149.1
I
8
I
Test Data Input to support IEEE 1149.1
TDO
11
O
Test Data Output to support IEEE 1149.1
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
(1)(2)(3)
ABSOLUTE MAXIMUM RATINGS
Supply Voltage (VCC
Enable Input Voltage (DE, RE)
Driver Input Voltage (DIN
)
4.0V
−0.3V to (VCC +0.3V)
−0.3V to (VCC +0.3V)
−0.3V to (VCC +0.3V)
−0.3V to +3.9V
>4.5 kV
)
Receiver Output Voltage (ROUT
Bus Pin Voltage (DO/RI±)
)
ESD (HBM 1.5 kΩ, 100 pF)
Driver Short Circuit Duration
Receiver Short Circuit Duration
momentary
momentary
Maximum Package Power Dissipation at 25°C
LQFP
1.74 W
Derate LQFP Package
13.9 mW/°C
71.7°C/W
θja
θjc
10.9°C/W
Junction Temperature
+150°C
Storage Temperature Range
Lead Temperature (Soldering, 4 sec.)
−65°C to +150°C
260°C
(1) Absolute Maximum Ratings are those values beyond which the safety of the device cannot be ensured. They are not meant to imply that
the devices should be operated at these limits. The table of “Electrical Characteristics” provides conditions for actual device operation.
(2) All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to ground unless
otherwise specified except VOD, ΔVOD and VID
.
(3) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and
specifications.
Copyright © 2000–2013, Texas Instruments Incorporated
Submit Documentation Feedback
3
Product Folder Links: SCAN92LV090
SCAN92LV090
SNLS058I –SEPTEMBER 2000–REVISED APRIL 2013
www.ti.com
RECOMMENDED OPERATING CONDITIONS
Min
3.0
Max
3.6
Units
V
Supply Voltage (VCC
)
Receiver Input Voltage
0.0
2.4
V
Operating Free Air Temperature
Maximum Input Edge Rate
−40
+85
°C
(1)
(20% to 80%)
Data
Δt/ΔV
ns/V
ns/V
1.0
3.0
Control
(1) Generator waveforms for all tests unless otherwise specified: f = 25 MHz, ZO = 50Ω, tr, tf = <1.0 ns (0%–100%). To ensure fastest
propagation delay and minimum skew, data input edge rates should be equal to or faster than 1ns/V; control signals equal to or faster
than 3ns/V. In general, the faster the input edge rate, the better the AC performance.
DC ELECTRICAL CHARACTERISTICS
Over recommended operating supply voltage and temperature ranges unless otherwise specified
(1)(2)
Symbol
VOD
Parameter
Conditions
Pin
Min
Typ
Max
460
27
Units
mV
mV
V
Output Differential Voltage
VOD Magnitude Change
Offset Voltage
RL = 27Ω, See Figure 4
DO+/RI+,
DO−/RI−
240
300
ΔVOD
VOS
1.1
1.3
5
1.5
10
ΔVOS
VOH
Offset Magnitude Change
Driver Output High Voltage(3)
Driver Output Low Voltage(3)
mV
V
RL = 27Ω
RL = 27Ω
1.4
1.1
1.65
VOL
0.95
V
(4)
IOSD
Output Short Circuit Current
VOD = 0V, DE = VCC, Driver outputs
shorted together
|36|
|65|
mA
(5)
VOH
Voltage Output High
VID = +300 mV
Inputs Open
IOH = −400 µA ROUT
V
CC−0.2
CC−0.2
V
V
V
Inputs Terminated,
RL = 27Ω
VCC−0.2
V
VOL
IOD
Voltage Output Low
IOL = 2.0 mA, VID = −300 mV
VID = 300mV, VOUT = VCC−1.0V
VID = −300mV, VOUT = 1.0V
DE = 0V, VCM = 1.5V
0.05
|75|
|75|
0.075
V
Receiver Output Dynamic
−110
mA
mA
mV
mV
(4)
Current
110
VTH
Input Threshold High
DO+/RI+,
DO−/RI−
+100
VTL
Input Threshold Low
−100
VCMR
Receiver Common Mode Range
|VID|/2
2.4 −
|VID|/2
V
IIN
Input Current
DE = 0V, RE = 2.4V,
VIN = +2.4V or 0V
−25
±1
±1
+25
µA
VCC = 0V, VIN = +2.4V or 0V
−20
+20
VCC
µA
V
VIH
VIL
Minimum Input High Voltage
Maximum Input Low Voltage
DIN, DE,
RE, TCK,
TRST,
2.0
GND
0.8
V
TMS, TDI
IIH
Input High Current
VIN = VCC or 2.4V
VIN = GND or 0.4V
ICLAMP = −18 mA
VIN = VCC
DIN, DE, RE
−20
−20
−1.5
-20
±10
±10
−0.8
+20
+20
µA
µA
V
IIL
Input Low Current
VCL
IIH
Input Diode Clamp Voltage
Input High Current
TDI, TMS,
+20
µA
TCK, TRST
IILR
Input Low Current
VIN = GND, VCC = 3.6v
TDI, TMS,
TRST
-25
-115
µA
(1) All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to ground unless
otherwise specified except VOD, ΔVOD and VID
.
(2) All typicals are given for VCC = +3.3V and TA = +25°C, unless otherwise stated.
(3) The SCAN92LV090 functions within datasheet specification when a resistive load is applied to the driver outputs.
(4) Only one output at a time should be shorted, do not exceed maximum package power dissipation capacity.
(5) VOH failsafe terminated test performed with 27Ω connected between RI+ and RI− inputs. No external voltage is applied.
4
Submit Documentation Feedback
Copyright © 2000–2013, Texas Instruments Incorporated
Product Folder Links: SCAN92LV090
SCAN92LV090
www.ti.com
SNLS058I –SEPTEMBER 2000–REVISED APRIL 2013
DC ELECTRICAL CHARACTERISTICS (continued)
Over recommended operating supply voltage and temperature ranges unless otherwise specified (1)(2)
Symbol
IIL
Parameter
Input Low Current
Conditions
Pin
Min
Typ
Max
Units
VIN = GND
TCK
VCC
-20
+20
µA
ICCD
ICCR
ICCZ
ICC
Power Supply Current Drivers
Enabled, Receivers Disabled
No Load, DE = RE = VCC
DIN = VCC or GND
,
50
50
50
80
80
80
mA
mA
mA
Power Supply Current Drivers
Disabled, Receivers Enabled
DE = RE = 0V, VID = ±300mV
Power Supply Current, Drivers
and Receivers tri-state
DE = 0V; RE = VCC
,
DIN = VCC or GND
Power Supply Current, Drivers
and Receivers Enabled
DE = VCC; RE = 0V,
DIN = VCC or GND,
RL = 27Ω
160
180
210
230
+20
mA
mA
µA
ICCS
Power Supply Current (SCAN
Test Mode), Drivers and
Receivers Enabled
DE = VCC; RE = 0V,
DIN = VCC or GND,
RL = 27Ω, TAP in any state other
than Test-Logic-Reset
IOFF
Power Off Leakage Current
VCC = 0V or OPEN,
DIN, DE, RE = 0V or OPEN,
VAPPLIED = 3.6V (Port Pins)
DO+/RI+,
DO−/RI−
−20
COUTPUT Capacitance @ Bus Pins
COUTPUT Capacitance @ ROUT
DO+/RI+,
DO−/RI−
5
7
pF
pF
ROUT
AC ELECTRICAL CHARACTERISTICS
Over recommended operating supply voltage and temperature ranges unless otherwise specified
(1)
Symbol
Parameter
Conditions
Min
Typ
Max
Units
DIFFERENTIAL DRIVER TIMING REQUIREMENTS
(2)
tPHLD
tPLHD
tSKD1
tSKD2
tSKD3
tTLH
Differential Prop. Delay High to Low
RL = 27Ω,
See Figure 5 and
Figure 6
1.0
1.0
1.8
1.8
120
2.6
2.6
ns
ns
ps
ns
ns
ns
ns
ns
ns
ns
ns
(2)
Differential Prop. Delay Low to High
(3)
Differential Skew |tPHLD–tPLHD
|
CL = 10 pF
(4)
Chip to Chip Skew
1.6
0.55
1.2
1.2
8
(5)
Channel to Channel Skew
0.25
0.5
0.5
3
Transition Time Low to High
Transition Time High to Low
Disable Time High to Z
Disable Time Low to Z
Enable Time Z to High
Enable Time Z to Low
tTHL
tPHZ
RL = 27Ω,
See Figure 7 and
Figure 8
tPLZ
3
8
tPZH
3
8
CL = 10 pF
tPZL
3
8
DIFFERENTIAL RECEIVER TIMING REQUIREMENTS
(2)
tPHLD
tPLHD
tSDK1
tSDK2
tSDK3
tTLH
Differential Prop. Delay High to Low
See Figure 9 and
Figure 10
CL = 35 pF
2.0
2.0
2.4
2.4
210
3.9
3.9
ns
ns
ps
ns
ns
ns
ns
(2)
Differential Prop Delay Low to High
(3)
Differential Skew |tPHLD–tPLHD
|
(4)
Chip to Chip Skew
1.9
0.7
2.5
2.5
(5)
Channel to Channel skew
0.35
1.5
Transition Time Low to High
Transition Time High to Low
tTHL
1.5
(1) Generator waveforms for all tests unless otherwise specified: f = 25 MHz, ZO = 50Ω, tr, tf = <1.0 ns (0%–100%). To ensure fastest
propagation delay and minimum skew, data input edge rates should be equal to or faster than 1ns/V; control signals equal to or faster
than 3ns/V. In general, the faster the input edge rate, the better the AC performance.
(2) Propagation delays are specified by design and characterization.
(3) tSKD1 |tPHLD–tPLHD| is the worse case skew between any channel and any device over recommended operation conditions.
(4) Chip to Chip skew is the difference in differential propagation delay between any channels of any devices, either edge.
(5) Channel to Channel skew is the difference in driver output or receiver output propagation delay between any channels within a device,
common edge.
Copyright © 2000–2013, Texas Instruments Incorporated
Submit Documentation Feedback
5
Product Folder Links: SCAN92LV090
SCAN92LV090
SNLS058I –SEPTEMBER 2000–REVISED APRIL 2013
www.ti.com
AC ELECTRICAL CHARACTERISTICS (continued)
Over recommended operating supply voltage and temperature ranges unless otherwise specified (1)
Symbol
tPHZ
Parameter
Conditions
Min
Typ
4.5
3.5
3.5
3.5
Max
Units
ns
Disable Time High to Z
Disable Time Low to Z
Enable Time Z to High
Enable Time Z to Low
RL = 500Ω,
See Figure 11 and
Figure 12
10
8
tPLZ
tPZH
tPZL
ns
8
ns
CL = 35 pF
8
ns
SCAN CIRCUITRY TIMING REQUIREMENTS
fMAX
tS
Maximum TCK Clock Frequency
TDI to TCK, H or L
RL = 500Ω, CL = 35 pF
25.0
1.5
1.5
2.5
1.5
10.0
2.5
2.0
75.0
MHz
ns
tH
TDI to TCK, H or L
ns
tS
TMS to TCK, H or L
ns
tH
TMS to TCK, H or L
ns
tW
TCK Pulse Width, H or L
TRST Pulse Width, L
ns
tW
ns
tREC
Recovery Time, TRST to TCK
ns
6
Submit Documentation Feedback
Copyright © 2000–2013, Texas Instruments Incorporated
Product Folder Links: SCAN92LV090
SCAN92LV090
www.ti.com
SNLS058I –SEPTEMBER 2000–REVISED APRIL 2013
APPLICATIONS INFORMATION
General application guidelines and hints may be found in the following application notes: AN-808 (SNLA028),
AN-1108 (SNLA008), AN-977 (SNLA166), AN-971 (SNLA165), and AN-903 (SNLA034).
There are a few common practices which should be implied when designing PCB for Bus LVDS signaling.
Recommended practices are:
•
•
•
Use at least 4 PCB board layer (Bus LVDS signals, ground, power and TTL signals).
Keep drivers and receivers as close to the (Bus LVDS port side) connector as possible.
Bypass each Bus LVDS device and also use distributed bulk capacitance between power planes. Surface
mount capacitors placed close to power and ground pins work best. Two or three high frequency, multi-layer
ceramic (MLC) surface mount (0.1 µF, 0.01 µF, 0.001 µF) in parallel should be used between each VCC and
ground. The capacitors should be as close as possible to the VCC pin.
–
–
Multiple vias should be used to connect VCC and Ground planes to the pads of the by-pass capacitors.
In addition, randomly distributed by-pass capacitors should be used.
•
•
•
Use the termination resistor which best matches the differential impedance of your transmission line.
Leave unused Bus LVDS receiver inputs open (floating). Limit traces on unused inputs to <0.5 inches.
Isolate TTL signals from Bus LVDS signals
MEDIA (CONNECTOR or BACKPLANE) SELECTION:
•
Use controlled impedance media. The backplane and connectors should have a matched differential
impedance.
Table 1. Functional Table
MODE SELECTED
DRIVER MODE
DE
H
L
RE
H
L
RECEIVER MODE
tri-state MODE
L
H
L
LOOP BACK MODE
H
Table 2. Transmitter Mode
INPUTS
OUTPUTS
DE
H
DIN
L
DO+
L
DO−
H
H
H
H
L
H
0.8V< DIN <2.0V
X
X
X
L
Z
Z
Table 3. Receiver Mode(1)
INPUTS
OUTPUT
RE
(RI+) – (RI−)
L (< −100 mV)
H (> +100 mV)
−100 mV < VID < +100 mV
X
L
L
L
H
X
Z
L
H
(1) X = High or Low logic state
L = Low state
Z = High impedance state
H = High state
Copyright © 2000–2013, Texas Instruments Incorporated
Submit Documentation Feedback
7
Product Folder Links: SCAN92LV090
SCAN92LV090
SNLS058I –SEPTEMBER 2000–REVISED APRIL 2013
www.ti.com
TEST CIRCUITS AND TIMING WAVEFORMS
Figure 4. Differential Driver DC Test Circuit
Figure 5. Differential Driver Propagation Delay and Transition Time Test Circuit
Figure 6. Differential Driver Propagation Delay and Transition Time Waveforms
8
Submit Documentation Feedback
Copyright © 2000–2013, Texas Instruments Incorporated
Product Folder Links: SCAN92LV090
SCAN92LV090
www.ti.com
SNLS058I –SEPTEMBER 2000–REVISED APRIL 2013
Figure 7. Driver Tri-State Delay Test Circuit
Figure 8. Driver Tri-State Delay Waveforms
Figure 9. Receiver Propagation Delay and Transition Time Test Circuit
Figure 10. Receiver Propagation Delay and Transition Time Waveforms
Copyright © 2000–2013, Texas Instruments Incorporated
Submit Documentation Feedback
9
Product Folder Links: SCAN92LV090
SCAN92LV090
SNLS058I –SEPTEMBER 2000–REVISED APRIL 2013
www.ti.com
Figure 11. Receiver Tri-State Delay Test Circuit
Figure 12. Receiver Tri-State Delay Waveforms
TYPICAL BUS APPLICATION CONFIGURATIONS
Figure 13. Bi-Directional Half-Duplex Point-to-Point Applications
Figure 14. Multi-Point Bus Applications
10
Submit Documentation Feedback
Copyright © 2000–2013, Texas Instruments Incorporated
Product Folder Links: SCAN92LV090
SCAN92LV090
www.ti.com
SNLS058I –SEPTEMBER 2000–REVISED APRIL 2013
DESCRIPTION OF BOUNDARY-SCAN CIRCUITRY
The SCAN92LV090 features two unique Scan test modes, each which requires a unique BSDL model depending
on the level of test access and fault coverage goals. In the first mode (Mode0), only the TTL Inputs and Outputs
of each transceiver are accessible via a 1149.1 compliant protocol. In the second mode (Mode1), both the TTL
Inputs and Outputs and the differential LVDS I/Os are included in the Scan chain.
All test modes are handled by the ATPG software, and BSDL selection should be invisible to the user.
The BYPASS register is a single bit shift register stage identical to scan cell TYPE1. It captures a fixed logic low.
Figure 15. Bypass Register Scan Chain Definition
Logic 0
The INSTRUCTION register is an eight-bit register which captures the value 00111101.
Figure 16. Instruction Register Scan Chain Definition
Table 4. MSB → LSB (Mode0)
Instruction Code
Instruction
EXTEST
00000000
10000010
10000111
00000110
All Others
SAMPLE/PRELOAD
CLAMP
HIGHZ
BYPASS
Table 5. MSB → LSB (Mode1)
Instruction Code
Instruction
EXTEST
10011001
10010010
10001111
00000110
All Others
SAMPLE/PRELOAD
CLAMP
HIGHZ
BYPASS
Copyright © 2000–2013, Texas Instruments Incorporated
Submit Documentation Feedback
11
Product Folder Links: SCAN92LV090
SCAN92LV090
SNLS058I –SEPTEMBER 2000–REVISED APRIL 2013
www.ti.com
To Other
Channel
.{w[•
D0+/RI+
BLVDS I/O
D0-/RI-
BSR
D
IN
DE
R
BSR
BSR
OUT
RE
Channel 1 of 9
Common to all
data channels
Ç} .{w[•
CŒ}u .{w[•
BYPASS
REGISTER
TDI
TDO
INSTRUCTION
REGISTER
INSTRUCTION
TRI-STATE
TMS
TCK
TEST
ACCESS
PORT (TAP)
TRST
Figure 17. Mode 0 Boundary Scan Register Configuration
(Refer to the BSDL for exact register order)
12
Submit Documentation Feedback
Copyright © 2000–2013, Texas Instruments Incorporated
Product Folder Links: SCAN92LV090
SCAN92LV090
www.ti.com
SNLS058I –SEPTEMBER 2000–REVISED APRIL 2013
To Other
Channel
.{w[•
D0+/RI+
BLVDS I/O
D0-/RI-
BSR
BSR
BSR
BSR
D
IN
DE
BSR
BSR
R
OUT
RE
Channel 1 of 9
Common to all
data channels
Ç} .{w[•
CŒ}u .{w[•
BYPASS
REGISTER
TDI
TDO
INSTRUCTION
REGISTER
INSTRUCTION
TRI-STATE
TMS
TCK
TEST
ACCESS
PORT (TAP)
TRST
Figure 18. Mode 1 Boundary Scan Register Configuration
(Refer to the BSDL for exact register order)
Copyright © 2000–2013, Texas Instruments Incorporated
Submit Documentation Feedback
13
Product Folder Links: SCAN92LV090
SCAN92LV090
SNLS058I –SEPTEMBER 2000–REVISED APRIL 2013
www.ti.com
REVISION HISTORY
Changes from Revision H (April 2013) to Revision I
Page
•
Changed layout of National Data Sheet to TI format .......................................................................................................... 13
14
Submit Documentation Feedback
Copyright © 2000–2013, Texas Instruments Incorporated
Product Folder Links: SCAN92LV090
PACKAGE OPTION ADDENDUM
www.ti.com
30-Sep-2021
PACKAGING INFORMATION
Orderable Device
Status Package Type Package Pins Package
Eco Plan
Lead finish/
Ball material
MSL Peak Temp
Op Temp (°C)
Device Marking
Samples
Drawing
Qty
360
360
160
(1)
(2)
(3)
(4/5)
(6)
SCAN92LV090SLC
NRND
NFBGA
NFBGA
LQFP
NZC
64
64
64
Non-RoHS
& Green
Call TI
Level-3-235C-168 HR
Level-4-260C-72 HR
Level-3-260C-168 HR
-40 to 85
-40 to 85
-40 to 85
SCAN92LV090
SLC
SCAN92LV090SLC/NOPB
SCAN92LV090VEH/NOPB
ACTIVE
ACTIVE
NZC
RoHS & Green
SNAGCU
SN
SCAN92LV090
SLC
PM
RoHS & Green
SCAN92LV090
VEH
(1) The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two
lines if the finish value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com
30-Sep-2021
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com
23-Jun-2023
TRAY
L - Outer tray length without tabs
KO -
Outer
tray
height
W -
Outer
tray
width
Text
P1 - Tray unit pocket pitch
CW - Measurement for tray edge (Y direction) to corner pocket center
CL - Measurement for tray edge (X direction) to corner pocket center
Chamfer on Tray corner indicates Pin 1 orientation of packed units.
*All dimensions are nominal
Device
Package Package Pins SPQ Unit array
Max
matrix temperature
(°C)
L (mm)
W
K0
P1
CL
CW
Name
Type
(mm) (µm) (mm) (mm) (mm)
SCAN92LV090SLC
NZC
NZC
NFBGA
NFBGA
64
64
360
360
12 x 30
12 x 30
150
150
322.6 135.9 7620
322.6 135.9 7620
10
10
12.5 12.95
12.5 12.95
SCAN92LV090SLC/
NOPB
SCAN92LV090VEH/
NOPB
PM
LQFP
64
160
8 X 20
150
322.6 135.9 7620 15.2
13.1
13
Pack Materials-Page 1
MECHANICAL DATA
NZC0064A
SLC64A (Rev C)
www.ti.com
PACKAGE OUTLINE
PM0064A
LQFP - 1.6 mm max height
SCALE 1.400
PLASTIC QUAD FLATPACK
10.2
9.8
B
NOTE 3
64
49
PIN 1 ID
1
48
10.2
9.8
12.2
TYP
11.8
NOTE 3
33
16
32
17
A
0.27
0.17
64X
60X 0.5
4X 7.5
0.08
C A B
C
(0.13) TYP
SEATING PLANE
0.08
SEE DETAIL A
0.25
GAGE PLANE
(1.4)
1.6 MAX
0.05 MIN
0.75
0.45
0 -7
DETAIL
SCALE: 14
A
DETAIL A
TYPICAL
4215162/A 03/2017
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
exceed 0.15 mm per side.
4. Reference JEDEC registration MS-026.
www.ti.com
EXAMPLE BOARD LAYOUT
PM0064A
LQFP - 1.6 mm max height
PLASTIC QUAD FLATPACK
SYMM
49
64
64X (1.5)
1
48
64X (0.3)
SYMM
(11.4)
60X (0.5)
(R0.05) TYP
33
16
17
32
(11.4)
LAND PATTERN EXAMPLE
EXPOSED METAL SHOWN
SCALE:8X
0.05 MAX
ALL AROUND
EXPOSED METAL
METAL
0.05 MIN
ALL AROUND
EXPOSED METAL
SOLDER MASK
OPENING
METAL UNDER
SOLDER MASK
SOLDER MASK
NON SOLDER MASK
DEFINED
SOLDER MASK
DEFINED
SOLDER MASK DETAILS
4215162/A 03/2017
NOTES: (continued)
5. Publication IPC-7351 may have alternate designs.
6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
7. For more information, see Texas Instruments literature number SLMA004 (www.ti.com/lit/slma004).
www.ti.com
EXAMPLE STENCIL DESIGN
PM0064A
LQFP - 1.6 mm max height
PLASTIC QUAD FLATPACK
SYMM
64
49
64X (1.5)
1
48
64X (0.3)
SYMM
(11.4)
60X (0.5)
(R0.05) TYP
16
33
17
32
(11.4)
SOLDER PASTE EXAMPLE
BASED ON 0.125 mm THICK STENCIL
SCALE:8X
4215162/A 03/2017
NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
9. Board assembly site may have different recommendations for stencil design.
www.ti.com
IMPORTANT NOTICE AND DISCLAIMER
TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE
DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS”
AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY
IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD
PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate
TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable
standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an
application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license
is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you
will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these
resources.
TI’s products are provided subject to TI’s Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with
such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for
TI products.
TI objects to and rejects any additional or different terms you may have proposed. IMPORTANT NOTICE
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2023, Texas Instruments Incorporated
相关型号:
SCANH162512ASM/NOPB
SCAN/JTAG/3J SERIES, DUAL 8-BIT BOUNDARY SCAN TRANSCEIVER, TRUE OUTPUT, PBGA64, BGA-64
TI
©2020 ICPDF网 联系我们和版权申明