29306-BRF-001-A [TE]

6-Port DS3/E3/STS-1 Integrated Line Termination;
29306-BRF-001-A
型号: 29306-BRF-001-A
厂家: TE CONNECTIVITY    TE CONNECTIVITY
描述:

6-Port DS3/E3/STS-1 Integrated Line Termination

文件: 总2页 (文件大小:511K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
6-Port DS3/E3/STS-1 Integrated Line Termination  
Device for ATM, Packet Processing and TDM Transport  
M29306DS3/E3/STS-1 “Line-Card-on-a-Chip”  
The M29306 provides the most complete physical-layer  
>
KEY FEATURES  
solution for flexible DS3/E3/STS-1 ATM, packet and TDM  
services on a single chip. The M29306 aggressively drives  
down cost for existing solutions and as well as reduces  
PCB real-estate and power.  
> High integration – LIUs  
with DJAT, T3/E3, STS-1  
framers/mappers,  
STS-12/STM-4 framer,  
ATM & HDLC processors  
> ATM/packet interfaces  
– SPI-3, 8-bit 25–104 MHz  
– UTOPIA Level 2/POS-PHY  
Level 2, 16-bit 25-50 MHz  
> Flexibility – mix ATM, TDM and > Fractional T3/E3 support  
Each port of the M29306 operates independently allowing  
for a mix of different rates and protocols. This flexibility  
allows service providers to provide a combination of clear  
channel DS3/E3 for packet, DS3/E3 ATM UNI or T3/E3/STS-1  
TDM services on the same card. This enables ADMs/OEDs  
and MSPPs to deploy a single line card that supports the  
simultaneous mapping for SDH or SONET transport of both  
DS3 and E3.  
packet as well as T3, E3 and  
> T3/E3/STS-1 payload  
STS-1 services on one device  
access  
> Easy implementation TAP  
> Embedded CLADs for  
software + high integration  
supported line rates  
= faster time-to-market  
> Pattern generator/detector  
> Parallel 8-bit, 77.76 MHz TDM  
for BERT  
telecom bus  
> Comprehensive loopbacks  
The M29306 integrates all the functional physical-layer  
blocks for a DS3/E3/STS-1 line card. It includes: 6 inde-  
pendent electrical line interface units (LIUs) with built-in  
digital jitter attenuators (DJAT), 12 DS3/E3 framers, and 6  
STS-1 framers. Each port is supported by a number of  
protocol options that may be selected on a per port basis  
from high level data link controllers (HDLC), ATM cell  
delineators, or DS3/E3 SONET/SDH mappers/demappers.  
The only requirement on the line side is the addition of  
transformers and passive termination.  
The M29306 requires only one 19.44 MHz reference clock  
(passive crystal) for generating all the necessary internal  
line rate clocks and enabling the same reference clock to  
be available on an output pad. In addition it can use a 77.76  
MHz or 155.52 MHz reference.  
Fractional DS3/E3 service is also supported through a  
bypass mode that allows external access to the DS3/E3  
channel’s data stream between the framer and the  
ATM/HDLC control allowing for external processing of  
the payload. This bypass mode also provides the capability  
of chaining two M29306s together to support a 12 line to  
one system side implementation. A STS-1 bypass on each  
of the STS-1 framers also allows for external access to  
the STS-1 payload.  
The device incorporates flexible system interfaces to  
support cell/packet termination into an industry-standard  
system bus of UTOPIA Level 2 (UL2) for ATM, POS-PHY Level  
2 or SPI-3 for HDLC packets, and STS-12/STM-4 support  
for the SONET/SDH traffic via a standard 8-bit, 77 MHz TDM  
telecom bus. Thus, a channelized OC-12/STM-4 can be broken  
down to DS3/E3 streams by the M29306 on a channel-by-  
channel basis.  
>
For maintenance, the M29306 supports pseudo-random bit  
sequence (PRBS) testing and a full set of loopback functions  
are provided at different functional blocks.  
Using the telecom application package (TAP) software to abstract  
the physical registers, developers can easily implement the M29306  
solution, reducing design time.  
T3/E3  
Overhead  
Access  
Bypass/Chaining I/F  
M29306  
UTOPIA L2  
or  
12x  
ATM  
Processors  
Cell or  
Packet  
16-bit 50  
MHz  
POS-PHY  
L2  
12x  
T3/E3  
Framers  
12x  
Cell or  
Packet  
(POS-SPI-3  
PHY Interface)  
8-bit104  
MHz  
HDLC  
Processors  
6x  
T3/E3  
or  
STS-1E  
6
Lines  
T3/E3/  
STS-1E  
(EC-1)  
Lines  
LIU + JAT  
6x T3/E3 to  
STS-1E  
Mapper/  
Demapper  
OC-12  
Mux/Demux/  
Mini-framer  
6x  
8-big77.75 MHz  
Telecom Bus  
STS-1  
Framers  
6x  
PRBS  
Generator  
and Monitor  
Microprocessor Interface  
MPC860  
JTAG  
Test I/F  
Systems Control  
STS-1 Overhead Access  
STS-12 Overhead Access  
M29306 Functional Block Diagram  
Product Features  
• 6 DS3/E3/STS-1E LIUs with jitter  
attenuation/desynchronization  
• 6 DS3/E3 mappers/demappers  
supporting T3/VC-3/AU-3; T3/TUG-  
3/AU-4; E3/VC-3/AU-3; E3/TUG-  
3/AU-4  
• Fractional T3/E3 interface for  
external FPGA or ASIC  
Applications  
• SONET/SDH ADM/OED  
Adaptive receive equalizer enables  
> 1800 ft of cable reach  
• Synchronous 16-bit microprocessor  
interface bus at 30–77 MHz bus rate  
• MSPP  
• NGDLC/BLC  
• Optical ADM  
• PON OLT  
• 6 STS-1 SONET/SDH framers  
support transport overhead access;  
includes monitor and generator  
– Programmable transmit pulse  
mask configuration  
– Glueless connection to Motorola  
MPC860  
– Dynamic loop bandwidth to comply  
with all standard intrinsic and  
output jitter requirements  
• Local (source) and remote (line)  
loopback capability at various  
internal points in the device  
• STS-12/STM-4 SONET/SDH TDM  
supporting mapping/demapping of  
STS-1E or TUG-3 into/from  
STS-12/STM-4 frame  
• DCS  
• Media Gateway  
• 12 T3/E3 framers support T3-M13,  
T3-M23, T3 C-bit parity  
E3-G.751, E3-G.832  
• PRBS detector and generator  
supporting framed and unframed  
modes  
Ordering Information  
• M29306-12P  
• Pointer processing  
• Transport overhead insertion  
and extraction  
• 12 ATM processors support both  
direct (for C-Bit parity/M13/M23 T3  
and G.832 E3) and PLCP-based  
mapping (for C-Bit parity  
• JTAG (IEEE 1149.1) boundary scan  
• Single rail 1.8 V core supply with  
3.3 V LvTTL I/O, 1.8V LVDS I/O  
• Parallel 77.76 MHz x 8-bit  
telecom bus interface  
• Embedded CLADs internally  
generating the T3, E3, STS-1 clocks  
DS3/M13/M23 and E3-G.751)  
• ATM/packet interfaces  
• 12 bit-synchronous HDLC processors  
– SPI-3 8-bit 25–104 MHz for HDLC  
packets  
• -40C to +85C operation  
– UTOPIA Level 2/POS-PHY Level 2,  
16-bit 25–50 MHz ATM cells or  
HDLC packets  
www.mindspeed.com/salesoffices  
General Information:  
© 2004 Mindspeed Technologies . All rights reserved. Mindspeed and the Mindspeed  
logo are trademarks of Mindspeed Technologies. All other trademarks are the property  
of their respective owners. Although Mindspeed Technologies strives for accuracy in all  
its publications, this material may contain errors or omissions and is subject to change  
without notice. This material is provided as is and without any express or implied  
warranties, including merchantability, fitness for a particular purpose and non-  
infringement. Mindspeed Technologies shall not be liable for any special, indirect, inci-  
dental or consequential damages as a result of its use.  
Headquarters – Newport Beach  
4000 MacArthur Blvd., East Tower  
Newport Beach, CA 92660-3007  
29306-BRF-001-A M04-0920  

相关型号:

29306-BRF-001-A_15

6-Port DS3/E3/STS-1 Integrated Line Termination Device for ATM
TE

2931-150

150 Watts, 38 Volts, 50us, 4% Radar 2900-3100 MHz
ADPOW

293100B502GO0

Mica Capacitor, Mica
CDE

293100B562GO0

Mica Capacitor, Mica
CDE

293100B562GO2

Mica Capacitor, Mica, 10000V, 2% +Tol, 2% -Tol, 0.0056uF,
CDE

293100B622GO1

Mica Capacitor, Mica, 10000V, 2% +Tol, 2% -Tol, 0.0062uF,
CDE

293100B682GO2

Mica Capacitor, Mica, 10000V, 2% +Tol, 2% -Tol, 0.0068uF,
CDE

293100B802GO0

Mica Capacitor, Mica
CDE

293100B802JO2

Mica Capacitor, Mica, 10000V, 5% +Tol, 5% -Tol, 0.008uF,
CDE

293100C470J0-0

Mica Capacitor, Mica, 10000V, -/+200ppm/Cel TC, 0.000047uF
CDE

293120B222JO0

Mica Capacitor, Mica, 12000V, 5% +Tol, 5% -Tol, 0.0022uF, Chassis Mount
CDE

293120B222JO2

Mica Capacitor, Mica, 12000V, 5% +Tol, 5% -Tol, 0.0022uF,
CDE