NAND01GR4A0DN1F [STMICROELECTRONICS]
64MX16 FLASH 1.8V PROM, 15000ns, PDSO48, 12 X 20 MM, TSOP-48;型号: | NAND01GR4A0DN1F |
厂家: | ST |
描述: | 64MX16 FLASH 1.8V PROM, 15000ns, PDSO48, 12 X 20 MM, TSOP-48 可编程只读存储器 光电二极管 内存集成电路 |
文件: | 总5页 (文件大小:142K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
NAND FLASH
528 Byte, 264 Word Page Family
128 Mbit, 256 Mbit, 512 Mbit, 1 Gbit (x8/x16)
1.8V, 3V Supply Flash Memories
DATA BRIEFING
FEATURES SUMMARY
■ HIGH DENSITY NAND FLASH MEMORIES
– Up to 1 Gbit memory array
Figure 1. Packages
– Up to 32Mbit spare area
– Cost effective solutions for mass storage ap-
plications
■ NAND INTERFACE
– x8 or x16 bus width
TSOP48
– Multiplexed Address/ Data
– Pinout compatibility for all densities
■ SUPPLY VOLTAGE
12 x 20 mm
FBGA
– 1.8V device: V = 1.65 to 1.95V
CC
– 3.0V device: V = 2.7 to 3.6V
CC
■ PAGE SIZE
VFBGA63 8.5x15x1 mm
TFBGA63 8.5x15x1.2 mm
VFBGA63 9x11x1 mm
– x8 device: (512 + 16 spare) Bytes
– x16 device: (256 + 8 spare) Words
■ BLOCK SIZE
– x8 device: (16K + 512 spare) Bytes
– x16 device: (8K + 256 spare) Words
■ PAGE READ / PROGRAM
– Random access: 12µs (max)
– Sequential access: 50ns (min)
– Page program time: 200µs (typ)
■ COPY BACK PROGRAM MODE
– Fast page copy without external buffering
■ CACHE PROGRAM MODE
■ AUTOMATIC PAGE 0 READ AT POWER-UP
OPTION
– Boot from NAND support
– Automatic Memory Download
■ SERIAL NUMBER OPTION
■ HARDWARE DATA PROTECTION
– Program/Erase locked during Power transi-
tions
■ DATA INTEGRITY
– 100,000 Program/Erase cycles
– 10 years Data Retention
■ DEVELOPMENT TOOLS
– Internal Cache Register to improve the pro-
gram throughput
■ FAST BLOCK ERASE
– Error Correction Code software and hard-
ware models
– Block erase time: 2ms (Typ)
■ STATUS REGISTER
– Bad Blocks Management and Wear Leveling
algorithms
■ ELECTRONIC SIGNATURE
■ CHIP ENABLE ‘DON’T CARE’ OPTION
– Simple interface with microcontroller
– PC Demo board with simulation software
– File System OS Native reference software
– Hardware simulation models
August 2003
1/5
For further information please contact the STMicroelectronics distributor nearest to you.
NAND FLASH, 528 Byte, 264 Word Page Family
SUMMARY DESCRIPTION
The NAND Flash 528 Byte/ 264 Word Page is a
family of non-volatile Flash memories that uses
NAND cell technology. The devices range from
128Mbits to 1Gbit and operate with either a 1.8V
or 3V voltage supply. The size of a Page is either
528 Bytes (512 + 16 spare) or 264 Words (256 + 8
spare) depending on whether the device has a x8
or x16 bus width.
vious data is transferred to the Page Buffer and
programmed into the memory array.
The devices are available in the following packag-
es:
■ TSOP48 12 x 20mm for all products
■ VFBGA63 (8.5x15x1 mm, 6 x 8 ball array,
0.8mm pitch) for the 512Mb product
■ TFBGA63 (8.5x15x1.2 mm, 6 x 8 ball array,
0.8mm pitch) for the 1Gb product
■ VFBGA63 (9x15x1 mm, 6 x 8 ball array, 0.8mm
pitch) for 128Mb and 256Mb products.
Three options are available for the NAND Flash
family:
The address lines are multiplexed with the Data In-
put/Output signals on a multiplexed x8 or x16 In-
put/Output bus. This interface reduces the pin
count and makes it possible to migrate to other
densities without changing the footprint.
Each block can be programmed and erased over
100,000 cycles. To extend the lifetime of NAND
Flash devices it is strongly recommended to imple-
ment an Error Correction Code (ECC). A Write
Protect pin is available to give a hardware protec-
tion against program and erase operations.
The devices feature an open-drain Ready/Busy
output that can be used to identify if the Program/
Erase/Read (P/E/R) Controller is currently active.
The use of an open-drain output allows the Ready/
Busy pins from several memories to be connected
to a single pull-up resistor.
A Copy Back command is available to optimize the
management of defective blocks. When a Page
Program operation fails, the data can be pro-
grammed in another page without having to re-
send the data to be programmed.
■ Automatic Page 0 Read after Power-up, which
allows the microcontroller to directly download
the boot code from page 0.
■ Chip Enable Don’t Care, which allows code to
be directly downloaded by a microcontroller, as
Chip Enable transitions during the latency time
do not stop the read operation.
■ A Serial Number, which allows each device to
be uniquely identified. The Serial Number
options is subject to an NDA (Non Disclosure
Agreement) and so not described in the
datasheet. For more details of this option
contact your nearest ST Sales office.
For information on how to order these options refer
to Table 3, Ordering Information Scheme. Devices
are shipped from the factory with Block 0 always
valid and the memory content bits, in valid blocks,
erased to ’1’.
See Table 1, Product List, for all the devices avail-
able in the family.
Each device has a Cache Program feature which
improves the program throughput for large files. It
loads the data in a Cache Register while the pre-
Table 1. Product List
Timings
Bus
Width
Memory
Array
Operating
Voltage
Random
Access
Max
Sequential
Access
Min
Page
Program
Typical
Block
Erase
Typical
Part Number
Density
Page Size Block Size
Package
NAND128R3A
NAND128W3A
NAND128R4A
NAND128W4A
NAND256R3A
NAND256W3A
NAND256R4A
NAND256W4A
NAND512R3A
NAND512W3A
NAND512R4A
NAND512W4A
NAND01GR3A
NAND01GW3A
NAND01GR4A
NAND01GW4A
1.65 to 1.95V
2.7 to 3.6V
15µs
12µs
15µs
12µs
15µs
12µs
15µs
12µs
15µs
12µs
15µs
12µs
15µs
12µs
15µs
12µs
60ns
50ns
60ns
50ns
60ns
50ns
60ns
50ns
60ns
50ns
60ns
50ns
60ns
50ns
60ns
50ns
300µs
200µs
300µs
200µs
300µs
200µs
300µs
200µs
300µs
200µs
300µs
200µs
300µs
200µs
300µs
200µs
512+16
Bytes
16K+512
Bytes
x8
x16
x8
TSOP48
VFBGA63
(9x11x1 mm)
32 Pages x
1024 Blocks
128Mbit
2ms
2ms
2ms
2ms
1.65 to 1.95V
2.7 to 3.6V
256+8
Words
8K+256
Words
1.65 to 1.95V
2.7 to 3.6V
512+16
Bytes
16K+512
Bytes
TSOP48
VFBGA63
(9x11x1 mm)
32 Pages x
2048 Blocks
256Mbit
512Mbit
1Gbit
1.65 to 1.95V
2.7 to 3.6V
256+8
Words
8K+256
Words
x16
x8
1.65 to 1.95V
2.7 to 3.6V
512+16
Bytes
16K+512
Bytes
TSOP48
VFBGA63
(8.5x15x1
mm)
32 Pages x
4096 Blocks
1.65 to 1.95V
2.7 to 3.6V
256+8
Words
8K+256
Words
x16
x8
1.65 to 1.95V
2.7 to 3.6V
512+16
Bytes
16K+512
Bytes
TSOP48
TFBGA63
(8.5x15x1.2
mm)
32 Pages x
8192 Blocks
1.65 to 1.95V
2.7 to 3.6V
256+8
Words
8K+256
Words
x16
2/5
NAND FLASH, 528 Byte, 264 Word Page Family
Figure 2. Logic Block Diagram
Address
Register/Counter
AL
CL
NAND Flash
Memory Array
P/E/R Controller,
High Voltage
Generator
W
Command
Interface
Logic
E
WP
R
Page Buffer
Cache Register
Y Decoder
Command Register
I/O Buffers & Latches
RB
I/O0-I/O7, x8/x16
I/O8-I/O15, x16
AI07561b
Figure 3. Logic Diagram
Table 2. Signal Names
I/O8-15
Data Input/Outputs for x16 devices
V
Data Input/Outputs, Address Inputs,
or Command Inputs for x8 and x16
devices
CC
I/O0-7
I/O8-I/O15, x16
AL
CL
E
Address Latch Enable
Command Latch Enable
Chip Enable
E
I/O0-I/O7, x8/x16
R
R
Read Enable
W
NAND Flash
RB
W
Ready/Busy (open-drain output)
Write Enable
RB
AL
CL
WP
Write Protect
V
CC
Supply Voltage
WP
V
Ground
SS
NC
DU
Not Connected Internally
Do Not Use
V
SS
AI07557b
3/5
NAND FLASH, 528 Byte, 264 Word Page Family
PART NUMBERING
Table 3. Ordering Information Scheme
Example:
NAND512R3A
0
A ZA
1
T
Device Type
NAND Flash Memory
Density
128 = 128Mb
256 = 256Mb
512 = 512Mb
01G = 1Gb
Operating Voltage
R = V = 1.65 to 1.95V
CC
W = V = 2.7 to 3.6V
CC
Bus Width
3 = x8
4 = x16
Family Identifier
A = 528 Bytes/ 264 Word Page
Options
0 = normal
1 = Read Page0 at Power-up
2 = Chip Enable Don’t Care
3 = Chip Enable Don’t Care Enabled and Read Page0 at Power-up
Silicon Version
A, B, C, D
Package
N = TSOP48 12 x 20mm
ZA = VFBGA63 9 x 11x1mm, 6x8 ball array, 0.8mm pitch (128Mbit and 256Mbit devices)
ZA = VFBGA63 8.5 x 15x1mm, 6x8 ball array, 0.8mm pitch (512Mbit devices)
ZA = TFBGA63 8.5 x 15x1.2mm, 6x8 ball array, 0.8mm pitch (1Gbit devices)
Temperature Range
1 = 0 to 70 °C
6 = –40 to 85 °C
Option
blank = Standard Packing
T = Tape & Reel Packing
E = Lead Free Package, Standard Packing
F = Lead Free Package, Tape & Reel Packing
Devices are shipped from the factory with the memory content bits, in valid blocks, erased to ’1’.
For further information on any aspect of this device, please contact your nearest ST Sales Office.
4/5
NAND FLASH, 528 Byte, 264 Word Page Family
REVISION HISTORY
Table 4. Document Revision History
Date
Version
Revision Details
16-Apr-2003
1.0
First Issue
NAND Databrief updated to first issue of NAND Datasheet (text changes in
FEATURES SUMMARY and SUMMARY DESCRIPTION sections).
18-Jun-2003
18-Jul-2003
07-Aug-2003
1.1
1.2
2.0
NAND Databrief updated to second issue of NAND Datasheet: VFBGA63 9 x 11mm
package added and minor text changes.
NAND Databrief updated to 07-Aug-2003 2.0 issue of NAND Datasheet: minor text
changes to clarify packages.
Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences
of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted
by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject
to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not
authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.
The ST logo is registered trademark of STMicroelectronics
All other names are the property of their respective owners
© 2003 STMicroelectronics - All Rights Reserved
STMicroelectronics GROUP OF COMPANIES
Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta -
Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States
www.st.com
5/5
相关型号:
NAND01GR4A0DZA1
64MX16 FLASH 1.8V PROM, 15000ns, PBGA63, 8.50 X 15 MM, 1.20 MM HEIGHT, 0.80 MM PITCH, TFBGA-63
STMICROELECTR
NAND01GR4A0DZA1E
64MX16 FLASH 1.8V PROM, 15000ns, PBGA63, 8.50 X 15 MM, 1.20 MM HEIGHT, 0.80 MM PITCH, TFBGA-63
STMICROELECTR
NAND01GR4A0DZA1F
Flash, 64MX16, 15000ns, PBGA63, 8.50 X 15 MM, 1.20 MM HEIGHT, 0.80 MM PITCH, TFBGA-63
STMICROELECTR
NAND01GR4A0DZA1T
64MX16 FLASH 1.8V PROM, 15000ns, PBGA63, 8.50 X 15 MM, 1.20 MM HEIGHT, 0.80 MM PITCH, TFBGA-63
STMICROELECTR
NAND01GR4A1AZA6E
Flash, 64MX16, 15000ns, PBGA63, 8.50 X 15 MM, 1.20 MM HEIGHT, 0.80 MM PITCH, LEAD FREE, TFBGA-63
NUMONYX
NAND01GR4A1CZA6E
64MX16 FLASH 1.8V PROM, 15000ns, PBGA63, 8.50 X 15 MM, 1.20 MM HEIGHT, 0.80 MM PITCH, TFBGA-63
STMICROELECTR
NAND01GR4A1CZA6F
Flash, 64MX16, 15000ns, PBGA63, 8.50 X 15 MM, 1.20 MM HEIGHT, 0.80 MM PITCH, TFBGA-63
STMICROELECTR
NAND01GR4A1CZA6T
64MX16 FLASH 1.8V PROM, 15000ns, PBGA63, 8.50 X 15 MM, 1.20 MM HEIGHT, 0.80 MM PITCH, TFBGA-63
STMICROELECTR
©2020 ICPDF网 联系我们和版权申明