L9904 [STMICROELECTRONICS]
MOTOR BRIDGE CONTROLLER; 汽车桥控制器型号: | L9904 |
厂家: | ST |
描述: | MOTOR BRIDGE CONTROLLER |
文件: | 总17页 (文件大小:270K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
L9904
MOTOR BRIDGE CONTROLLER
PRODUCT PREVIEW
■
■
■
OPERATING SUPPLY VOLTAGE 8V TO 28V,
OVERVOLTAGE MAX. 40V
OPERATING SUPPLY VOLTAGE 6V WITH
IMPLEMENTED STEPUP CONVERTER
QUIESCENT CURRENT IN STANDBY MODE
LESS THAN 50µA
■
■
ISO 9141 COMPATIBLE INTERFACE
CHARGE PUMP FOR DRIVING A POWER
MOS AS REVERSE BATTERY PROTECTION
SO20
■
■
■
■
PWM OPERATION FREQUENCY UP TO
30KHZ
ORDERING NUMBER: L9904
PROGRAMMABLE CROSS CONDUCTION
PROTECTION TIME
OVERVOLTAGE, UNDERVOLTAGE, SHORT
CIRCUIT AND THERMAL PROTECTION
DESCRIPTION
Control circuit for power MOS bridge driver in auto-
motive applications with ISO 9141bus interface.
REAL TIME DIAGNOSTIC
BLOCK DIAGRAM
10
VS
ST
R
CP
Reference
VCC
-
+
1
BIAS
11
CP
Charge
pump
=
V
STH
13
12
CB1
GH1
f
ST
VCC
Overvoltage
Undervoltage
14
S1
R
DG
2
4
Thermal shutdown
DG
EN
R
S1
=
V
S1TH
19
GL1
R
R
EN
GL1
18
GL2
S2
5
DIR
R
GL2
R
R
DIR
VCC
17
PWM
3
6
PWM
PR
R
S2
=
V
S2TH
15
16
GH2
CB2
Timer
ISO-Interface
9
K
7
8
RX
TX
R
R
RX
VCC
=
0.5 •
V
VS
TX
I
KH
20
GND
October 2002
1/17
This is preliminary information on a new product now in development. Details are subject to change without notice.
L9904
PIN FUNCTION
N°
1
Pin
ST
Description
Open Drain Switch for Stepup converter
Open drain diagnostic output
PWM input for H-bridge control
Enable input
2
DG
PWM
EN
3
4
5
DIR
PR
Direction select input for H-bridge control
6
Programmable cross conduction protection time
ISO 9141 interface, receiver output
7
RX
8
TX
ISO 9141 interface, transmitter input
9
K
ISO 9141 Interface, bidirectional communication K-line
Supply voltage
10
11
12
13
14
15
16
17
18
19
20
VS
CP
Charge pump for driving a power MOS as reverse battery protection
Gate driver for power MOS highside switch in halfbridge 1
External bootstrap capacitor
GH1
CB1
S1
Source/drain of halfbridge 1
GH2
CB2
S2
Gate driver for power MOS highside switch in halfbridge 2
External bootstrap capacitor
Source/drain of halfbridge 2
GL2
GL1
GND
Gate driver for power MOS lowside switch in halfbridge 2
Gate driver for power MOS lowside switch in halfbridge 1
Ground
PIN CONNECTION (Top view)
ST
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
GND
GL1
GL2
S2
DG
PWM
EN
DIR
PR
RX
TX
CB2
GH2
S1
CB1
GH1
CP
K
VS
SO20
2/17
L9904
ABSOLUTE MAXIMUM RATINGS
Symbol
Parameter
Value
-0.3 to 40
-100
Unit
V
V
I
, V
Bootstrap voltage
CB2
CB1
, I
Bootstrap current
mA
V
CB1 CB2
V
Charge pump voltage
Charge pump current
Logic input voltage
-0.3 to 40
-1
CP
CP
I
mA
V
V
,V
-0.3 to 7
DIR
EN
,V
,V
PWM TX
I
,I
Logic input current
±1
mA
DIR EN
,I
,I
PWM TX
V
I
,V
Logic output voltage
Logic output current
Gate driver voltage
Gate driver current
Gate driver voltage
Gate driver current
K-line voltage
-0.3 to 7
-1
V
mA
V
DG
RX
,I
DG RX
V
, V
-0.3 to V + 10
GH1 GH2
SX
I
, I
-1
-0.3 to 10
-10
mA
V
GH1 GH2
V
GL1
, V
GL2
I
, I
mA
V
GL1
GL2
V
-20 to V
S
K
PR
PR
V
Programming input voltage
Programming input current
Source/drain voltage
Source/drain current
Output voltage
-0.3 to 7
-1
V
I
mA
V
V
I
, V
-2 to V + 2
S1
S2
VS
, I
S1 S2
-10
-0.3 to 40
-1
mA
V
V
ST
I
Step up output current
DC supply voltage
mA
V
ST
V
-0.3 to 28
40
VSDC
V
Pulse supply voltage (T < 500ms)
DC supply current
V
VSP
I
-100
mA
VS
For externally applied voltages or currents exceeding these limits damage of the device may occur!
All pins of the IC are protected against ESD. The verification is performed according to MIL883C, human body
Ω
model with R=1.5k , C=100pF and discharge voltage ±2kV, corresponding to a maximum discharge energy of
0.2mJ.
3/17
L9904
THERMAL DATA
Symbol
Parameter
Value
-40 to 150
min 150
typ 15
Unit
°C
T
J
Operating junction temperature
T
Junction temperature thermal shutdown threshold
Junction thermal shutdown hysteresis
°C
JSD
T
°C
JSDH
1)
R
85
°C/W
th j-amb
Thermal resistance junction to ambient
1. see application note 110 for SO packages.
ELECTRICAL CHARACTERISTCS (8V < V < 20V, V = HIGH, -40°C
≤ ≤
T
J
150°C, unless otherwise spec-
VS
EN
ified. The voltages are refered to GND and currents are assumed positive, when current flows into the pin.
Symbol
Parameter
Test Condition
Min.
Typ.
Max.
Unit
Supply (VS)
V
Overvoltage disable HIGH
threshold
28
33
36
V
VS OVH
2)
V
1.6
V
V
VS OVh
Overvoltage threshold hysteresis
V
Undervoltage disable HIGH
threshold
6
7
VS UVH
V
Undervoltage threshold
0.66
8.1
V
VS UVh
2)
hysteresis
I
Supply current
V
= 0 ; V = 13.5V; T < 85°C
50
13
µA
VSL
EN
VS
J
I
Supply current, pwm-mode
V
V
= 13.5V; V = HIGH;
mA
VSH
VS
EN
= LOW; S1 = S2 = GND
DIR
f
= 20kHz; C
= 0.1µF;
= 4.7nF;
PWM
CBX
GHX
C
R
= 4.7nF; C
GLX
= 10kΩ; C = 150pF
PR
PR
I
Supply current, dc-mode
V
V
= 13.5V; V = HIGH;
5.8
10
mA
VSD
VS
EN
= LOW; S1 = S2 = GND
DIR
V
= LOW; C
= 4.7nF
GHX
PWM
R
= 10kΩ; C = 150pF
PR
PR
Enable input (EN)
V
Low level
High level
1.5
V
V
V
ENL
V
3.5
16
ENH
2)
V
ENh
1
Hysteresis threshold
R
Input pull down resistance
V
= 5V
EN
50
100
1.5
kΩ
EN
H-bridge control inputs (DIR, PWM)
V
DIRL
Input low level
Input high level
V
V
V
V
PWML
V
3.5
DIRH
V
PWMH
2)
V
1
DIRh
Input threshold hysteresis
V
PWMh
4/17
L9904
ELECTRICAL CHARACTERISTICS (continued)
Symbol
Parameter
Test Condition
= 0; V = 0
Min.
Typ.
Max.
Unit
R
Internal pull up resistance
V
16
50
100
kΩ
DIR
DIR
PWM
3)
R
PWM
to internal VCC
DIAGNOSTIC output (DG)
V
Output drop
I
= 1mA
DG
0.6
40
V
DG
DG
R
Internal pull up resistance
V
= 0V
10
20
2
kΩ
DG
3)
to internal VCC
4)
Programmable cross conduction protection
N
Threshold voltage ratio V
/
1.8
2.2
PR
PRH
R
= 10kΩ
PR
PR
V
PRL
I
PR
Current capability
-0.5
mA
V
= 2V
ISO interface, transmission input (TX)
V
Input low level
1.5
40
V
V
TXL
V
Input high level
3.5
10
TXH
V
Input hysteresis voltage 2)
1
V
TXh
R
Internal pull up resistance to
internal VCC 3)
V
= 0
20
kΩ
TX
TX
ISO interface, receiver output (RX)
V
Output voltage high stage
4.5
5
5.5
20
V
RXL
TX = HIGH; I = 0; V = V
VS
RX
K
R
Internal pull up resistance
TX = HIGH;
= 0V
10
40
kΩ
RX
3)
V
RX
to internal VCC
R
ON resistance to ground
TX = LOW;
= 1mA
90
Ω
RXON
I
RX
t
Output high delay time
Output low delay time
Fig. 1
0.5
0.5
µs
µs
RXH
t
RXL
ISO interface, K-line (K)
V
Input low level
-20V
0.45 ·
KL
V
VS
V
KH
Input high level
0.55 ·
VVS
V
VS
V
Input hysteresis voltage 2)
0.025·
0.8V
Kh
V
VS
I
Input current
V
= HIGH
-5
25
30
µA
Ω
KH
TX
TX
TX
R
ON resistance to ground
Short circuit current
Transmission frequency
V
V
= LOW; I =10mA
10
KON
KSC
K
I
= LOW
40
60
130
mA
kHz
f
K
100
2. not tested in production: guaranteed by design and verified in characterization
3. Internal V is 4.5V ... 5.5V
VCC
4. see page 18 for calculation of programmable cross conduction protection time
5/17
L9904
ELECTRICAL CHARACTERISTICS (continued)
Symbol
Parameter
Test Condition
= 13.5V; Fig. 1
VS
Min.
Typ.
Max.
Unit
t
Kr
Rise time
V
2
6
µs
External loads at K-line:
R = 510Ω pull up
K
to V
VS
C = 2.2nF to GND
K
t
Fall time
2
4
4
6
µs
µs
µs
µs
Kf
t
KH
Switch high delay time
Switch low delay time
Short circuit detection time
17
17
40
t
KL
t
SH
V
= 13.5V;
VS
10
TX = LOW
V > 0.55 · V
K
VS
Charge pump
V
CP
Charge pump voltage
V
V
V
= 8V
V
7V
V
10V
+
V
14V
+
VS
VS
VS
VS
VS
= 13.5V
= 20V
+
VS
V
VS
+
14V
V
V
+
VS
VS
10V
+14V
I
t
Charging current
V
= 13.5V
-50
-75
1.2
µA
ms
CP
VS
V = V + 8V
CP VS
2)
V
C
= 13.5V
= 10nF
4
CP
VS
Charging time
= V + 8V
V
CP
CP
VS
f
Charge pump frequency
V
= 13.5V
250
500
750
kHz
CP
VS
Drivers for external highside power MOS
V
V
Bootstrap voltage
V
V
V
= 8V; I
=13.5V; I
= 20V; I
= 0; V = 0
7.5
10
10
14
14
14
V
V
V
CB1
VS
VS
VS
CBX
SX
= 0; V = 0
SX
CB2
CBX
= 0; V = 0
SX
CBX
R
R
ON-resistance of SINK stage
10
Ω
GH1L
GH2L
V
= 8V; V = 0
SX
CBX
I
= 50mA; T = 25°C
J
GHX
20
Ω
V
= 8V; V = 0
SX
CBX
I
= 50mA; T = 125°C
J
GHX
R
R
ON-resistance of SOURCE stage
Gate ON voltage (SOURCE)
I
I
= -50mA; T = 25°C
10
20
Ω
Ω
GH1H
GHX
GHX
J
= -50mA; T = 125°C
GH2H
J
V
GH1H
V
C
= V = 8V; I
= 0;
V
+6.5V
V
VS
+14V
VS
SX
GHX
VS
V
GH2H
= 0.1µF
CBX
V
C
= V = 13.5V; I
= 0;
V
10V
+
V
VS
+14V
VS
SX
GHX
VS
= 0.1µF
CBX
V
C
= V = 20V; I
= 0;
V
+10V
V
VS
+14V
VS
SX
GHX
VS
= 0.1µF
CBX
R
R
Gate discharge resistance
Sink resistance
EN = LOW
10
100
100
kΩ
kΩ
GH1
GH2
R
R
10
S1
S2
6/17
L9904
ELECTRICAL CHARACTERISTICS (continued)
Symbol Parameter
Drivers for external lowside power MOS
Test Condition
Min.
Typ.
100
1
Max.
Unit
R
R
ON-resistance of SINK stage
ON-resistance of SOURCE stage
Gate ON voltage (SOURCE)
I
I
= 50mA; T = 25°C
= 50mA; T = 125°C
10
20
Ω
Ω
GL1L
GL2L
GLX
GLX
J
J
R
I
I
= -50mA; T = 25°C
= -50mA; T = 125°C
J
10
20
Ω
Ω
GL1H,
GLX
GLX
J
R
GL2H
V
GL1H,
V
V
V
= 8V; I
= 13.5V; I
= 20V; I
= 0
7V
10V
10V
V
V
VS
VS
VS
GLX
VS
V
GL2H
= 0
GLX
VS
= 0
14V
GLX
R
R
Gate discharge resistance
EN = LOW
10
kΩ
GL1
GL2
2. not tested in production: guaranteed by design and verified in characterization
Timing of the drivers
t
t
Propagation delay time
Fig. 2
500
ns
GH1LH
V
V
C
= 13.5V
= V =0
VS
GH2LH
S1
S2
= 0.1µF
CBX
RPR= 10kW
Propagation delay time including Fig. 2
t
t
0.7
1.3
µs
ns
GH1LH
cross conduction protection time
V
V
C
= 13.5V
= V =0
VS
GH2LH
t
CCP
S1
S2
= 0.1µF
CBX
t
t
Propagation delay time
500
GH1HL
GH2HL
C
R
= 150pF;
= 10kΩ;
PR
PR
5)
t
t
Propagation delay time
Fig. 2
500
ns
GL1LH
V
V
C
= 13.5V
= V =0
VS
GL2LH
S1
S2
= 0.1µF
CBX
R
= 10kΩ
PR
t
t
Propagation delay time including Fig. 2
0.7
1
1.3
µs
ns
GL1LH
cross conduction protection time
V
V
C
= 13.5V
= V =0
VS
GL2LH
t
CCP
S1
S2
= 0.1µF
CBX
t
t
Propagation delay time
500
GL1HL
GL2HL
C
R
= 150pF;
= 10kΩ;
PR
PR
5)
t
t
Rise time
Fall time
Rise time
Fall time
Fig. 2
1
1
1
1
µs
µs
µs
µs
GH1r
V
V
C
= 13.5V
= V =0
VS
GH2r
S1
S2
= 0.1µF
t
t
GH1f
GH2f
CBX
C
C
R
= 4.7nF
= 4.7nF
GHX
GLX
t
t
GL1r
GL2r
= 10kΩ;
PR
t
t
GL1f
GL2f
7/17
L9904
ELECTRICAL CHARACTERISTICS (continued)
Symbol
Parameter
Test Condition
Min.
Typ.
Max.
Unit
Short Circuit Detection
V
V
Threshold voltage
Detection time
4
V
S1TH
S2TH
t
5
1
10
15
µs
SCd
Step up converter (ST)
ST disable HIGH threshold
(5.2V ≤ V < 10V)
VS
V
10
2
V
V
STH
V
ST disable threshold hysteresis
STh
2)
voltage
R
Open drain ON resistance
20
Ω
DSON
V
= 5.2V;
VS
I
= 50mA
ST
f
Clock frequency
50
100
149
kHz
ST
2. not tested in production: guaranteed by design and verified in characterization
5. tested with differed values in production but guaranteed by design and verified in characterization
8/17
L9904
Figure 1. Timing of the ISO-interface
V
TX
0.7
•
V
VCC
0.3
t
•
V
•
0.3 V
VCC
VCC
t
t
KL
KH
V
K
t
t
Kr
Kf
80%
I
> I
KSC
K
0.55
0.45
•
V
VS
•
V
V S
20%
t
t
t
RXH
RXL
V
RX
0.7
•
V
VCC
0.3
•
V
VCC
t
open drain
transistor at
K-pin
t
SH
O N
O FF
Figure 2. Timing of the drivers for the external MOS regarding the inputs DIR and PWM
PWM
or
DIR
50%
t
t
tGHXLH
tGHXr
tGHXHL tGHXf
80%
20%
GHX
GLX
tGLXHL tGLXf
tGLXr
tGLXLH
80%
20%
t
9/17
L9904
Figure 3. I(V) characteristics of the K-Line for TX = HIGH and VVS=13.5V
IK [mA]
0.2
0.1
0.0
-0.1
-0.2
-0.3
-0.4
-0.5
-20
-10
0
10
20
VK [V]
Figure 4. Driving sequence
EN
DIR
braking
PWM
GL2
GH2
GL1
GH1
Note:
Before standby mode
(EN=low) a braking phase
is mandatory to discharge
the stored energy of the
motor.
10/17
L9904
Figure 5. Charging time of an external capacitor of 10nF connected to CP pin at V =8V and
VS
V
=13.5V
VS
voltage [V]
30
Charging time of a 10nF load at CP
CP for VS=13.5V
25
20
15
10
5
CP for VS=8V
EN
0
0
1
2
3
4
time [ms]
Figure 6. Application Circuit Diagram
V
BAT
D1
VS 10
R
CP
C
C
S2
ST
S1
Voltage
Reference
BIAS
VCC
-
+
1
Regulator
11 CP
Charge
pump
V
=
STH
13 CB1
12 GH1
R
f
C1
ST
V
CC
C
B1
VCC
Overvoltage
Undervoltage
Thermal shutdown
14 S1
S1
R
DG
DG
EN
2
4
M
R
R
V
=
S1TH
R
R
19 GL1
GL1
R
EN
18 GL2
GL2
DIR
5
R
R
R
R
DIR
VCC
µC
17 S2
S2
PWM
PWM
PR
3
6
V
=
S2TH
C
B2
R
15 GH2
16 CB2
Timer
C
R
PR
PR
ISO-Interface
9
K
RX
TX
7
8
K-Line
R
R
RX
VCC
•
0.5
V
VS
=
TX
I
KH
20 GND
GND
11/17
L9904
FUNCTIONAL DESCRIPTION
General
The L9904 integrated circuit (IC) is designed to control four external N-channel MOS transistors in H-Bridge con-
figuration for DC-motor driving in automotive applications. It includes an ISO9141 compatible interface. A typical
application is shown in fig.6.
Voltage supply
The IC is supplied via an external reverse battery protection diode to the V pin. The typical operating voltage
VS
range is down to 8V.
The supply current consumption of the IC composes of static and a dynamic part. The static current is typically
5.8mA. The dynamical current I
is depending of the PWM frequency f and the required gate charge Q
PWM Gate
dyn
of the external power mos transistor. The current can be estimated by the expression:
I
= 2 · f · Q
dyn
PWM
Gate
An external power transistor with a gate charge of Q
= 160nC and a PWM frequency of f
= 20kHz re-
PWM
Gate
quires a dynamical supply current of I
= 6.4mA.
dyn
The total supply current consumption is I = 5.8mA + 6.4mA = 12.2mA.
VS
Extended supply voltage range (ST)
The operating battery voltage range can be extended down to 6V using the additional components shown in
fig.7. A small inductor of L~150µH (I ~500mA) in series to the battery supply builts up a step up converter
peak
with the switching open drain output ST. The switching frequency is typical 100kHz with a fixed duty cycle of
50%. The step up converter starts below V < 8V, increases the supply voltage at the VS pin and switches off
VS
at V > 10V to avoid EME at nominal battery voltage. The diode D2 in series with the ST pin is necessary only
VS
for systems with negative battery voltage. No additional load can be driven by the step up converter.
Figure 7.
L9904
V
L1
D1
BAT
VS
ST
C1
C2
D2
-
+
V
=
STH
f
ST
12/17
L9904
FUNCTIONAL DESCRIPTION (continued)
Control inputs (EN, DIR, PWM)
The cmos level inputs drive the device as shown in fig.4 and described in the truth table.
The device is activated with enable input HIGH signal. For enable input floating (not connected) or VEN=0V the
device is in standby mode. When activating the device a wake-up time of 50µs is recommended to stabilize the
internal supplies.
The DIR and PWM inputs control the driver of the external H-Bridge transistors. The motor direction can be
choosen with the DIR input, the duty cycle and frequency with the PWM input. Unconnected inputs are defined
by internal pull up resistors. During wake-up and braking and before disactivating the IC via enable both inputs
should be driven HIGH.
Truth table:
Driver stage for external
Status
Control inputs
EN DIR PWM TS
Device status
Diagnostic
Comment
power MOS
OV
x
UV
x
SC
x
GH1 GL1 GH2 GL2
DG
T
1
2
0
x
x
x
x
x
R
L
R
L
R
L
R
L
standby mode
1
1
0
0
0
L
thermal
shutdown
3
4
5
1
1
1
x
x
x
x
x
x
0
0
0
1
0
0
0
1
0
0
0
1
L
L
L
L
L
L
L
L
L
L
L
overvoltage
undervoltage
6)
6)
6)
6
6)
X
X
X
X
short circuit
6
7
8
1
1
1
0
x
1
0
1
0
0
0
0
0
0
0
0
0
0
0
0
0
L
L
H
H
L
H
L
L
L
H
H
H
H
H
braking mode
H
Symbols: x Don't care
R:Resistive output
L: Output in sink condition
TS:Thermal shutdown
OV:Overvoltage
0: Logic LOW or not active
1: Logic HIGH or active
H: Output in source condition
UV:Undervoltage
T: Tristate
SC:Short Circuit
6. Only those external MOS transistors of the H-Bridge which are in short circuit condition are switched off. All others remain driven
by DIR and PWM.
Thermal shutdown
When the junction temperature exceeds T
all driver are switched in sink condition (L), the K- output is off and
JSD
the diagnostic DG is LOW until the junction temperature drops below T
- T
.
JSD
JHYST
Overvoltage Shutdown
When the supply voltage V exceeds the overvoltage threshold V
VS
all driver are switched in sink condi-
VSOVH
tion (L), the K- output is off and the diagnostic DG is LOW.
13/17
L9904
FUNCTIONAL DESCRIPTION (continued)
Undervoltage Shutdown
For supply voltages below the undervoltage disable threshold the gate driver remains in sink condition (L) and
the diagnostic DG is low.
Short Circuit Detection
The output voltage at the S1 and S2 pin of the H-Bridge is monitored by comparators to detect shorts to ground
or battery. The activated external highside MOS transistor will be switched off if the voltage drop remains below
the comparator threshold voltage V
and V
for longer than the short current detection time t
. The
SCd
S1TH
S2TH
transistor remains in off condition, the diagnostic output goes LOW until the DIR or PWM input status will be
changed. The status doesn't change for the other MOS transistors. The external lowside MOS transistor will be
switched off if the voltage drop passes over the comparator threshold voltage V
and V
for longer than
S1TH
S2TH
the short current detection time t
. The transistor remains in off condition, the diagnostic output goes LOW
SCd
until the DIR or PWM input status will be changed. The status doesn't change for the other MOS transistors.
Diagnostic Output (DG)
The diagnostic output provides a real time error detection, if monitors the following error stacks: Thermal shut-
down, overvoltage shutdown , undervoltage shutdown and short circuit shutdown. The open drain output with
internal pull up resistor is LOW if an error is occuring.
Bootstrap capacitor (CB1,CB2)
To ensure, that the external power MOS transistors reach the required R
, a minimum gate source voltage
DSON
of 5V for logic level and 10V for standard power MOS transistors has to be guaranteed. The highside transistors
require a gate voltage higher than the supply voltage. This is achieved with the internal chargepump circuit in
combination with the bootstrap capacitor. The bootstrap capacitor is charged, when the highside MOS transistor
is OFF and the lowside is ON. When the lowside is switched OFF, the charged bootstrap capacitor is able to
supply the gate driver of the highside power MOS transistor. For effective charging the values of the bootstrap
capacitors should be larger than the gate-source capacitance of the power MOS and respect the required PWM
ratio.
Chargepump circuit (CP)
The reverse battery protection can be obtained with an external N-channel MOS transistor as shown in fig.6. In
this case its drain-bulk diode provides the protection. The output CP is intended to drive the gate of this tran-
sistor above the battery voltage to switch on the MOS and to bypass the drain-bulk diode with the R
. The
DSON
Ω
CP has a connection to VS through an internal diode and a 20k resistor.
Gate drivers for the external N-channel power MOS transistors (GH1, GH2, GL1, GL2)
High level at EN activates the driver of the external MOS under control of the DIR and PWM inputs (see truth
table and driving sequence fig.4). The external power MOS gates are connected via series resistors to the de-
vice to reduce electro magnetic emission (EME) of the system. The resistors influence the switching behaviour.
They have to be choosen carefully. Too large resistors enlarge the charging and discharging time of the power
MOS gate and can generate cross current in the halfbridges. The driver assures a longer switching delay time
from source to sink stage in order to prevent the cross conduction.
The gate source voltage is limited to 14V. The charge/discharge current is limited by the R
The drivers are not protected against shorts.
of the driver.
DSON
14/17
L9904
FUNCTIONAL DESCRIPTION (continued)
Programmable cross conduction protection
The external power MOS transistors in H-Bridge ( two half bridges) configuration are switched on with an addi-
tional delay time t to prevent cross conduction in the halfbridge. The cross conduction protection time
is determined by the external capacitor C and resistor R at the PR pin. The capacitor C is charged
CCP
t
CCP
PR
PR
PR
up to the voltage limit V . A level change on the control inputs DIR and PWM switches off the concerned ex-
PRH
ternal MOS transistor and the charging source at the PR pin. The resistor R discharges the capacitor C
.
PR
PR
The concerned external power MOS transistor will be switched on again when the voltage at PR reaches the
value of V . After that the CPR will be charged again. The capacitor C should be choosen between 100pF
PRL
PR
and 1nF. The resistor R should be higher than 7kW. The delay time can be expressed as follows:
PR
t
t
= R · C · ln N
with N = V
/ V
= 2
PRL
CCP
PR
PR
PR
PR
PRH
= 0.69 · R · C
CCP
PR
PR
ISO-Interface
The ISO-Interface provides the communication between the micro controller and a serial bus with a baud rate
up to 60kbit/s via a single wire which is V and GND compatible. The logic level transmission input TX drives
BAT
the open drain K-output. The K output can be connected to a serial bus with a pull up resistor to V
. The K-
BAT
pin is protected against overvoltage, short to GND and VS and can be driven beyond V and GND. During lack
VS
of V or GND the output shows high impedance characteristic. The open drain output RX with an internal pull
VS
up resistor monitors the status at the K-pin to read the received data and control the transmitted data. Short
circuit condition at K-pin is recognized if the internal open drain transistor isn't able to pull the voltage potential
at K-pin below the threshold of 0.45·V . Then the RX stays in high condition. A timer starts and switches the
VS
open drain transistor after typ. 20µs off. A next low at the TX input resets the timer and the open drain transistor
switches on again.
Figure 8. Functional schematic of the ISO-interface
RX
K
R
RX
•
0.5 V
=
VS
V
CC
R
TX
TX
I
KH
R
S
R
delay
Q
T
SH
15/17
L9904
mm
inch
OUTLINE AND
MECHANICAL DATA
DIM.
MIN. TYP. MAX. MIN. TYP. MAX.
A
A1
B
C
D
E
e
2.35
0.1
2.65 0.093
0.3 0.004
0.104
0.012
0.020
0.013
0.512
0.299
0.33
0.23
12.6
7.4
0.51 0.013
0.32 0.009
13
0.496
0.291
7.6
1.27
0.050
H
h
10
0.25
0.4
10.65 0.394
0.75 0.010
0.419
0.030
0.050
L
1.27 0.016
SO20
K
0˚ (min.)8˚ (max.)
L
h x 45˚
A
B
A1
K
C
e
H
D
20
11
E
1
01
SO20MEC
16/17
L9904
Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences
of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted
by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject
to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not
authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.
The ST logo is a registered trademark of STMicroelectronics
© 2002 STMicroelectronics - All Rights Reserved
STMicroelectronics GROUP OF COMPANIES
Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco -
Singapore - Spain - Sweden - Switzerland - United Kingdom - United States
http://www.st.com
17/17
相关型号:
L9907TR
3 phase gate driver for 6step or FOC controlled Brushless Motors compatible with 48V NET
STMICROELECTR
©2020 ICPDF网 联系我们和版权申明