LB11827 [SANYO]

Three-Phase Brushless Motor Driver for OA Products; 三相无刷电机驱动器的OA产品
LB11827
型号: LB11827
厂家: SANYO SEMICON DEVICE    SANYO SEMICON DEVICE
描述:

Three-Phase Brushless Motor Driver for OA Products
三相无刷电机驱动器的OA产品

驱动器 电动机控制 电机 局域网
文件: 总11页 (文件大小:146K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
Ordering number : ENN7110  
Monolithic Digital IC  
LB11827  
Three-Phase Brushless Motor Driver for OA Products  
Overview  
Package Dimensions  
The LB11827 is a three-phase brushless motor driver that  
is optimal for driving drum and paper feed motors in laser  
printers and plain paper copiers. This IC adopts a direct  
PWM drive technique for minimal power loss. Flexible  
control of motor speed in response to an externally  
provided clock frequency (corresponding to the FG  
frequency) can be implemented by using the LB11827 in  
conjunction with the Sanyo LB11825M.  
unit: mm  
3147B-DIP28H  
[LB11827]  
28  
15  
R1.7  
1
Functions and Features  
• Three-phase bipolar drive (30 V, 3.5 A)  
• Direct PWM drive  
20.0  
27.0  
14  
• Built-in low side inductive kickback absorbing diode  
• Speed discriminator + P speed control  
LL  
• Speed locked state detection output  
1.93  
1.78  
0.6  
1.0  
• Built-in forward/reverse switching circuit  
SANYO: DIP28H (500 mil)  
• Full complement of built-in protection circuits,  
including current limiter circuit, thermal protection  
circuit, and motor constraint protection circuit.  
Specifications  
Absolute Maximum Ratings at Ta = 25°C  
Parameter  
Symbol  
Conditions  
Ratings  
Unit  
V
Supply voltage  
Output current  
V
CC max  
IOm ax  
Pd max1  
Pd max2  
Topr  
30  
3.5  
3
T 500 ms  
A
Allowable power dissipation 1  
Allowable power dissipation 2  
Operating temperature  
Independent IC  
W
W
°C  
°C  
When infinitely large heat sink  
20  
–20 to +80  
Storage temperature  
Tstg  
–55 to +150  
Any and all SANYO products described or contained herein do not have specifications that can handle  
applications that require extremely high levels of reliability, such as life-support systems, aircraft’s  
control systems, or other applications whose failure can be reasonably expected to result in serious  
physical and/or material damage. Consult with your SANYO representative nearest you before using  
any SANYO products described or contained herein in such applications.  
SANYO assumes no responsibility for equipment failures that result from using products at values that  
exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other  
parameters) listed in products specifications of any and all SANYO products described or contained  
herein.  
SANYO Electric Co.,Ltd. Semiconductor Company  
TOKYO OFFICE Tokyo Bldg., 1-10, 1 Chome, Ueno, Taito-ku, TOKYO, 110-8534 JAPAN  
D1503SI (OT) No. 7110-1/11  
LB11827  
Absolute Maximum Ratings at Ta = 25°C  
Parameter  
Supply voltage range 1  
Symbol  
VCC  
Conditions  
Ratings  
9.5 to 28  
0 to – 30  
0 to 15  
Unit  
V
Regulator voltage output current  
LD output current  
IREG  
ILD  
mA  
mA  
Electrical Characteristics at Ta = 25°C, V = VM = 24 V  
CC  
Ratings  
typ  
23  
Parameter  
Symbol  
Conditions  
Unit  
min  
max  
30  
Supply current 1  
Supply current 2  
[Output Block]  
I
I
CC1  
CC2  
mA  
mA  
When stopped  
3.5  
5
Output saturation voltage 1  
Output saturation voltage 2  
Output leakage current  
Lower side diode forward voltage 1  
Lower side diode forward voltage 2  
[5 V Regulator Voltage Output]  
Output voltage  
VOsat1 IO = 1.0 A, VO (SINK)+ VO (SOURCE)  
VOsat2 IO = 2.0 A, VO (SINK)+ VO (SOURCE)  
VOleak  
2.0  
2.6  
2.5  
3.2  
100  
1.5  
2.0  
V
V
µA  
V
VD1  
VD2  
ID = –1.0 A  
ID = –2.0 A  
1.2  
1.5  
V
VREG  
I
O = –5 mA  
CC = 9.5 to 28 V  
O = –5 to –20 mA  
4.65  
5.00  
30  
5.35  
100  
100  
V
Voltage regulation  
VREG1  
VREG2  
V
mV  
mV  
Load regulation  
I
20  
[Hall Amplifier]  
Input bias current  
IHB  
–2  
1.5  
80  
–0.5  
µA  
V
Common-mode input voltage range  
Hall input sensitivity  
VICM  
VREG–1.5  
42  
mVP-P  
mV  
Hysteresis  
VIN  
VSLH  
VSHL  
15  
24  
12  
Input voltage lowhigh  
Input voltage highlow  
[PWM Oscillator Circuit]  
Output H level voltage  
Output L level voltage  
Oscillator frequency  
Amplitude  
mV  
–12  
mV  
V
OH(PWM)  
OL(PWM)  
2.5  
1.2  
2.8  
1.5  
3.1  
1.8  
V
V
V
f(PWM) C = 3900 pF  
V(PWM)  
18  
kHz  
VP-P  
1.05  
1.30  
1.55  
[CSD Circuit]  
Operating voltage  
V
OH(CSD)  
3.6  
3.9  
–12  
3.3  
4.2  
–9  
V
µA  
s
External C charging current  
Operating time  
ICHG  
–17  
T(CSD) C = 10 µF Design target value*  
[Current Limiter Operation]  
Limiter  
VRF  
V
CC–VM  
0.45  
150  
0.5  
0.55  
V
[Thermal Shutdown Operation]  
Thermal shutdown operating temperature  
Hysteresis  
TSD  
Design target value* (junction temperature)  
Design target value* (junction temperature)  
180  
50  
°C  
°C  
TSD  
[FG Amplifier]  
Input offset voltage  
VIO(FG)  
IB(FG)  
–10  
–1  
10  
1
mV  
µA  
V
Input bias current  
Output H level voltage  
Output L level voltage  
FG input sensitivity  
VOH(FG) IFGO = –0.2 mA  
VREG–1.2 VREG–0.8  
V
OL(FG) IFGO = 0.2 mA  
0.8  
1.2  
V
Gain: 100  
3
mV  
mV  
kHz  
dB  
Schmitt amplitude for the next stage  
Operating frequency range  
Open-loop gain  
Design target value*  
100  
180  
51  
250  
2
f(FG) = 2 kHz  
45  
Note: * These are design target values and are not tested.  
Continued on next page.  
No. 7110-2/11  
LB11827  
Continued from preceding page.  
Ratings  
typ  
Parameter  
Symbol  
Conditions  
Unit  
min  
max  
[Speed Discriminator]  
Output H level voltage  
Output L level voltage  
Number of counts  
[PLL Output]  
V
OH(D) IDO = –0.1 mA  
VREG–1.0 VREG–0.7  
V
V
VOL(D) IDO = 0.1 mA  
0.8  
1.1  
512  
Output H level voltage  
Output L level voltage  
[Lock Detection]  
V
OH(P) IPO = –0.1 mA  
VREG–1.8 VREG–1.5 VREG–1.2  
V
V
V
OL(P) IPO = 0.1 mA  
1.2  
1.5  
1.8  
Output L level voltage  
Lock range  
VOL(LD) ILD = 10 mA  
0.15  
6.25  
0.5  
V
%
[Integrator]  
Input bias current  
IB(INT)  
OH(INT) IINTO = –0.2 mA  
–0.4  
0.4  
1.2  
µA  
V
Output H level voltage  
Output L level voltage  
Open-loop gain  
V
VREG–1.2 VREG–0.8  
0.8  
V
OL(INT) IINTO = 0.2 mA  
f(INT) = 1 kHz  
V
45  
51  
450  
dB  
kHz  
V
Gain width product  
Reference voltage  
[Clock Input Pin]  
Design target value*  
Design target value*  
–5%  
VREG/2  
5%  
1
Operating frequency range  
L level pin voltage  
H level pin current  
[Start/Stop Pin]  
fOSC  
VOSCL  
IOSCH  
MHz  
V
IOSC = –0.5 mA  
1.55  
0.4  
VOSC = VOSCL+0.5 V  
mA  
H level input voltage range  
L level input voltage range  
Input open voltage  
Hysteresis  
V
IH(S/S)  
3.5  
0
VREG  
1.5  
V
V
VIL(S/S)  
V
IO(S/S)  
VREG–0.5  
0.35  
VREG  
0.65  
10  
V
VIN  
0.50  
0
V
H level input current  
L level input current  
[Forward/Reverse Pin]  
H level input voltage range  
L level input voltage range  
Input open voltage  
Hysteresis  
I
IH(S/S) V(S/S) = VREG  
–10  
µA  
µA  
IIL(S/S) V(S/S) = 0 V  
–280  
–210  
VIH(F/R)  
3.5  
0
VREG  
1.5  
V
V
VIL(F/R)  
V
IO(F/R)  
VREG–0.5  
0.35  
VREG  
0.65  
10  
V
VIN  
0.50  
0
V
H level input current  
L level input current  
IIH(F/R) V(F/R) = VREG  
IIL(F/R) V(F/R) = 0 V  
–10  
µA  
µA  
–280  
–210  
Note: * These are design target values and are not tested.  
No. 7110-3/11  
LB11827  
Infinitely large heat sink  
With no heat sink  
Ambient temperature, Ta —°C  
Truth Table  
Source  
F/R = "L"  
F/R = "H"  
Sink  
OUT2 OUT1  
OUT3 OUT1  
IN1  
H
H
H
L
IN2  
L
IN3  
H
L
IN1  
L
IN2  
H
H
L
IN3  
L
1
2
3
4
5
6
L
L
H
H
H
L
OUT3 OUT2  
OUT1 OUT2  
OUT1 OUT3  
OUT2 OUT3  
H
H
H
L
L
L
L
H
H
H
L
L
H
H
L
L
H
L
The relation between the clock frequency, fCLK, and the FG frequency, fFG, is given by the following equation.  
fFG(servo) = fCLK/<number of counts>  
= fCLK/512  
Pin Assignment  
OUT1 F/R IN3+ IN3- IN2+ IN2- IN1+ IN1- GND1 S/S  
FG + FG - FG  
LD  
15  
IN  
18  
IN  
17  
OUT  
16  
28  
27  
26  
25  
24  
23  
22  
21  
20  
19  
LB11827  
1
2
3
4
5
6
7
8
9
10  
11  
12  
13  
14  
OUT2 OUT3 GND2  
V
VM VREG PWM CSD  
XI  
XO INT  
P
OUT  
D
OUT  
INT  
CC  
OUT  
IN  
Top view  
No. 7110-4/11  
LB11827  
Equivalent Circuit Block Diagram and Peripheral Circuits  
No. 7110-5/11  
LB11827  
Pin Description  
Pin No.  
Pin  
Function  
Equivalent circuit  
28  
1
OUT1  
OUT2  
OUT3  
VCC  
Motor drive output pin  
Connect the Schottky diode between the output – VCC  
300  
VM  
.
5
1
3
2
3
GND2  
Output GND pin  
2
28  
Power and output current detection pins of the output. Connect a  
low resistance (Rf) between this pin and VCC  
.
5
4
VM  
The output current is limited to the current value set with IOUT  
VRF/Rf.  
=
VCC  
Power pin (Other than the output)  
VCC  
Stabilized power supply output pin (5 V output)  
6
6
7
8
VREG  
PWM  
CSD  
Connect a capacitor (about 0.1 µF) between this pin and GND for  
stabilization  
VREG  
Pin to set the PWM oscillation frequency.  
Connect a capacitor between this pin and GND.  
This can be set to about 18 kHz with C =3900 pF.  
200 Ω  
7
VREG  
Pin to set the operation time of motor lock protection circuit.  
Connection of a capacitor (about 10 µF) between CSD and GND  
can set the protection operation time of about 3.3seconds.  
300 Ω  
8
Continued on next page.  
No. 7110-6/11  
LB11827  
Continued from preceding page.  
Pin No.  
Pin  
Function  
Equivalent circuit  
VREG  
Clock input pin, which enters the clock signal (1 MHz or less) to  
the XI pin via resistor (about 5.1 k).  
9
XI  
10  
XO  
Keep the XO pin open.  
10  
9
VREG  
INT  
11  
11  
12  
13  
Integrating amplifier output (speed control pin).  
OUT  
PWM Comparator  
VREG  
INT  
IN  
Integrating amplifier input pin  
300  
12  
VREG  
300 Ω  
13  
POUT  
PLL output pin  
Continued on next page.  
No. 7110-7/11  
LB11827  
Continued from preceding page.  
Pin No.  
Pin  
Function  
Equivalent circuit  
VREG  
300 Ω  
Speed discriminator output.  
Accelerate: high, decelerate: low  
14  
14  
DOUT  
VREG  
15  
Speed lock detection output.  
15  
LD  
L when the motor speed is within the speed lock range (±6.25%).  
Voltage resistance 30 Vmax  
VREG  
FG  
FG amplifier output pin  
16  
16  
OUT  
FG schmitt comparator  
VREG  
FGIN–  
17  
FG Reset  
300 Ω  
FG amplifier input pin.  
Connection of a capacitor (about 0.1 µF) between FGIN and  
GND causes initial reset to the logic circuit.  
300 Ω  
17  
18  
FGIN+  
18  
VREG  
Start/stop control pin.  
Low: 0 V to 1.5 V  
19  
S/S  
High: 3.5 V to VREG  
H level when open.  
2 kΩ  
19  
Hysteresis width about 0.5 V  
Continued on next page.  
No. 7110-8/11  
LB11827  
Continued from preceding page.  
Pin No.  
20  
Pin  
Function  
GND pin (Other than the output)  
Equivalent circuit  
GND1  
VREG  
Hall amplifier input.  
22  
21  
24  
23  
26  
25  
IN1+  
IN1–  
IN2+  
IN2–  
IN3+  
IN3–  
IN+ > IN– is the input high state, and the reverse is the input low  
state.  
300  
300 Ω  
21 23 25  
22 24 26  
It is recommended that the Hall signal has an amplitude of 100m  
Vp-p (differential) or more.  
Connect a capacitor between the IN+ and IN– inputs if there is  
noise in the Hall sensor signals.  
VREG  
Forward/reverse control pin  
Low: 0 V to 1.5 V  
High: 3.5 V to VREG  
H level when open  
27  
F/R  
2 kΩ  
27  
Hysteresis width about 0.5 V  
Function Description  
1. Speed control circuit  
This IC performs speed control by using both the speed discriminator circuit and PLL circuit. The speed control circuit  
outputs the error signal once for every two cycles of FG (one FG cycle counted). The PLL circuit outputs the phase  
error signal once for each cycle of FG.  
As the FG servo frequency is calculated as follows, the motor speed is set with the number of FG pulses and clock  
frequency.  
f
f
(servo) = f  
/512  
FG  
CLK  
: Clock frequency  
CLK  
This IC achieves variable speed control with ease when combined with LB11825M.  
2. Output drive circuit  
This IC employs a direct PWM drive method to minimize the power loss at output. The output Tr is always saturated  
at ON, and the motor drive force is adjusted through change of the duty at which the output is turned ON. Since the  
output PWM switching is made with the lower-side output Tr, it is necessary to connect the schottky diode between  
OUT and V (because the through current flows at an instant when the lower-side Tr is turned ON if the diode with a  
CC  
short reverse recovery time is not used). The diode between OUT and GND is incorporated. When the large output  
current presents problem (waveform disturbance at kickback on the lower side), connect a commutating diode or  
schottky diode externally.  
3. Current limiting circuit  
The current limiting circuit performs limiting with the current determined from I = V /Rf (V = 0.5 Vtyp, Rf:  
RF  
RF  
current detector resistance) (that is, this circuit limits the peak current).  
Limiting operation includes decrease in the output on-duty to suppress the current.  
No. 7110-9/11  
LB11827  
4. Power save circuit  
This IC enters the power save condition to decrease the current dissipation in the stop mode. In this condition, the bias  
current of most of circuits is cut off. Even in the power save condition, the 5 V regulator output is given.  
5. Reference clock  
This is entered from the external signal source (1 MHz max) via a resistor (reference: about 5.1 k) in series with the  
XI pin. The XO pin is left open.  
Input signal source levels:  
Low-level voltage: 0 to 0.8 V  
High-level voltage: 2.5 to 5.0 V  
6. Speed lock range  
The speed lock range is ±6.25% of the constant speed. If the motor speed falls inside the lock range, the LD pin goes  
to “L” (open collector output). When the motor speed falls outside the lock range, the on-duty ratio of motor drive  
output changes according to the speed error, causing control to keep the motor speed within the lock range.  
7. PWM frequency  
PWM frequency is determined from the capacity C (F) of capacitor connected to the PWM pin.  
f
1/(14,400 × C)  
PWM  
It is recommended to keep the PWM frequency at 15 – 25 kHz. GND of a capacitor to be connected must be connected  
to the GND1 pin with the shortest possible wiring.  
8. Hall input signal  
The Hall input requires the signal input with an amplitude exceeding the hysteresis width (42 mV max). Considering  
the effect of noise, the input with the amplitude of 100 mV or more is recommended.  
When the output waveform is disturbed due to noise effects at a time of changeover of the output phase, connect a  
capacitor between Hall input pins (+ and -) at a point as near as possible to the pin.  
9. F/R changeover  
Motor rotation direction can be changed over with the F/R pin. When changing F/R while the motor is running, pay  
attention to following points.  
For the through current at a time of changeover, the countermeasure is taken using a circuit. However, it is  
necessary to prevent exceeding of the rated voltage (30 V) due to rise of V voltage at a time of changeover  
CC  
(because the motor current returns instantaneously to the power supply). When this problem exists, increase the  
capacity of a capacitor between V and GND.  
CC  
When the motor current exceeds the current limit value after changeover, the lower-side Tr is turned OFF. But, the  
upper-side Tr enters the short-brake condition and the current determined from the motor counter electromotive  
voltage and coil resistance flows. It is necessary to prevent this current from exceeding the rated current (3.5 A).  
(F/R changeover speed is dangerous.)  
10. Motor lock protection circuit  
A motor lock protection circuit is incorporated for protection of IC and motor when the motor is locked.  
When the LD output is “H” (unlocked) for a certain period in the start condition, the lower-side Tr is turned OFF. This  
time is set with the capacity of the capacitor connected to the CSD pin. The time can be set to about 3.3 seconds with  
the capacity of 10 µF (variance about ±30%).  
Set time (s) 0.33 × C (µF)  
When the capacitor used has a leak current, due consideration is necessary because it may cause error in the set time,  
etc.  
Cancelling requires either the stop condition or re-application of power supply (in the stop condition). When the lock  
protection circuit is not to be used, connect the CSD pin to GND.  
When the stop period during which lock protection is to be cancelled is short, the charge of capacitor cannot be  
discharged completely and the lock protection activation time at restart becomes shorter than the set value. It is  
No. 7110-10/11  
LB11827  
necessary to provide the stop time with an allowance while referring to the following equation. (The same applies to  
restart in the motor start transient condition.)  
Stop time (ms) 15 × C (µF)  
11. Power supply stabilization  
This IC has a large output current and is driven by switching, resulting in ready oscillation of the power line. It is  
therefore necessary to connect a capacitor with a sufficient capacity (several ten µF or more) between the VCC pin and  
GND for stabilization. GND of a capacitor to be connected must be connected to the GND2 pin (GND of the power  
block) at a point as near as possible to the pin. If a capacitor (electrolytic) cannot be provided near the pin because of  
existence of a heat sink, etc., provide a ceramic capacitor of about 0.1 µF near the pin.  
When a diode is inserted in the power line to prevent breakdown due to reverse connection of power supply, the power  
line is particularly readily oscillated. The larger capacity need be selected.  
12. VREG stabilization  
The V  
pin (5 V regulator output) that is a power supply for control circuit must be provided with a stabilizing  
REG  
capacitor (about 0.1 µF). GND of a capacitor to be connected must be connected to the GND1 pin with the shortest  
possible wiring.  
13. Constant of integrating amplifier parts  
Arrange the integrating amplifier external parts as near as possible to IC to protect them from noise effects. Arrange  
them by keeping the largest possible distance from the motor.  
Specifications of any and all SANYO products described or contained herein stipulate the performance,  
characteristics, and functions of the described products in the independent state, and are not guarantees  
of the performance, characteristics, and functions of the described products as mounted in the customer’s  
products or equipment. To verify symptoms and states that cannot be evaluated in an independent device,  
the customer should always evaluate and test devices mounted in the customer’s products or equipment.  
SANYO Electric Co., Ltd. strives to supply high-quality high-reliability products. However, any and all  
semiconductor products fail with some probability. It is possible that these probabilistic failures could  
give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire,  
or that could cause damage to other property. When designing equipment, adopt safety measures so  
that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective  
circuits and error prevention circuits for safe design, redundant design, and structural design.  
In the event that any or all SANYO products (including technical data, services) described or contained  
herein are controlled under any of applicable local export control laws and regulations, such products must  
not be exported without obtaining the export license from the authorities concerned in accordance with the  
above law.  
No part of this publication may be reproduced or transmitted in any form or by any means, electronic or  
mechanical, including photocopying and recording, or any information storage or retrieval system,  
or otherwise, without the prior written permission of SANYO Electric Co., Ltd.  
Any and all information described or contained herein are subject to change without notice due to  
product/technology improvement, etc. When designing equipment, refer to the “Delivery Specification”  
for the SANYO product that you intend to use.  
Information (including circuit diagrams and circuit parameters) herein is for example only; it is not  
guaranteed for volume production. SANYO believes information herein is accurate and reliable, but  
no guarantees are made or implied regarding its use or any infringements of intellectual property rights  
or other rights of third parties.  
This catalog provides information as of December, 2003. Specifications and information herein are  
subject to change without notice.  
PS No. 7110-11/11  

相关型号:

LB1183AG-12-AF5-R

300mA CMOS LDO
UTC

LB1183AG-12-AG6-R

300mA CMOS LDO
UTC

LB1183AG-15-AF5-R

300mA CMOS LDO
UTC

LB1183AG-15-AG6-R

300mA CMOS LDO
UTC

LB1183AG-18-AF5-R

300mA CMOS LDO
UTC

LB1183AG-18-AG6-R

300mA CMOS LDO
UTC

LB1183AG-25-AF5-R

300mA CMOS LDO
UTC

LB1183AG-25-AG6-R

300mA CMOS LDO
UTC

LB1183AG-28-AF5-R

300mA CMOS LDO
UTC

LB1183AG-28-AG6-R

300mA CMOS LDO
UTC

LB1183AG-30-AF5-R

300mA CMOS LDO
UTC

LB1183AG-30-AG6-R

300mA CMOS LDO
UTC