K4T51043QC-ZCD5 [SAMSUNG]
512Mb C-die DDR2 SDRAM; 512MB C-死DDR2 SDRAM型号: | K4T51043QC-ZCD5 |
厂家: | SAMSUNG |
描述: | 512Mb C-die DDR2 SDRAM |
文件: | 总29页 (文件大小:629K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
DDR2 SDRAM
512Mb C-die DDR2 SDRAM
512Mb C-die DDR2 SDRAM Specification
Version 1.4
August 2005
INFORMATION IN THIS DOCUMENT IS PROVIDED IN RELATION TO SAMSUNG PRODUCTS,
AND IS SUBJECT TO CHANGE WITHOUT NOTICE.
NOTHING IN THIS DOCUMENT SHALL BE CONSTRUED AS GRANTING ANY LICENSE,
EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE,
TO ANY INTELLECTUAL PROPERTY RIGHTS IN SAMSUNG PRODUCTS OR TECHNOLOGY. ALL
INFORMATION IN THIS DOCUMENT IS PROVIDED
ON AS "AS IS" BASIS WITHOUT GUARANTEE OR WARRANTY OF ANY KIND.
1. For updates or additional information about Samsung products, contact your nearest Samsung office.
2. Samsung products are not intended for use in life support, critical care, medical, safety equipment, or similar
applications where Product failure could result in loss of life or personal or physical harm, or any military or
defense application, or any governmental procurement to which special terms or provisions may apply.
* Samsung Electronics reserves the right to change products or specification without notice.
Page 1 of 29
Rev. 1.4 Aug. 2005
DDR2 SDRAM
512Mb C-die DDR2 SDRAM
Contents
0. Ordering Information
1. Key Feature
2. Package Pinout/Mechanical Dimension & Addressing
2.1 Package Pinout & Mechanical Dimension
2.2 Input/Output Function Description
2.3 Addressing
3. Absolute Maximum Rating
4. AC & DC Operating Conditions & Specifications
Page 2 of 29
Rev. 1.4 Aug. 2005
DDR2 SDRAM
512Mb C-die DDR2 SDRAM
0. Ordering Information
Org.
DDR2-800 5-5-5
DDR2-667 5-5-5
DDR2-533 4-4-4
DDR2-400 3-3-3
Package
60 FBGA
60 FBGA
84 FBGA
128Mx4
64Mx8
32Mx16
K4T51043QC-ZC(L)E7
K4T51083QC-ZC(L)E7
K4T51163QC-ZC(L)E7
K4T51043QC-ZC(L)E6
K4T51083QC-ZC(L)E6
K4T51163QC-ZC(L)E6
K4T51043QC-ZC(L)D5
K4T51083QC-ZC(L)D5
K4T51163QC-ZC(L)D5
K4T51043QC-ZC(L)CC
K4T51083QC-ZC(L)CC
K4T51163QC-ZC(L)CC
Note : Speed bin is in order of CL-tRCD-tRP.
1.Key Features
DDR2-800
DDR2-667
DDR2-533
4-4-4
DDR2-400
3-3-3
Speed
Units
5-5-5
5-5-5
5
CAS Latency
tRCD(min)
tRP(min)
5
4
3
tCK
ns
12.5
12.5
51.5
15
15
15
55
15
15
55
15
ns
tRC(min)
54
ns
• JEDEC standard 1.8V ± 0.1V Power Supply
• VDDQ = 1.8V ± 0.1V
The 512Mb DDR2 SDRAM is organized as a 32Mbit x 4 I/Os x 4
banks, 16Mbit x 8 I/Os x 4banks or 8Mbit x 16 I/Os x 4 banks
device. This synchronous device achieves high speed double-
data-rate transfer rates of up to 800Mb/sec/pin (DDR2-800) for
general applications.
The chip is designed to comply with the following key DDR2
SDRAM features such as posted CAS with additive latency, write
latency = read latency -1, Off-Chip Driver(OCD) impedance
adjustment and On Die Termination.
All of the control and address inputs are synchronized with a pair
of externally supplied differential clocks. Inputs are latched at the
crosspoint of differential clocks (CK rising and CK falling). All I/Os
are synchronized with a pair of bidirectional strobes (DQS and
DQS) in a source synchronous fashion. The address bus is used
to convey row, column, and bank address information in a RAS/
CAS multiplexing style. For example, 512Mb(x4) device receive
14/11/2 addressing.
• 200 MHz f for 400Mb/sec/pin, 267MHz f for 533Mb/sec/
CK
CK
pin, 333MHz f for 667Mb/sec/pin, 400MHz f for 800Mb/
CK
CK
sec/pin
• 4 Banks
• Posted CAS
• Programmable CAS Latency: 3, 4, 5
• Programmable Additive Latency: 0, 1 , 2 , 3 and 4
• Write Latency(WL) = Read Latency(RL) -1
• Burst Length: 4 , 8(Interleave/nibble sequential)
• Programmable Sequential / Interleave Burst Mode
• Bi-directional Differential Data-Strobe (Single-ended data-
strobe is an optional feature)
• Off-Chip Driver(OCD) Impedance Adjustment
• On Die Termination
The 512Mb DDR2 device operates with a single 1.8V ± 0.1V
power supply and 1.8V ± 0.1V VDDQ.
The 512Mb DDR2 device is available in 60ball FBGAs(x4/x8) and
in 84ball FBGAs(x16).
• Special Function Support
-PASR(Partial Array Self Refresh)
-50ohm ODT
Note: The functionality described and the timing specifications
included in this data sheet are for the DLL Enabled mode of oper-
ation.
-High Temperature Self-Refresh rate enable
• Average Refresh Period 7.8us at lower than T
85°C,
CASE
3.9us at 85°C < T
< 95 °C
CASE
• All of Lead-free products are compliant for RoHS
Note : This data sheet is an abstract of full DDR2 specification and does not cover the common features which are described in “Samsung’s DDR2
SDRAM Device Operation & Timing Diagram”
Page 3 of 29
Rev. 1.4 Aug. 2005
DDR2 SDRAM
512Mb C-die DDR2 SDRAM
2. Package Pinout/Mechanical Dimension & Addressing
2.1 Package Pinout
x4 package pinout (Top View) : 60ball FBGA Package
1
2
3
7
8
9
VDDQ
VDD
NC
NC
VSS
DM
A
DQS
VSSQ
DQ0
VSSQ
DQS
VSSQ
DQ1
NC
B
C
VDDQ
DQ3
VDDQ
DQ2
VDDQ
VDDQ
NC
VSSQ
D
VSSQ
CK
NC
VDDL
VREF
VSSDL
VSS
E
F
VDD
ODT
CK
CKE
BA0
WE
RAS
CAS
NC
BA1
CS
G
H
J
A10/AP
A3
A1
A5
A2
A6
A0
VDD
VSS
VSS
A4
A7
A9
K
A11
NC
A8
VDD
A12
NC
A13
L
Notes :
1. Pin B3 has identical capacitance as pin B7.
2. VDDL and VSSDL are power and ground for the DLL.
Ball Locations (x4)
: Populated Ball
: Depopulated Ball
+
Top View (See the balls through the Package)
1
2
3
4
5
6
7
8
9
A
B
C
D
E
F
+ + +
+ + +
+ + +
+ + +
+ + +
+ + +
+ + +
+ + +
+ + +
+ + +
+ + +
+
+
G
H
J
+
+
+
K
L
+
+
Page 4 of 29
Rev. 1.4 Aug. 2005
DDR2 SDRAM
512Mb C-die DDR2 SDRAM
x8 package pinout (Top View) : 60ball FBGA Package
1
2
3
7
8
9
NU/
VDD
DQ6
VSSQ
VSS
DQS
VSSQ
DQ0
VDDQ
DQ7
A
RDQS
DM/
VSSQ
DQ1
DQS
VDDQ
DQ2
B
C
RDQS
VDDQ
DQ4
VDDQ
DQ3
VDDQ
DQ5
VSSQ
VSSQ
D
E
F
VDDL
VREF
CKE
CK
CK
VSS
VSSDL
RAS
VDD
ODT
WE
BA1
A1
BA0
NC
CAS
A2
CS
A0
G
H
J
A10/AP
VDD
VSS
VSS
A3
A7
A5
A9
NC
A6
A11
NC
A4
A8
K
VDD
A12
A13
L
Notes :
1. Pins B3 and A2 have identical capacitance as pins B7 and A8.
2. For a read, when enabled, strobe pair RDQS & RDQS are
identical in function and timing to strobe pair DQS & DQS and
input masking function is disabled.
3. The function of DM or RDQS/RDQS are enabled by EMRS
command.
4. VDDL and VSSDL are power and ground for the DLL.
Ball Locations (x8)
: Populated Ball
: Depopulated Ball
+
Top View (See the balls through the Package)
1
2
3
4
5
6
7
8
9
A
B
C
D
E
F
+ + +
+ + +
+ + +
+ + +
+ + +
+ + +
+ + +
+ + +
+ + +
+ + +
+ + +
+
+
+
G
H
J
+
+
+
K
L
Page 5 of 29
Rev. 1.4 Aug. 2005
DDR2 SDRAM
512Mb C-die DDR2 SDRAM
x16 package pinout (Top View) : 84ball FBGA Package
1
2
3
7
8
9
A
VSSQ
UDQS
VDDQ
UDQS
VSSQ
VDDQ
DQ15
VDD
DQ14
VDDQ
NC
VSS
UDM
VDDQ
DQ11
VSS
VSSQ
DQ9
B
C
VDDQ
DQ8
VSSQ
LDQS
VSSQ
DQ13
VDDQ
DQ7
DQ12
VDD
DQ10
VSSQ
LDQS
VSSQ
NC
D
E
F
DQ6
VSSQ
DQ1
LDM
VDDQ
DQ4
VDDQ
DQ3
VDDQ
DQ2
DQ0
VDDQ
G
H
J
VSSQ
VREF
VSSQ
CK
DQ5
VDD
VSSDL
VSS
VDDL
CKE
BA0
ODT
K
CK
WE
RAS
NC
BA1
L
CAS
A2
CS
A0
A4
A8
NC
M
N
P
A10/AP
A3
A1
A5
A9
VDD
VSS
VSS
A6
A7
A11
NC
R
A12
NC
VDD
Note :
1. VDDL and VSSDL are power and ground for the DLL.
2. In case of only 8 DQs out of 16 DQs are used, LDQS, LDQSB and DQ0~7 must be used.
1
2
3
4
5
6
7
8
9
A
B
C
D
E
F
+ + +
+ + +
+ + +
+ + +
+ + +
+ + +
+ + +
+ + +
+ + +
+ + +
+ + +
+ + +
+ + +
+ + +
+ + +
Ball Locations (x16)
: Populated Ball
: Depopulated Ball
+
G
H
J
Top View
(See the balls through the Package)
K
L
+
+
+
+
+
+
M
N
P
R
Page 6 of 29
Rev. 1.4 Aug. 2005
DDR2 SDRAM
512Mb C-die DDR2 SDRAM
FBGA Package Dimension(x4/x8)
10.00 ± 0.10
# A1 INDEX MARK
6.40
0.80
1.60
4
9
8
7
6
5
3
2
1
A
B
C
D
E
F
G
H
J
K
L
3.20
(5.00)
(0.90)
(1.80)
60-∅0.45±0.05
∅0.2 M
A B
10.00 ± 0.10
#A1
0.35±0.05
MAX.1.20
Page 7 of 29
Rev. 1.4 Aug. 2005
DDR2 SDRAM
512Mb C-die DDR2 SDRAM
FBGA Package Dimension(x16)
11.00 ± 0.10
# A1 INDEX MARK
6.40
0.80
1.60
4
9
8
7
6
5
3
2
1
A
B
C
D
E
F
G
H
J
K
L
M
N
P
R
3.20
(5.50)
(0.90)
(1.80)
84-∅0.45±0.05
∅0.2 M
A B
11.00 ± 0.10
#A1
0.35±0.05
MAX.1.20
Page 8 of 29
Rev. 1.4 Aug. 2005
DDR2 SDRAM
512Mb C-die DDR2 SDRAM
2.2 Input/Output Functional Description
Symbol
Type
Function
Clock: CK and CK are differential clock inputs. All address and control input signals are sampled on the crossing of the positive edge of
CK, CK
Input
CK and negative edge of CK. Output (read) data is referenced to the crossings of CK and CK (both directions of crossing).
Clock Enable: CKE HIGH activates, and CKE Low deactivates, internal clock signals and device input buffers and output drivers. Tak-
ing CKE Low provides Precharge Power-Down and Self Refresh operation (all banks idle), or Active Power-Down (row Active in any
bank). CKE is synchronous for power down entry and exit, and for self refresh entry. CKE is asynchronous for self refresh exit. After
V
has become stable during the power on and initialization swquence, it must be maintained for proper operation of the CKE
CKE
Input
REF
receiver. For proper self-refresh entry and exit, V
must be maintained to this input. CKE must be maintained high throughout read
REF
and write accesses. Input buffers, excluding CK, CK, ODT and CKE are disabled during power-down. Input buffers, excluding CKE, are
disabled during self refresh.
Chip Select: All commands are masked when CS is registered HIGH. CS provides for external Rank selection on systems with multiple
CS
Input
Input
Ranks. CS is considered part of the command code.
On Die Termination: ODT (registered HIGH) enables termination resistance internal to the DDR2 SDRAM. When enabled, ODT is only
applied to each DQ, DQS, DQS, RDQS, RDQS, and DM signal for x4/x8 configurations. For x16 configuration ODT is applied to each
DQ, UDQS/UDQS, LDQS/LDQS, UDM, and LDM signal. The ODT pin will be ignored if the Extended Mode Register (EMRS(1)) is pro-
grammed to disable ODT.
ODT
RAS, CAS, WE
DM
Input
Input
Command Inputs: RAS, CAS and WE (along with CS) define the command being entered.
Input Data Mask: DM is an input mask signal for write data. Input data is masked when DM is sampled HIGH coincident with that input
data during a Write access. DM is sampled on both edges of DQS. Although DM pins are input only, the DM loading matches the DQ
and DQS loading. For x8 device, the function of DM or RDQS/RDQS is enabled by EMRS command.
Bank Address Inputs: BA0 - BA1 define to which bank an Active, Read, Write or Precharge command is being applied (For 256Mb and
512Mb, BA2 is not applied). Bank address also determines if the mode register or extended mode register is to be accessed during a
MRS or EMRS cycle.
BA0 - BA1
Input
Input
Address Inputs: Provided the row address for Active commands and the column address and Auto Precharge bit for Read/Write com-
mands to select one location out of the memory array in the respective bank. A10 is sampled during a Precharge command to determine
whether the Precharge applies to one bank (A10 LOW) or all banks (A10 HIGH). If only one bank is to be precharged, the bank is
selected by BA0, BA1. The address inputs also provide the op-code during Mode Register Set commands.
A0 - A13
DQ
Input/Output Data Input/ Output: Bi-directional data bus.
Data Strobe: output with read data, input with write data. Edge-aligned with read data, centered in write data. For the x16, LDQS corre-
sponds to the data on DQ0-DQ7; UDQS corresponds to the data on DQ8-DQ15. For the x8, an RDQS option using DM pin can be
enabled via the EMRS(1) to simplify read timing. The data strobes DQS, LDQS, UDQS, and RDQS may be used in single ended mode
or paired with optional complementary signals DQS, LDQS, UDQS, and RDQS to provide differential pair signaling to the system during
both reads and writes. An EMRS(1) control bit enables or disables all complementary data strobe signals.
In this data sheet, "differential DQS signals" refers to any of the following with A10 = 0 of EMRS(1)
x4 DQS/DQS
DQS, (DQS)
(LDQS), (LDQS)
(UDQS), (UDQS)
(RDQS), (RDQS)
Input/Output x8 DQS/DQS
if EMRS(1)[A11] = 0
if EMRS(1)[A11] = 1
x8 DQS/DQS, RDQS/RDQS,
x16 LDQS/LDQS and UDQS/UDQS
"single-ended DQS signals" refers to any of the following with A10 = 1 of EMRS(1)
x4 DQS
x8 DQS if EMRS(1)[A11] = 0
x8 DQS, RDQS, if EMRS(1)[A11] = 1
x16 LDQS and UDQS
NC
No Connect: No internal electrical connection is present.
Power Supply: 1.8V +/- 0.1V, DQ Power Supply: 1.8V +/- 0.1V
Ground, DQ Ground
V
/V
Supply
Supply
Supply
Supply
Supply
DD DDQ
V
/V
SS SSQ
V
DLL Power Supply: 1.8V +/- 0.1V
DLL Ground
DDL
V
SSDL
V
Reference voltage
REF
Page 9 of 29
Rev. 1.4 Aug. 2005
DDR2 SDRAM
512Mb C-die DDR2 SDRAM
2.3 512Mb Addressing
Configuration
# of Banks
128Mb x4
64Mb x 8
4
32Mb x16
4
4
Bank Address
Auto precharge
Row Address
Column Address
BA0,BA1
A10/AP
A0 ~ A13
A0 ~ A9,A11
BA0,BA1
A10/AP
A0 ~ A13
A0 ~ A9
BA0,BA1
A10/AP
A0 ~ A12
A0 ~ A9
* Reference information: The following tables are address mapping information for other densities.
256Mb
Configuration
# of Banks
64Mb x4
4
32Mb x 8
4
16Mb x16
4
Bank Address
Auto precharge
Row Address
Column Address
BA0,BA1
A10/AP
A0 ~ A12
A0 ~ A9,A11
BA0,BA1
A10/AP
A0 ~ A12
A0 ~ A9
BA0,BA1
A10/AP
A0 ~ A12
A0 ~ A8
1Gb
2Gb
4Gb
Configuration
# of Banks
Bank Address
Auto precharge
Row Address
Column Address
256Mb x4
8
BA0 ~ BA2
A10/AP
A0 ~ A13
A0 ~ A9,A11
128Mb x 8
8
BA0 ~ BA2
A10/AP
A0 ~ A13
A0 ~ A9
64Mb x16
8
BA0 ~ BA2
A10/AP
A0 ~ A12
A0 ~ A9
Configuration
# of Banks
Bank Address
Auto precharge
Row Address
Column Address
512Mb x4
8
BA0 ~ BA2
A10/AP
A0 ~ A14
A0 ~ A9,A11
256Mb x 8
8
BA0 ~ BA2
A10/AP
A0 ~ A14
A0 ~ A9
128Mb x16
8
BA0 ~ BA2
A10/AP
A0 ~ A13
A0 ~ A9
Configuration
# of Banks
1 Gb x4
8
512Mb x 8
8
256Mb x16
8
Bank Address
Auto precharge
Row Address
BA0 ~ BA2
A10/AP
A0 - A15
A0 - A9,A11
BA0 ~ BA2
A10/AP
A0 - A15
A0 - A9
BA0 ~ BA2
A10/AP
A0 - A14
A0 - A9
Column Address/page size
Page 10 of 29
Rev. 1.4 Aug. 2005
DDR2 SDRAM
512Mb C-die DDR2 SDRAM
3. Absolute Maximum DC Ratings
Symbol
Parameter
Rating
Units
V
Notes
Voltage on V pin relative to V
V
- 1.0 V ~ 2.3 V
- 0.5 V ~ 2.3 V
- 0.5 V ~ 2.3 V
- 0.5 V ~ 2.3 V
-55 to +100
1
1
DD
SS
DD
Voltage on V
Voltage on V
pin relative to V
V
V
DDQ
DDL
SS
SS
DDQ
pin relative to V
V
V
1
DDL
Voltage on any pin relative to V
Storage Temperature
V
V
V
1
SS
IN, OUT
T
°C
1, 2
STG
Note :
1. Stresses greater than those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress rating only and
functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.
Exposure to absolute maximum rating conditions for extended periods may affect reliability.
2. Storage Temperature is the case surface temperature on the center/top side of the DRAM. For the measurement conditions, please refer to JESD51-2
standard.
4. AC & DC Operating Conditions
Recommended DC Operating Conditions (SSTL - 1.8)
Rating
Symbol
Parameter
Units
Notes
Min.
1.7
Typ.
1.8
Max.
1.9
V
Supply Voltage
V
V
DD
V
Supply Voltage for DLL
Supply Voltage for Output
Input Reference Voltage
Termination Voltage
1.7
1.8
1.9
4
4
DDL
V
1.7
1.8
1.9
V
DDQ
V
0.49*V
0.50*V
0.51*V
DDQ
mV
V
1,2
3
REF
DDQ
DDQ
V
V
-0.04
V
V
+0.04
REF
TT
REF
REF
Note : There is no specific device V supply voltage requirement for SSTL-1.8 compliance. However under all conditions V
must be less than or equal
DDQ
DD
to V
.
DD
1. The value of V
may be selected by the user to provide optimum noise margin in the system. Typically the value of V
is expected to be about 0.5
REF
REF
x V
of the transmitting device and V
is expected to track variations in V
.
DDQ
REF
DDQ
2. Peak to peak AC noise on V
may not exceed +/-2% V
(DC).
REF
REF
3. V of transmitting device must track V
of receiving device.
REF
TT
4. AC parameters are measured with V , V
and V
tied together.
DD
DDQ
DDL
Page 11 of 29
Rev. 1.4 Aug. 2005
DDR2 SDRAM
512Mb C-die DDR2 SDRAM
Operating Temperature Condition
Symbol
Parameter
Rating
Units
Notes
TOPER
Operating Temperature
0 to 95
°C
1, 2
1. Operating Temperature is the case surface temperature on the center/top side of the DRAM. For the measurement conditions, please refer to
JESD51.2 standard.
2. At 85 - 95 °C operation temperature range, doubling refresh commands in frequency to a 32ms period ( tREFI=3.9 us ) is required, and to enter to
self refresh mode at this temperature range, an EMRS command is required to change internal refresh rate.
Input DC Logic Level
Symbol
(DC)
Parameter
Min.
Max.
Units
Notes
V
DC input logic high
VREF + 0.125
VDDQ + 0.3
V
IH
V (DC)
DC input logic low
- 0.3
VREF - 0.125
V
IL
Input AC Logic Level
DDR2-400, DDR2-533
DDR2-667, DDR2-800
Symbol
Parameter
Units
Min.
Max.
Min.
Max.
V
(AC)
(AC)
AC input logic high
AC input logic low
VREF + 0.250
-
-
VREF + 0.200
V
V
IH
V
VREF - 0.250
VREF - 0.200
IL
AC Input Test Conditions
Symbol
Condition
Value
Units
Notes
V
Input reference voltage
Input signal maximum peak to peak swing
Input signal minimum slew rate
0.5 * V
V
1
REF
DDQ
V
1.0
V
1
SWING(MAX)
SLEW
1.0
V/ns
2, 3
Notes:
1. Input waveform timing is referenced to the input signal crossing through the V
(AC) level applied to the device under test.
IH/IL
REF
2. The input signal minimum slew rate is to be maintained over the range from V
max for falling edges as shown in the below figure.
3. AC timings are referenced with input waveforms switching from V (AC) to V (AC) on the positive transitions and V (AC) to V (AC) on the negative
to V (AC) min for rising edges and the range from V
to V (AC)
IH
REF IL
IL
IH
IH
IL
transitions.
V
V
V
V
V
V
V
DDQ
(AC) min
IH
IH
(DC) min
V
SWING(MAX)
REF
(DC) max
IL
IL
(AC) max
SS
delta TF
V
delta TR
Rising Slew =
- V (AC) max
IL
V
(AC) min - V
delta TR
REF
IH
REF
Falling Slew =
delta TF
< AC Input Test Signal Waveform >
Page 12 of 29
Rev. 1.4 Aug. 2005
DDR2 SDRAM
512Mb C-die DDR2 SDRAM
Differential input AC logic Level
Symbol
Parameter
Min.
Max.
Units
Notes
VID(AC)
0.5
VDDQ + 0.6
V
1
AC differential input voltage
AC differential cross point voltage
VIX(AC)
0.5 * VDDQ - 0.175
0.5 * VDDQ + 0.175
V
2
Notes:
1. VID(AC) specifies the input differential voltage |VTR -VCP | required for switching, where VTR is the true input signal (such as CK, DQS, LDQS or UDQS)
and VCP is the complementary input signal (such as CK, DQS, LDQS or UDQS). The minimum value is equal to V IH (AC) - V IL(AC).
2. The typical value of VIX(AC) is expected to be about 0.5 * VDDQ of the transmitting device and VIX(AC) is expected to track variations in VDDQ .
VIX(AC) indicates the voltage at which differential input signals must cross.
V
DDQ
V
TR
Crossing point
V
ID
V
V
IX or OX
V
CP
V
SSQ
< Differential signal levels >
Differential AC output parameters
Symbol
Parameter
Min.
Max.
0.5 * VDDQ + 0.125
Units
V
Note
1
V
OX(AC)
0.5 * VDDQ - 0.125
AC differential cross point voltage
Note :
1. The typical value of VOX(AC) is expected to be about 0.5 * VDDQ of the transmitting device and VOX(AC) is expected to track variations in VDDQ .
VOX(AC) indicates the voltage at which differential output signals must cross.
ODT DC electrical characteristics
PARAMETER/CONDITION
Rtt effective impedance value for EMRS(A6,A2)=0,1; 75 ohm
Rtt effective impedance value for EMRS(A6,A2)=1,0; 150 ohm
Rtt effective impedance value for EMRS(A6,A2)=1,1; 50 ohm
Deviation of VM with respect to VDDQ/2
SYMBOL
Rtt1(eff)
Rtt2(eff)
Rtt3(eff)
delta VM
MIN
60
NOM
75
MAX
90
UNITS
ohm
ohm
ohm
%
NOTES
1
1
1
1
120
40
150
50
180
60
- 6
+ 6
Note1: Test condition for Rtt measurements
Measurement Definition for Rtt(eff): Apply V (ac) and V (ac) to test pin separately, then measure current I(V (ac)) and I( V (ac)) respectively. V
IH
IL
IH
IL
IH
(ac), V (ac), and VDDQ values defined in SSTL_18
IL
VIH (ac) - VIL (ac)
Rtt(eff) =
I(VIH (ac)) - I(VIL (ac))
2 x Vm
- 1
x 100%
delta VM =
VDDQ
Measurement Definition for VM: Measure voltage (VM) at test pin (midpoint) with no load.
Page 13 of 29
Rev. 1.4 Aug. 2005
DDR2 SDRAM
512Mb C-die DDR2 SDRAM
OCD default characteristics
Description
Parameter
Min
Nom
Max
Unit
Notes
Normal 18ohms
See full strength default driver characteristics
Output impedance
ohms
1,2
Output impedance step size for OCD calibration
Pull-up and pull-down mismatch
Output slew rate
0
0
1.5
4
ohms
ohms
V/ns
6
1,2,3
Sout
1.5
5
1,4,5,6,7,8
Notes:
1. Absolute Specifications (0°C ≤ T
≤ +95°C; VDD = +1.8V ±0.1V, VDDQ = +1.8V ±0.1V)
CASE
2. Impedance measurement condition for output source dc current: V
= 1.7V; VOUT = 1420mV; (VOUT-VDDQ)/Ioh must be less than 23.4 ohms for
DDQ
values of VOUT between VDDQ and VDDQ- 280mV. Impedance measurement condition for output sink dc current: VDDQ = 1.7V; VOUT = 280mV;
VOUT/Iol must be less than 23.4 ohms for values of VOUT between 0V and 280mV.
3. Mismatch is absolute value between pull-up and pull-dn, both are measured at same temperature and voltage.
4. Slew rate measured from V (AC) to V (AC).
IL
IH
5. The absolute value of the slew rate as measured from DC to DC is equal to or greater than the slew rate as measured from AC to AC. This is guaran-
teed by design and characterization.
6. This represents the step size when the OCD is near 18 ohms at nominal conditions across all process and represents only the DRAM uncertainty.
Output slew rate load :
VTT
25 ohms
Output
(VOUT)
Reference
Point
7. DRAM output slew rate specification applies to 400Mb/sec/pin, 533Mb/sec/pin, 667Mb/sec/pin and 800Mb/sec/pin speed bins.
8. Timing skew due to DRAM output slew rate mis-match between DQS / DQS and associated DQs is included in tDQSQ and tQHS specification.
Page 14 of 29
Rev. 1.4 Aug. 2005
DDR2 SDRAM
512Mb C-die DDR2 SDRAM
IDD Specification Parameters and Test Conditions
(IDD values are for full operating range of Voltage and Temperature, Notes 1 - 5)
Symbol
Proposed Conditions
Operating one bank active-precharge current;
CK = CK(IDD), RC = RC(IDD), RAS = RASmin(IDD); CKE is HIGH, CS\ is HIGH between valid commands;
Address bus inputs are SWITCHING; Data bus inputs are SWITCHING
Units
Notes
t
t
t
t
t
t
IDD0
mA
Operating one bank active-read-precharge current;
t
t
t
t
t
t
t
IOUT = 0mA; BL = 4, CL = CL(IDD), AL = 0; CK = CK(IDD), RC = RC (IDD), RAS = RASmin(IDD), RCD =
IDD1
mA
t
RCD(IDD); CKE is HIGH, CS\ is HIGH between valid commands; Address bus inputs are SWITCHING; Data pat-
tern is same as IDD4W
Precharge power-down current;
All banks idle; CK = CK(IDD); CKE is LOW; Other control and address bus inputs are STABLE; Data bus inputs are
FLOATING
t
IDD2P
IDD2Q
IDD2N
IDD3P
IDD3N
t
mA
mA
mA
Precharge quiet standby current;
t
t
All banks idle; CK = CK(IDD); CKE is HIGH, CS\ is HIGH; Other control and address bus inputs are STABLE; Data
bus inputs are FLOATING
Precharge standby current;
t
t
All banks idle; CK = CK(IDD); CKE is HIGH, CS\ is HIGH; Other control and address bus inputs are SWITCHING;
Data bus inputs are SWITCHING
Active power-down current;
mA
mA
Fast PDN Exit MRS(12) = 0mA
t
t
All banks open; CK = CK(IDD); CKE is LOW; Other control and address bus
Slow PDN Exit MRS(12) = 1mA
inputs are STABLE; Data bus inputs are FLOATING
Active standby current;
t
t
t
t
t
t
mA
mA
All banks open; CK = CK(IDD), RAS = RASmax(IDD), RP = RP(IDD); CKE is HIGH, CS\ is HIGH between valid
commands; Other control and address bus inputs are SWITCHING; Data bus inputs are SWITCHING
Operating burst write current;
t
t
t
t
t
All banks open, Continuous burst writes; BL = 4, CL = CL(IDD), AL = 0; CK = CK(IDD), RAS = RASmax(IDD), RP
IDD4W
IDD4R
t
= RP(IDD); CKE is HIGH, CS\ is HIGH between valid commands; Address bus inputs are SWITCHING; Data bus
inputs are SWITCHING
Operating burst read current;
t
t
t
t
All banks open, Continuous burst reads, IOUT = 0mA; BL = 4, CL = CL(IDD), AL = 0; CK = CK(IDD), RAS = RAS-
mA
mA
t
t
max(IDD), RP = RP(IDD); CKE is HIGH, CS\ is HIGH between valid commands; Address bus inputs are SWITCH-
ING; Data pattern is same as IDD4W
Burst auto refresh current;
t
t
t
IDD5B
IDD6
CK = CK(IDD); Refresh command at every RFC(IDD) interval; CKE is HIGH, CS\ is HIGH between valid com-
mands; Other control and address bus inputs are SWITCHING; Data bus inputs are SWITCHING
Self refresh current;
Normal
mA
mA
CK and CK\ at 0V; CKE ≤ 0.2V; Other control and address bus inputs are
FLOATING; Data bus inputs are FLOATING
Low Power
Operating bank interleave read current;
All bank interleaving reads, IOUT = 0mA; BL = 4, CL = CL(IDD), AL = RCD(IDD)-1* CK(IDD); CK = CK(IDD), RC
t
t
t
t
t
IDD7
t
t
t
t
t
t
t
= RC(IDD), RRD = RRD(IDD), FAW = FAW(IDD), RCD = 1* CK(IDD); CKE is HIGH, CS\ is HIGH between valid
commands; Address bus inputs are STABLE during DESELECTs; Data pattern is same as IDD4R; Refer to the fol-
lowing page for detailed timing conditions
mA
Page 15 of 29
Rev. 1.4 Aug. 2005
DDR2 SDRAM
512Mb C-die DDR2 SDRAM
Notes :
1. IDD specifications are tested after the device is properly initialized
2. Input slew rate is specified by AC Parametric Test Condition
3. IDD parameters are specified with ODT disabled.
4. Data bus consists of DQ, DM, DQS, DQS\, RDQS, RDQS\, LDQS, LDQS\, UDQS, and UDQS\. IDD values must be met with all combinations of EMRS
bits 10 and 11.
5. Definitions for IDD
LOW is defined as Vin ≤ VILAC(max)
HIGH is defined as Vin ≥ VIHAC(min)
STABLE is defined as inputs stable at a HIGH or LOW level
FLOATING is defined as inputs at VREF = VDDQ/2
SWITCHING is defined as:
inputs changing between HIGH and LOW every other clock cycle (once per two clocks) for address and control
signals, and
inputs changing between HIGH and LOW every other data transfer (once per clock) for DQ signals not including
masks or strobes.
For purposes of IDD testing, the following parameters are utilized
DDR2-800
DDR2-667
DDR2-533
DDR2-400
Units
Parameter
5-5-5
5-5-5
4-4-4
3-3-3
CL(IDD)
5
5
4
3
tCK
t
12.5
57.5
15
60
15
60
15
55
RCD(IDD)
ns
ns
t
RC(IDD)
t
7.5
ns
ns
RRD(IDD)-x4/x8
7.5
7.5
7.5
t
RRD(IDD)-x16
10
10
3
10
10
5
t
2.5
3.75
CK(IDD)
ns
ns
t
45
45
15
45
15
40
15
RASmin(IDD)
t
12.5
105
ns
ns
RP(IDD)
t
105
105
105
RFC(IDD)
Detailed IDD7
The detailed timings are shown below for IDD7.
Legend: A = Active; RA = Read with Autoprecharge; D = Deselect
IDD7: Operating Current: All Bank Interleave Read operation
All banks are being interleaved at minimum RC(IDD) without violating RRD(IDD) and FAW(IDD) using a burst length of 4. Control and address bus
inputs are STABLE during DESELECTs. IOUT = 0mA
t
t
t
Timing Patterns for 4 bank devices with 1KB or 2KB page size
-DDR2-400 3/3/3
A0 RA0 A1 RA1 A2 RA2 A3 RA3 D D D
-DDR2-533 4/4/4
A0 RA0 D A1 RA1 D A2 RA2 D A3 RA3 D D D D D
-DDR2-667 5/5/5
A0 RA0 D D A1 RA1 D D A2 RA2 D D A3 RA3 D D D D D D
-DDR2-800 5/5/5
A0 RA0 D D A1 RA1 D D A2 RA2 D D A3 RA3 D D D D D D D D D
Page 16 of 29
Rev. 1.4 Aug. 2005
DDR2 SDRAM
512Mb C-die DDR2 SDRAM
DDR2 SDRAM IDD Spec Table(1)
128Mx4(K4T51043QC)
667@CL=5 533@CL=4
CE6
Symbol
Unit
Notes
800@CL=5
CE7 LE7
400@CL=3
CCC
LE6
65
75
5
CD5
LD5
65
LCC
65
75
4.5
25
30
25
8
IDD0
IDD1
tbd
tbd
tbd
tbd
tbd
tbd
tbd
tbd
tbd
tbd
tbd
tbd
tbd
85
100
8
80
95
8
80
95
8
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
75
IDD2P
IDD2Q
IDD2N
IDD3P-F
IDD3P-S
IDD3N
IDD4W
IDD4R
IDD5
4.5
25
35
30
35
25
8
30
35
30
12
50
110
115
140
8
30
35
30
12
50
100
105
140
8
40
30
30
25
12
8
55
45
120
125
135
4
40
40
90
95
125
4
130
135
150
8
100
105
125
4
IDD6
IDD7
220
180
220
180
220
180
64Mx8(K4T51083QC)
667@CL=5 533@CL=4
Symbol
Unit
Notes
800@CL=5
400@CL=3
CE7
LE7
CE6
85
LE6
65
75
5
CD5
80
LD5
65
CCC
80
LCC
65
IDD0
IDD1
tbd
tbd
tbd
tbd
tbd
tbd
tbd
tbd
tbd
tbd
tbd
tbd
tbd
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
100
8
95
75
95
75
IDD2P
IDD2Q
IDD2N
IDD3P-F
IDD3P-S
IDD3N
IDD4W
IDD4R
IDD5
8
4.5
25
8
4.5
25
35
30
35
25
8
30
30
40
35
30
35
30
30
30
25
30
25
12
12
8
12
8
55
45
130
135
135
4
50
40
50
40
140
145
150
8
120
125
140
8
110
115
125
4
110
110
140
8
95
100
125
4
IDD6
IDD7
220
180
220
180
220
180
Page 17 of 29
Rev. 1.4 Aug. 2005
DDR2 SDRAM
512Mb C-die DDR2 SDRAM
DDR2 SDRAM IDD Spec Table(2)
32Mx16(K4T51163QC)
667@CL=5 533@CL=4
Symbol
Unit
Notes
800@CL=5
CE7 LE7
400@CL=3
CE6
LE6
85
CD5
LD5
85
CCC
LCC
85
IDD0
IDD1
tbd
tbd
tbd
tbd
tbd
tbd
tbd
tbd
tbd
tbd
tbd
tbd
tbd
100
115
8
95
110
8
95
110
8
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
100
5
100
4.5
25
100
4.5
25
IDD2P
IDD2Q
IDD2N
IDD3P-F
IDD3P-S
IDD3N
IDD4W
IDD4R
IDD5
35
30
30
30
40
35
35
30
35
30
30
25
30
25
30
25
12
8
12
8
12
8
55
45
50
40
50
40
175
180
150
8
165
170
135
4
155
160
140
8
145
150
125
4
135
140
140
8
125
130
125
4
IDD6
IDD7
300
270
300
270
300
270
Page 18 of 29
Rev. 1.4 Aug. 2005
DDR2 SDRAM
512Mb C-die DDR2 SDRAM
Input/Output capacitance
DDR2-400
DDR2-533
DDR2-667
DDR2-800
Units
Parameter
Symbol
Min
Max
2.0
Min
Max
2.0
Min
1.0
x
Max
Input capacitance, CK and CK
CCK
CDCK
CI
1.0
x
1.0
x
2.0
pF
pF
pF
pF
pF
pF
Input capacitance delta, CK and CK
0.25
2.0
0.25
2.0
0.25
1.75
0.25
3.5
Input capacitance, all other input-only pins
Input capacitance delta, all other input-only pins
Input/output capacitance, DQ, DM, DQS, DQS
1.0
x
1.0
x
1.0
x
CDI
CIO
0.25
4.0
0.25
3.5
2.5
x
2.5
x
2.5
x
Input/output capacitance delta, DQ, DM, DQS, DQS CDIO
0.5
0.5
0.5
Electrical Characteristics & AC Timing for DDR2-800/667/533/400
(0 °C < T
< 95 °C; V
= 1.8V + 0.1V; V = 1.8V + 0.1V)
OPER
DDQ DD
Refresh Parameters by Device Density
Parameter
Symbol
256Mb
512Mb
1Gb
2Gb
4Gb
Units
Refresh to active/Refresh command time
tRFC
tREFI
75
105
127.5
7.8
195
7.8
327.5
ns
0 °C ≤ T
≤ 85°C
≤ 95°C
7.8
3.9
7.8
3.9
7.8
3.9
µs
µs
CASE
Average periodic refresh interval
85 °C < T
3.9
3.9
CASE
Speed Bins and CL, tRCD, tRP, tRC and tRAS for Corresponding Bin
Speed
Bin(CL - tRCD - tRP)
Parameter
tCK, CL=3
tCK, CL=4
tCK, CL=5
tRCD
DDR2-800(E7)
DDR2-667(E6)
DDR2-533(D5)
DDR2-400(CC)
3 - 3 - 3
5 - 5 - 5
5 - 5 - 5
4 - 4 - 4
Units
min
max
min
max
min
max
min
max
5
8
5
8
5
8
5
8
ns
ns
ns
ns
ns
ns
ns
3.75
2.5
8
3.75
3
8
3.75
3.75
15
8
5
8
8
8
8
-
-
12.5
12.5
51.5
39
-
15
15
54
39
-
-
15
15
55
40
-
tRP
-
-
-
-
15
-
-
-
-
tRC
55
70000
70000
70000
70000
tRAS
40
Page 19 of 29
Rev. 1.4 Aug. 2005
DDR2 SDRAM
512Mb C-die DDR2 SDRAM
Timing Parameters by Speed Grade
(Refer to notes for informations related to this table at the bottom)
DDR2-800
DDR2-667
DDR2-533
DDR2-400
Symbol
Units Notes
Parameter
min
-400
-350
0.45
0.45
max
+400
+350
0.55
0.55
min
max
+450
+400
0.55
0.55
min
max
+500
+450
0.55
0.55
min
max
+600
+500
0.55
0.55
DQ output access time from CK/CK
DQS output access time from CK/CK
CK high-level width
tAC
-450
-400
0.45
0.45
-500
-450
0.45
0.45
-600
-500
0.45
0.45
ps
ps
tDQSCK
tCH
tCK
tCK
CK low-level width
tCL
min(tCL,
tCH)
min(tCL,
tCH)
min(tCL,
tCH)
min(tCL,
tCH)
CK half period
tHP
x
8000
x
x
8000
x
x
8000
x
x
8000
x
ps
ps
ps
20,21
24
Clock cycle time, CL=x
DQ and DM input hold time
tCK
2500
3000
3750
5000
15,16,
17,20
tDH(base)
125
175
225
275
15,16,
17,21
DQ and DM input setup time
tDS(base)
tIPW
50
x
x
100
0.6
x
x
100
0.6
x
x
150
0.6
x
x
ps
Control & Address input pulse width for each
input
0.6
tCK
DQ and DM input pulse width for each input
Data-out high-impedance time from CK/CK
DQS low-impedance time from CK/CK
tDIPW
tHZ
0.35
x
x
0.35
x
x
0.35
x
x
0.35
x
x
tCK
ps
tAC max
tAC max
tAC max
tAC max
tLZ(DQS)
tAC min tAC max
tAC min tAC max
2*tAC
min
tAC min tAC max tAC min tAC max
ps
27
27
2*tAC
tAC max
min
DQ low-impedance time from CK/CK
tLZ(DQ)
tAC max 2* tACmin tAC max 2* tACmin tAC max
ps
DQS-DQ skew for DQS and associated DQ
signals
tDQSQ
tQHS
tQH
x
200
300
x
x
240
340
x
x
x
300
400
x
x
x
350
450
x
ps
ps
ps
22
21
DQ hold skew factor
x
x
tHP -
tQHS
tHP -
tQHS
tHP -
tQHS
tHP -
tQHS
DQ/DQS output hold time from DQS
First DQS latching transition to associated clock
edge
tDQSS
-0.25
0.25
-0.25
0.25
-0.25
0.25
-0.25
0.25
tCK
DQS input high pulse width
DQS input low pulse width
DQS falling edge to CK setup time
DQS falling edge hold time from CK
Mode register set command cycle time
Write postamble
tDQSH
tDQSL
tDSS
0.35
0.35
0.2
0.2
2
x
x
0.35
0.35
0.2
0.2
2
x
x
0.35
0.35
0.2
0.2
2
x
x
0.35
0.35
0.2
0.2
2
x
x
tCK
tCK
tCK
tCK
tCK
tCK
tCK
x
x
x
x
tDSH
x
x
x
x
tMRD
x
x
x
x
tWPST
tWPRE
0.4
0.35
0.6
x
0.4
0.35
0.6
x
0.4
0.35
0.6
x
0.4
0.35
0.6
x
19
Write preamble
14,16,1
8,23
Address and control input hold time
Address and control input setup time
tIH(base)
tIS(base)
250
175
x
x
275
200
x
x
375
250
x
x
475
350
x
x
ps
ps
14,16,1
8,22
Read preamble
Read postamble
tRPRE
tRPST
0.9
0.4
1.1
0.6
0.9
0.4
1.1
0.6
0.9
0.4
1.1
0.6
0.9
0.4
1.1
0.6
tCK
tCK
28
28
Active to active command period for 1KB page
size products
tRRD
7.5
10
35
45
x
x
7.5
10
x
x
7.5
10
x
x
7.5
10
x
x
ns
ns
ns
ns
12
12
Active to active command period for 2KB page
size products
tRRD
tFAW
Four Activate Window for 1KB page size
products
37.5
50
37.5
50
37.5
50
Four Activate Window for 2KB page size
products
tFAW
CAS to CAS command delay
Write recovery time
tCCD
tWR
2
15
2
15
2
15
2
15
tCK
ns
x
x
x
x
x
x
x
x
x
x
x
Auto precharge write recovery + precharge time tDAL
WR+tRP
7.5
WR+tRP
7.5
WR+tRP
7.5
WR+tRP
10
tCK
ns
23
33
11
Internal write to read command delay
Internal read to precharge command delay
Exit self refresh to a non-read command
tWTR
tRTP
7.5
7.5
7.5
7.5
ns
tXSNR
tRFC + 10
tRFC + 10
tRFC + 10
tRFC + 10
ns
Page 20 of 29
Rev. 1.4 Aug. 2005
DDR2 SDRAM
512Mb C-die DDR2 SDRAM
DDR2-800
DDR2-667
DDR2-533
DDR2-400
Symbol
Units Notes
Parameter
min
max
min
max
min
max
min
max
Exit self refresh to a read command
tXSRD
tXP
200
200
200
200
tCK
tCK
tCK
tCK
Exit precharge power down to any non-read
command
2
x
x
2
x
x
2
x
x
2
x
x
Exit active power down to read command
tXARD
tXARDS
2
2
2
2
9
Exit active power down to read command
(slow exit, lower power)
8 - AL
7 - AL
6 - AL
6 - AL
9, 10
CKE minimum pulse width
(high and low pulse width)
t
3
2
3
2
tCK
36
CKE
3
2
3
2
t
ODT turn-on delay
2
2
2
2
tCK
ns
AOND
tAC(max)
+0.7
tAC(max)
+0.7
tAC(max)
+1
tAC(max)
+1
t
ODT turn-on
tAC(min)
tAC(min)
tAC(min)
tAC(min)
13, 25
AON
2tCK+tA
C(max)+
1
tAC(min)+ 2tCK+tAC tAC(min)+ 2tCK+tAC tAC(min)+
tAC(min)+ 2tCK+tAC
t
ODT turn-on(Power-Down mode)
ns
AONPD
2
(max)+1
2
(max)+1
2
2
(max)+1
t
ODT turn-off delay
ODT turn-off
2.5
2.5
2.5
2.5
2.5
2.5
2.5
2.5
tCK
ns
AOFD
tAC(max)
+ 0.6
tAC(max)
+ 0.6
tAC(max)+
0.6
tAC(max)+
0.6
t
tAC(min)
tAC(min)
tAC(min)
tAC(min)
26
24
AOF
2.5tCK+
tAC(max)
+1
2.5tCK+
tAC(max)
+1
2.5tCK+
tAC(max)
+1
2.5tCK+
tAC(max)
+1
tAC(min)+
2
tAC(min)+
2
tAC(min)+
2
tAC(min)+
2
t
ODT turn-off (Power-Down mode)
ns
AOFPD
ODT to power down entry latency
ODT power down exit latency
OCD drive mode output delay
tANPD
tAXPD
tOIT
3
8
0
3
8
0
3
8
0
3
8
0
tCK
tCK
ns
12
12
12
12
Minimum time clocks remains ON after CKE
asynchronously drops LOW
tIS+tCK
+tIH
tIS+tCK
+tIH
tIS+tCK
+tIH
tIS+tCK
+tIH
tDelay
ns
Page 21 of 29
Rev. 1.4 Aug. 2005
DDR2 SDRAM
512Mb C-die DDR2 SDRAM
General notes, which may apply for all AC parameters
1. Slew Rate Measurement Levels
a. Output slew rate for falling and rising edges is measured between VTT - 250 mV and VTT + 250 mV for
single ended signals. For differential signals (e.g. DQS - DQS) output slew rate is measured between DQS - DQS = -500 mV and DQS - DQS =
+500mV. Output slew rate is guaranteed by design, but is not necessarily tested on each device.
b. Input slew rate for single ended signals is measured from dc-level to ac-level: from VIL(dc) to VIH(ac) for rising edges and from VIH(dc) and VIL(ac)
for falling edges.
For differential signals (e.g. CK - CK) slew rate for rising edges is measured from CK - CK = -250 mV to CK - CK = +500 mV (250mV to -500 mV for
falling edges).
c. VID is the magnitude of the difference between the input voltage on CK and the input voltage on CK, or between DQS and DQS for differential
strobe.
2. DDR2 SDRAM AC timing reference load
Following figure represents the timing reference load used in defining the relevant timing parameters of the part. It is not intended to be either a precise
representation of the typical system environment or a depiction of the actual load presented by a production tester. System designers will use IBIS or other
simulation tools to correlate the timing reference load to a system environment. Manufacturers will correlate to their production test conditions (generally a
coaxial transmission line terminated at the tester electronics).
VDDQ
DQ
DQS
Output
DQS
RDQS
RDQS
DUT
V
= V
/2
DDQ
TT
Timing
reference
point
25Ω
<AC Timing Reference Load>
The output timing reference voltage level for single ended signals is the crosspoint with VTT. The output timing reference voltage level for differential sig-
nals is the crosspoint of the true (e.g. DQS) and the complement (e.g. DQS) signal.
3. DDR2 SDRAM output slew rate test load
Output slew rate is characterized under the test conditions as shown in the following figure.
VDDQ
DUT
DQ
Output
Test point
<Slew Rate Test Load>
DQS, DQS
RDQS, RDQS
V
= V
/2
DDQ
TT
25Ω
Page 22 of 29
Rev. 1.4 Aug. 2005
DDR2 SDRAM
512Mb C-die DDR2 SDRAM
4. Differential data strobe
DDR2 SDRAM pin timings are specified for either single ended mode or differential mode depending on the setting of the EMRS “Enable DQS” mode
bit; timing advantages of differential mode are realized in system design. The method by which the DDR2 SDRAM pin timings are measured is mode
dependent. In single ended mode, timing relationships are measured relative to the rising or falling edges of DQS crossing at VREF. In differential mode,
these timing relationships are measured relative to the crosspoint of DQS and its complement, DQS. This distinction in timing methods is guaranteed by
design and characterization. Note that when differential data strobe mode is disabled via the EMRS, the complementary pin, DQS, must be tied externally
to VSS through a 20 ohm to 10 K ohm resisor to insure proper operation.
t
t
DQSL
DQSH
DQS
DQS
DQS/
DQS
t
t
WPST
WPRE
VIH(dc)
V
IH(ac)
DQ
DM
D
D
D
D
t
V
IL(ac)
VIL(dc)
t
t
DH
DH
DS
t
DS
V
IH(ac)
VIH(dc)
DMin
DMin
DMin
DMin
V
IL(ac)
V
IL(dc)
<Data input (write) timing>
t
t
CL
CH
CK
CK
CK/CK
DQS
DQS
DQS/DQS
DQ
t
t
RPRE
RPST
Q
Q
Q
Q
t
DQSQmax
t
DQSQmax
t
QH
t
QH
<Data output (read) timing>
5. AC timings are for linear signal transitions.
6. These parameters guarantee device behavior, but they are not necessarily tested on each device. They
tester correlation.
may be guaranteed by device design or
7. All voltages are referenced to VSS.
8. Tests for AC timing, IDD, and electrical (AC and DC) characteristics, may be conducted at nominal reference/supply voltage levels, but the related
specifications and device operation are guaranteed for the full voltage range specified.
Page 23 of 29
Rev. 1.4 Aug. 2005
DDR2 SDRAM
512Mb C-die DDR2 SDRAM
Specific Notes for dedicated AC parameters
9. User can choose which active power down exit timing to use via MRS(bit 12). tXARD is expected to be used for fast active power down exit timing.
tXARDS is expected to be used for slow active power down exit timing.
10. AL = Additive Latency
11. This is a minimum requirement. Minimum read to precharge timing is AL + BL/2 providing the tRTP and tRAS(min) have been satisfied.
12. A minimum of two clocks (2 * tCK) is required irrespective of operating frequency
13. Timings are guaranteed with command/address input slew rate of 1.0 V/ns.
14. These parameters guarantee device behavior, but they are not necessarily tested on each device. They may be guaranteed by device design or tester
correlation.
15. Timings are guaranteed with data, mask, and (DQS/RDQS in singled ended mode) input slew rate of 1.0 V/ns.
16. Timings are guaranteed with CK/CK differential slew rate of 2.0 V/ns. Timings are guaranteed for DQS signals with a differential slew rate of 2.0 V/ns
in differential strobe mode and a slew rate of 1V/ns in single ended mode.
17. tDS and tDH derating Values
∆tDS, ∆tDH Derating Values of DDR2-400, DDR2-533 (ALL units in ‘ps’, Note 1 applies to entire Table)
DQS,DQS Differential Slew Rate
4.0 V/ns
3.0 V/ns
2.0 V/ns
1.8 V/ns
1.6 V/ns
1.4V/ns
1.2V/ns
1.0V/ns
0.8V/ns
∆tDS ∆tDH ∆tDS ∆tDH ∆tDS ∆tDH ∆tDS ∆tDH ∆tDS ∆tDH ∆tDS ∆tDH ∆tDS ∆tDH ∆tDS ∆tDH ∆tDS ∆tDH
2.0
1.5
1.0
0.9
0.8
0.7
0.6
0.5
0.4
125
45
21
0
-
125
83
45
21
125
83
0
45
21
0
-
95
12
1
-13
-31
-
-
33
12
-2
-19
-42
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
83
0
-
0
0
24
13
-1
-19
-43
-
24
10
-7
-30
-59
-
-
-
-
-
-
-
-
-
-
-
-
DQ
Siew
rate
-11
-14
-11
-25
-
-14
-31
-
25
11
-7
-31
-74
-
22
5
-
23
5
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
17
-6
-35
-77
-
-
-18
-47
-89
-
17
-7
-50
6
-
-
V/ns
-
-
-
-
-
-
-
-
-19
-62
-23
-65
5
-38
-11
-53
-
-
-
-
-
-
-
-
-
-
-127 -140 -115 -128 -103 -116
∆tDS, ∆tDH Derating Values for DDR2-667, DDR2-800 (ALL units in ‘ps’, Note 1 applies to entire Table)
DQS,DQS Differential Slew Rate
4.0 V/ns
3.0 V/ns
2.0 V/ns
1.8 V/ns
1.6 V/ns
1.4V/ns
1.2V/ns
1.0V/ns
0.8V/ns
∆tDS ∆tDH ∆tDS ∆tDH ∆tDS ∆tDH ∆tDS ∆tDH ∆tDS ∆tDH ∆tDS ∆tDH ∆tDS ∆tDH ∆tDS ∆tDH ∆tDS ∆tDH
2.0
1.5
1.0
0.9
0.8
0.7
0.6
0.5
0.4
100
45
21
0
-
100
45
21
100
67
0
45
21
0
-
79
12
7
-1
-10
-
-
33
12
-2
-19
-42
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
67
0
-
67
0
-5
-
0
24
19
11
2
24
10
-7
-30
-59
-
-
-
-
-
-
-
-
-
-
DQ
Slew
rate
-14
-5
-13
-
-14
-31
-
31
23
14
2
-24
-
22
5
-
-
17
-6
-
-
-
-
-
-
-
-
-
-
-
-
-
35
26
14
-12
-52
-
-
-
-18
-47
-89
-
38
26
0
6
-
-
V/ns
-
-
-
-
-
-
-
-
-
-
-10
-
-35
-77
-140
-23
-65
-128
38
12
-28
-11
-53
-116
-
-
-
-
-
-
-
-
-
-
-
-40
For all input signals the total tDS (setup time) and tDH(hold time) required is calculated by adding the datasheet tDS(base) and tDH(base) value to the
delta tDS and delta tDH derating value respectively. Example: tDS(total setup time)= tDS(base) + delta tDS.
Page 24 of 29
Rev. 1.4 Aug. 2005
DDR2 SDRAM
512Mb C-die DDR2 SDRAM
18. tIS and tIH (input setup and hold) derating.
tIS, tIH Derating Values for DDR2-400, DDR2-533
CK,CK Differential Slew Rate
1.5 V/ns
2.0 V/ns
1.0 V/ns
Units
Notes
∆tIS
+187
+179
+167
+150
+125
+83
0
∆tIH
+94
+89
+83
+75
+45
+21
0
∆tIS
+217
+209
+197
+180
+155
+113
+30
∆tIH
+124
+119
+113
+105
+75
+51
+30
+16
-1
∆tIS
+247
+239
+227
+210
+185
+143
+60
∆tIH
+154
+149
+143
+135
+105
+81
4.0
3.5
3.0
2.5
2.0
1.5
1.0
0.9
0.8
0.7
0.6
0.5
0.4
0.3
0.25
0.2
0.15
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
60
-11
-14
+19
+49
+46
Command/Ad-
dress Slew
rate
-25
-43
-31
-54
+5
-13
+35
+17
+29
+6
(V/ns)
-24
-67
-83
-37
-53
-7
-23
-110
-175
-285
-350
-525
-800
-125
-188
-292
-375
-500
-708
-80
-95
-50
-65
-145
-255
-320
-495
-770
-158
-262
-345
-470
-678
-115
-225
-290
-465
-740
-128
-232
-315
-440
-648
∆tIS and ∆tIH Derating Values for DDR2-667, DDR2-800
CK,CK Differential Slew Rate
2.0 V/ns
1.5 V/ns
1.0 V/ns
Units
Notes
∆tIS
+150
+143
+133
+120
+100
+67
0
∆tIH
+94
+89
+83
+75
+45
+21
0
∆tIS
+180
+173
+163
+150
+130
+97
+30
+25
+17
+8
∆tIH
+124
+119
+113
+105
+75
∆tIS
+210
+203
+193
+180
+160
+127
+60
∆tIH
+154
+149
+143
+135
+105
+81
4.0
3.5
3.0
2.5
2.0
1.5
1.0
0.9
0.8
0.7
0.6
0.5
0.4
0.3
0.25
0.2
0.15
0.1
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
+51
+30
+60
-5
-13
-14
-31
+16
-1
+55
+47
+46
+29
Command/Ad-
dress Slew
rate
-22
-54
-24
+38
+6
(V/ns)
-34
-60
-83
-4
-30
-53
-95
+26
0
-23
-65
-125
-188
-292
-375
-500
-708
-1125
-100
-168
-200
-325
-517
-1000
-70
-158
-262
-345
-470
-678
-1095
-40
-128
-232
-315
-440
-648
-1065
-138
-170
-295
-487
-970
-108
-140
-265
-457
-940
Page 25 of 29
Rev. 1.4 Aug. 2005
DDR2 SDRAM
512Mb C-die DDR2 SDRAM
For all input signals the total tIS (setup time) and tIH (hold time) required is calculated by adding the datasheet tIS(base) and tIH(base) value to the delta
tIS and delta tIH derating value respectively. Example: tIS (total setup time) = tIS(base) + delta tIS
19. The maximum limit for this parameter is not a device limit. The device will operate with a greater value for this parameter, but system performance
(bus turnaround) will degrade accordingly.
20. MIN ( tCL, tCH) refers to the smaller of the actual clock low time and the actual clock high time as provided to the device (i.e. this value can be greater
than the minimum specification limits for tCL and tCH). For example, tCL and tCH are = 50% of the period, less the half period jitter ( tJIT(HP)) of the clock
source, and less the half period jitter due to crosstalk ( tJIT(crosstalk)) into the clock traces.
21. tQH = tHP – tQHS, where:
tHP = minimum half clock period for any given cycle and is defined by clock high or clock low ( tCH, tCL).
tQHS accounts for:
1) The pulse duration distortion of on-chip clock circuits; and
2) The worst case push-out of DQS on one transition followed by the worst case pull-in of DQ on the next transition, both of which are, separately,
due to data pin skew and output pattern effects, and pchannel to n-channel variation of the output drivers.
22. tDQSQ: Consists of data pin skew and output pattern effects, and p-channel to n-channel variation of the output drivers as well as output slew rate
mismatch between DQS / DQS and associated DQ in any given cycle.
23. tDAL = WR + RU{tRP(ns)/tCK(ns)}, where RU stands for round up.
WR refers to the tWR parameter stored in the MRS. For tRP, if the result of the division is not already an integer, round up to the next highest integer. tCK
refers to the application clock period.
Example: For DDR533 at tCK = 3.75ns with tWR programmed to 4 clocks.
tDAL = 4 + (15 ns / 3.75 ns) clocks = 4 + (4) clocks = 8 clocks.
24. The clock frequency is allowed to change during self–refresh mode or precharge power-down mode. In case of clock frequency change during pre-
charge power-down, a specific procedure is required as described in DDR2 device operation
25. ODT turn on time min is when the device leaves high impedance and ODT resistance begins to turn on.
ODT turn on time max is when the ODT resistance is fully on. Both are measured from tAOND.
26. ODT turn off time min is when the device starts to turn off ODT resistance.
ODT turn off time max is when the bus is in high impedance. Both are measured from tAOFD.
27. tHZ and tLZ transitions occur in the same access time as valid data transitions. These parameters are referenced to a specific voltage level which
specifies when the device output is no longer driving (tHZ), or begins driving (tLZ). Following figure shows a method to calculate the point when device is
no longer driving (tHZ), or begins driving (tLZ) by measuring the signal at two different voltages. The actual voltage measurement points are not critical as
long as the calculation is consistent.
28. tRPST end point and tRPRE begin point are not referenced to a specific voltage level but specify when the device output is no longer driving (tRPST),
or begins driving (tRPRE). Following figure shows a method to calculate these points when the device is no longer driving (tRPST), or begins driving
(tRPRE) by measuring the signal at two different voltages. The actual voltage measurement points are not critical as long as the calculation is consistent.
These notes are referenced in the “Timing parameters by speed grade” tables for DDR2-400/533/667 and DDR2-800.
Page 26 of 29
Rev. 1.4 Aug. 2005
DDR2 SDRAM
512Mb C-die DDR2 SDRAM
VTT + 2x mV
VTT + x mV
VOH + x mV
VOH + 2x mV
tLZ
tRPRE begin point
tHZ
tRPST end point
VTT - x mV
VTT - 2x mV
VOL + 2x mV
VOL + x mV
T1
T2
T2
T1
tHZ,tRPST end point = 2*T1-T2
tLZ,tRPRE begin point = 2*T1-T2
<Test method for tLZ, tHZ, tRPRE and tRPST>
29. Input waveform timing with differential data strobe enabled MR[bit10]=0, is referenced from the input signal crossing at the V
level to the differen-
IH(ac)
tial data strobe crosspoint for a rising signal, and from the input signal crossing at the V
nal applied to the device under test.
level to the differential data strobe crosspoint for a falling sig-
IL(ac)
30. Input waveform timing with differential data strobe enabled MR[bit10]=0, is referenced from the input signal crossing at the V
level to the differen-
IH(dc)
tial data strobe crosspoint for a rising signal and V
to the differential data strobe crosspoint for a falling signal applied to the device under test.
IL(dc)
Differential Input waveform timing
DQS
DQS
tDH
tDH
tDS
tDS
V
V
V
V
V
V
V
DDQ
min
min
IH(ac)
IH(dc)
REF(dc)
max
max
IL(dc)
IL(ac)
SS
Page 27 of 29
Rev. 1.4 Aug. 2005
DDR2 SDRAM
512Mb C-die DDR2 SDRAM
31. Input waveform timing is referenced from the input signal crossing at the V
device under test.
level for a rising signal and V
for a falling signal applied to the
IH(ac)
IL(dc)
IL(ac)
32. Input waveform timing is referenced from the input signal crossing at the V
device under test.
level for a rising signal and V
for a falling signal applied to the
IH(dc)
CK
CK
tIH
tIH
tIS
tIS
V
DDQ
V
min
min
IH(ac)
IH(dc)
V
V
V
V
V
REF(dc)
max
max
IL(dc)
IL(ac)
SS
33. tWTR is at lease two clocks (2 * tCK) independent of operation frequency.
34. Input waveform timing with single-ended data strobe enabled MR[bit10] = 1, is referenced from the input signal crossing at the VIH(ac) level to the sin-
gle-ended data strobe crossing VIH/L(dc) at the start of its transition for a rising signal, and from the input signal crossing at the VIL(ac) level to the single-
ended data strobe crossing VIH/L(dc) at the start of its transition for a falling signal applied to the device under test. The DQS signal must be monotonic
between Vil(dc)max and Vih(dc)min.
35. Input waveform timing with single-ended data strobe enabled MR[bit10] = 1, is referenced from the input signal crossing at the VIH(dc) level to the sin-
gle-ended data strobe crossing VIH/L(ac) at the end of its transition for a rising signal, and from the input signal crossing at the VIL(dc) level to the single-
ended data strobe crossing VIH/L(ac) at the end of its transition for a falling signal applied to the device under test. The DQS signal must be monotonic
between Vil(dc)max and Vih(dc)min.
36. tCKEmin of 3 clocks means CKE must be registered on three consecutive positive clock edges. CKE must remain at the valid input level the entire
time it takes to achieve the 3 clocks of registeration. Thus, after any CKE transition, CKE may not change from its valid level during the time period of tIS
+ 2*tCK + tIH.
Page 28 of 29
Rev. 1.4 Aug. 2005
DDR2 SDRAM
512Mb C-die DDR2 SDRAM
Revision History
Version 1.0 (Feb. 2005)
- Initial Release
Version 1.1 (Mar. 2005)
- Added Low power current values for 533&400 speed
- Changed IDD3N/2Q normal current values for x16 org.
Version 1.2 (May 2005)
- Corrected typo
Version 1.3 (Jul. 2005)
- Revised the Odering Information
Version 1.4 (Aug. 2005)
- Revised the IDD Current Values
Page 29 of 29
Rev. 1.4 Aug. 2005
相关型号:
©2020 ICPDF网 联系我们和版权申明