K4H281638L-LCCD [SAMSUNG]

128Mb L-die DDR SDRAM Specification; 128MB L-死DDR SDRAM规格
K4H281638L-LCCD
型号: K4H281638L-LCCD
厂家: SAMSUNG    SAMSUNG
描述:

128Mb L-die DDR SDRAM Specification
128MB L-死DDR SDRAM规格

动态存储器 双倍数据速率
文件: 总32页 (文件大小:485K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
DDR SDRAM  
K4H281638L  
128Mb L-die DDR SDRAM Specification  
66 TSOP-II  
with Lead-Free and Halogen-Free  
(RoHS compliant)  
INFORMATION IN THIS DOCUMENT IS PROVIDED IN RELATION TO SAMSUNG PRODUCTS,  
AND IS SUBJECT TO CHANGE WITHOUT NOTICE. NOTHING IN THIS DOCUMENT SHALL BE  
CONSTRUED AS GRANTING ANY LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHER-  
WISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IN SAMSUNG PRODUCTS OR TECHNOL-  
OGY. ALL INFORMATION IN THIS DOCUMENT IS PROVIDED ON AS "AS IS" BASIS WITHOUT  
GUARANTEE OR WARRANTY OF ANY KIND.  
1. For updates or additional information about Samsung products, contact your nearest Samsung office.  
2. Samsung products are not intended for use in life support, critical care, medical, safety equipment, or similar  
applications where Product failure could result in loss of life or personal or physical harm, or any military or  
* Samsung Electronics reserves the right to change products or specification without notice.  
Rev. 1.2 Feburary 2009  
1 of 32  
DDR SDRAM  
K4H281638L  
Table of Contents  
1.0 Key Features ...............................................................................................................................4  
2.0 Ordering Information ..................................................................................................................4  
3.0 Operating Frequencies ...............................................................................................................4  
4.0 Pin / Ball Description ..................................................................................................................5  
5.0 Package Physical Dimension ....................................................................................................7  
6.0 Block Diagram (2Mb x 16 I/O x4 Banks) ....................................................................................9  
7.0 FUNCTIONAL DESCRIPTION ....................................................................................................10  
7.1 Power-up & Initialization Sequence .............................................................................................10  
7.2 Mode Register Definition ............................................................................................................11  
7.3 Extended Mode Register Set(EMRS) ............................................................................................13  
8.0 Input/Output Function Description .........................................................................................14  
9.0 Command Truth Table ..............................................................................................................15  
10.0 General Description ................................................................................................................16  
11.0 Absolute Maximum Rating .....................................................................................................16  
12.0 DC Operating Conditions .......................................................................................................16  
13.0 DDR SDRAM Spec Items & Test Conditions ........................................................................17  
14.0 Input/Output Capacitance ......................................................................................................17  
15.0 Detailed test condition for DDR SDRAM IDD1 & IDD7A ......................................................18  
16.0 DDR SDRAM IDD spec table ..................................................................................................19  
17.0 AC Operating Conditions .......................................................................................................20  
18.0 AC Overshoot/Undershoot specification for Address and Control Pins ...........................20  
19.0 Overshoot/Undershoot specification for Data, Strobe and Mask Pins ..............................21  
20.0 AC Timming Parameters & Specifications ...........................................................................22  
21.0 System Characteristics for DDR SDRAM .............................................................................23  
22.0 Component Notes ...................................................................................................................24  
23.0 System Notes ..........................................................................................................................26  
24.0 IBIS : I/V Characteristics for Input and Output Buffers .......................................................27  
Rev. 1.2 Feburary 2009  
2 of 32  
DDR SDRAM  
K4H281638L  
Revision History  
Revision  
Month  
Year  
History  
- Release rev.1.0 SPEC  
- Corrected max tCK complying JEDEC  
1.0  
September  
2008  
- Changed tCK max of 400/333Mbps to 10ns from 12ns  
- Corrected IDD1 current measurement condition  
- Added FBGA package SPEC  
- Corrected matched drive strength SPEC.  
1.1  
1.2  
October  
2008  
2009  
February  
Rev. 1.2 Feburary 2009  
3 of 32  
DDR SDRAM  
K4H281638L  
1.0 Key Features  
• VDD : 2.5V ± 0.2V, VDDQ : 2.5V ± 0.2V for DDR333, 400  
• VDD : 2.5V ± 5%, VDDQ : 2.5V ± 5% for DDR500  
• Double-data-rate architecture; two data transfers per clock cycle  
• Bidirectional data strobe [L(U)DQS] (x16)  
• Four banks operation  
• Differential clock inputs(CK and CK)  
• DLL aligns DQ and DQS transition with CK transition  
• MRS cycle with address key programs  
-. Read latency : DDR333(2.5 Clock), DDR400(3 Clock), DDR500(3 Clock)  
-. Burst length (2, 4, 8)  
-. Burst type (sequential & interleave)  
• All inputs except data & DM are sampled at the positive going edge of the system clock(CK)  
• Data I/O transactions on both edges of data strobe  
• Edge aligned data output, center aligned data input  
• LDM,UDM for write masking only (x16)  
• Auto & Self refresh  
15.6us refresh interval(4K/64ms refresh)  
• Maximum burst refresh cycle : 8  
• 66pin TSOP II Lead-Free and Halogen-Free package  
RoHS compliant  
2.0 Ordering Information  
Part No.  
Org.  
Max Freq.  
Interface  
Package  
Note  
K4H281638L-LCCD  
K4H281638L-LCCC  
K4H281638L-LCB3  
CD(DDR500@CL=3)  
CC(DDR400@CL=3)  
B3(DDR333@CL=2.5)  
66pin TSOP II  
Lead-Free & Halogen-Free  
8M x 16  
SSTL2  
3.0 Operating Frequencies  
CD(DDR500@CL=3)  
CC(DDR400@CL=3)  
B3(DDR333@CL=2.5)  
Speed @CL2  
Speed @CL2.5  
Speed @CL3  
CL-tRCD-tRP  
N/A  
N/A  
N/A  
166MHz  
-
166MHz  
250MHz  
3-4-4  
166MHz  
200MHz  
3-3-3  
2.5-3-3  
Rev. 1.2 Feburary 2009  
4 of 32  
DDR SDRAM  
K4H281638L  
4.0 Pin / Ball Description  
66pin TSOP - II  
8Mb x 16  
V
SS  
66  
65  
64  
63  
62  
61  
60  
59  
58  
57  
56  
55  
54  
53  
52  
51  
50  
49  
48  
47  
46  
45  
44  
43  
42  
41  
40  
39  
38  
37  
36  
35  
34  
1
V
DD  
DQ15  
2
DQ  
0
VSSQ  
3
VDDQ  
DQ14  
DQ13  
4
DQ  
1
2
5
DQ  
VDDQ  
6
VSSQ  
DQ12  
DQ11  
7
DQ  
3
4
8
DQ  
VSSQ  
9
VDDQ  
DQ10  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
DQ  
5
6
66Pin TSOPII  
(400mil x 875mil)  
(0.65mm Pin Pitch)  
DQ  
9
DQ  
VDDQ  
VSSQ  
DQ  
8
DQ  
7
NC  
NC  
Bank Address  
BA0~BA1  
VSSQ  
VDDQ  
UDQS  
NC  
LDQS  
NC  
Auto Precharge  
A10  
VREF  
VDD  
VSS  
NC  
LDM  
WE  
UDM  
CK  
CK  
CAS  
RAS  
CS  
CKE  
NC  
24  
25  
26  
27  
28  
29  
30  
31  
32  
33  
NC  
NC  
A
A
A
A
A
A
A
11  
BA  
0
9
BA  
1
8
AP/A10  
7
A
A
A
A
0
1
2
3
6
5
4
VSS  
VDD  
128Mb TSOP-II Package Pinout  
Organization  
Row Address  
Column Address  
8Mx16  
A0~A11  
A0-A8  
DM is internally loaded to match DQ and DQS identically.  
Row & Column address configuration  
Rev. 1.2 Feburary 2009  
5 of 32  
DDR SDRAM  
K4H281638L  
60ball FBGA (Top View)  
4M x 16  
9
8
7
VDDQ  
DQ1  
VSSQ  
DQ2  
B
DQ3  
VDDQ  
DQ4  
C
DQ5  
VSSQ  
DQ6  
DQ7  
VDDQ  
LDQS  
E
NC  
VDD  
LDM  
F
DQ0  
VDD  
CAS  
WE  
CS  
BA0 A10/AP  
A1  
A2  
A3  
RAS  
BA1  
A0  
VDD  
A
D
G
H
J
K
L
M
3
2
1
VSS  
DQ13 DQ11  
DQ9  
UDQS UDM  
CK  
CKE  
A9  
A7  
A5  
VSS  
DQ15 VDDQ  
VSSQ  
VSSQ  
VDDQ  
VSSQ  
DQ8  
VSS  
CK  
NC  
A11  
A8  
A6  
A4  
DQ14 DQ12 DQ10  
VREF  
64Mb FBGA Package ballout  
Organization  
4Mx16  
Row Address  
Column Address  
A0~A11  
A0-A7  
DM is internally loaded to match DQ and DQS identically.  
Row & Column address configuration  
Rev. 1.2 Feburary 2009  
6 of 32  
DDR SDRAM  
K4H281638L  
5.0 Package Physical Dimension  
Unit : mm  
#66  
#34  
#1  
#33  
(1.50)  
+0.075  
- 0.035  
0.125  
22.22 ± 0.10  
(10°)  
0.10 MAX  
[
(10°)  
0.65TYP  
0.075 MAX  
[
(0.71)  
[0.65 ± 0.08]  
Detail A  
Detail B  
Detail B  
0.25TYP  
NOTE  
1. ( ) IS REFERENCE  
2. [ ] IS ASS’Y OUT QUALITY  
Detail A  
(0° ∼ 8°)  
± 0.08  
± 0.08  
0.30  
0.25  
66Pin TSOP(II) Package Dimension  
Rev. 1.2 Feburary 2009  
7 of 32  
DDR SDRAM  
K4H281638L  
Units : Millimeters  
8.00 ± 0.10  
A
#A1 MARK  
0.80 x 8 = 6.40  
0.80  
8.0 0 ± 0.10  
1.60  
#A1  
9
8
7
6
5
4
3
2
1
A
B
C
D
E
F
(Datum B)  
G
H
J
K
L
M
0.32 ± 0.05  
1.10 ± 0.10  
60 - 0.45 SOLDER BALL  
(Datum A)  
(Post Reflow 0.50 ± 0.05)  
M
A B  
0.20  
TOP VIEW  
BOTTOM VIEW  
60Ball FBGA 64Mb Package Dimension  
Rev. 1.2 Feburary 2009  
8 of 32  
DDR SDRAM  
K4H281638L  
6.0 Block Diagram (2Mb x 16 I/O x4 Banks)  
LWE  
x4/8/16  
CK, CK  
Data Input Register  
Serial to parallel  
LUDM (x16)  
Bank Select  
x8/16/32  
1Mx32  
1Mx32  
1Mx32  
1Mx32  
32  
16  
16  
DQi  
CK, CK  
ADD  
Column Decoder  
Latency & Burst Length  
Data Strobe  
Programming Register  
LWCBR  
LCKE  
LRAS LCBR  
LWE  
LUDM (x16)  
LCAS  
CK, CK  
DM Input Register  
LUDM (x16)  
Timing Register  
CK, CK  
CKE  
CS  
RAS  
CAS  
WE  
Rev. 1.2 Feburary 2009  
9 of 32  
DDR SDRAM  
K4H281638L  
7.0 FUNCTIONAL DESCRIPTION  
7.1 Power-up & Initialization Sequence  
DDR SDRAMs must be powered up and initialized in a predefined manner. Operational procedures other than those specified may  
result in undefined operation. No power sequencing is specified during power up and power down given the following  
VDD and VDDQ are driven from a single power converter output, AND  
VTT is limited to 1.35 V, AND  
VREF tracks VDDQ/2 OR, the following relationships must be followed:  
VDDQ is driven after or with VDD such that  
VDDQ < VDD + 0.3 V AND  
VTT is driven after or with VDDQ such that VTT < VDDQ + 0.3 V, AND  
VREF is driven after or with VDDQ such that VREF < VDDQ + 0.3 V.  
At least one of these two conditions must be met.  
Except for CKE, inputs are not recognized as valid until after VREF is applied. CKE is an SSTL_2 input, but will detect an LVCMOS LOW  
level after VDD is applied. Maintaining an LVCMOS LOW level on CKE during power up is required to guarantee that the DQ and DQS  
outputs will be in the High–Z state, where they will remain until driven in normal operation (by a read access). After all power supply and  
reference voltages are stable, and the clock is stable, the DDR SDRAM requires a 200 µs delay prior to applying an executable com-  
mand. Once the 200 µs delay has been satisfied, a DESELECT or NOP command should be applied, and CKE should be brought  
HIGH. Following the NOP command, a PRECHARGE ALL command should be applied. Next a MODE REGISTER SET command  
should be issued for the Extended Mode Register, to enable the DLL, then a MODE REGISTER SET command should be issued for the  
Mode Register, to reset the DLL, and to program the operating parameters. 200 clock cycles are required between the DLL reset and  
any read command. A PRECHARGE ALL command should be applied, placing the device in the ”all banks idle” state.  
Once in the idle state, two AUTO refresh cycles must be performed. Additionally, a MODE REGISTER SET command for the Mode Reg-  
ister, with the reset DLL bit deactivated (i.e., to program operating parameters without resetting the DLL) must be performed. Following  
these cycles, the DDR SDRAM is ready for normal operation.  
Rev. 1.2 Feburary 2009  
10 of 32  
DDR SDRAM  
K4H281638L  
7.2 Mode Register Definition  
Mode Register Set(MRS)  
The mode register stores the data for controlling the various operating modes of DDR SDRAM. It programs CAS latency, addressing  
mode, burst length, test mode, DLL reset and various vendor specific options to make DDR SDRAM useful for variety of different appli-  
cations. The default value of the mode register is not defined, therefore the mode register must be written after EMRS setting for proper  
DDR SDRAM operation. The mode register is written by asserting low on CS, RAS, CAS, WE and BA0(The DDR SDRAM should be in  
all bank precharge with CKE already high prior to writing into the mode register). The states of address pins A0 ~ A11 in the same cycle  
as CS, RAS, CAS, WE and BA0 going low are written in the mode register. Two clock cycles are requested to complete the write opera-  
tion in the mode register. The mode register contents can be changed using the same command and clock cycle requirements during  
operation as long as all banks are in the idle state. The mode register is divided into various fields depending on functionality. The burst  
length uses A0 ~ A2, addressing mode uses A3, CAS latency(read latency from column address) uses A4 ~ A6. A7 is used for test  
mode. A8 is used for DLL reset. A7 must be set to low for normal MRS operation. Refer to the table for specific codes for various burst  
lengths, addressing modes and CAS latencies.  
BA1  
BA0  
0
A11  
A10  
A9  
A8  
A7  
A6  
A5  
A4  
A3  
A2  
A1  
A0  
Address Bus  
Mode Register  
RFU  
RFU  
DLL  
TM  
CAS Latency  
BT  
Burst Length  
A8  
0
1
DLL Reset  
No  
A7  
0
1
mode  
Normal  
Test  
A3  
0
1
Burst Type  
Sequential  
Interleave  
Yes  
CAS Latency  
Burst Length  
BA0  
0
1
An ~ A0  
(Existing)MRS Cycle  
Extended Funtions(EMRS)  
A6  
0
0
0
0
1
1
1
1
A5  
0
0
1
1
0
0
1
1
A4  
0
1
0
1
0
1
0
1
Latency  
Reserve  
Reserve  
Reserve  
3
Reserve  
Reserve  
2.5  
Burst Length  
A2  
A1  
A0  
Sequential  
Reserve  
2
Interleave  
Reserve  
2
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
4
8
4
8
* RFU(Reserved for future use)  
must stay "0" during MRS cycle.  
Reserve  
Reserve  
Reserve  
Reserve  
Reserve  
Reserve  
Reserve  
Reserve  
Reserve  
Note : *1 A12 is used for 256Mb only. That is 128Mb uses A0~A11  
Rev. 1.2 Feburary 2009  
11 of 32  
DDR SDRAM  
K4H281638L  
Burst Address Ordering for Burst Length  
Burst  
Starting Address(A2,  
Sequential Mode  
Interleave Mode  
Length  
A1, A0)  
xx0  
0, 1  
1, 0  
0, 1  
1, 0  
2
xx1  
x00  
x01  
x10  
x11  
000  
001  
010  
011  
100  
101  
110  
111  
0, 1, 2, 3  
1, 2, 3, 0  
2, 3, 0, 1  
3, 0, 1, 2  
0, 1, 2, 3  
1, 0, 3, 2  
2, 3, 0, 1  
3, 2, 1, 0  
4
8
0, 1, 2, 3, 4, 5, 6, 7  
1, 2, 3, 4, 5, 6, 7, 0  
2, 3, 4, 5, 6, 7, 0, 1  
3, 4, 5, 6, 7, 0, 1, 2  
4, 5, 6, 7, 0, 1, 2, 3  
5, 6, 7, 0, 1, 2, 3, 4  
6, 7, 0, 1, 2, 3, 4, 5  
7, 0, 1, 2, 3, 4, 5, 6  
0, 1, 2, 3, 4, 5, 6, 7  
1, 0, 3, 2, 5, 4, 7, 6  
2, 3, 0, 1, 6, 7, 4, 5  
3, 2, 1, 0, 7, 6, 5, 4  
4, 5, 6, 7, 0, 1, 2, 3  
5, 4, 7, 6, 1, 0, 3, 2  
6, 7, 4, 5, 2, 3, 0, 1  
7, 6, 5, 4, 3, 2, 1, 0  
Mode Register Set  
0
1
2
3
4
5
6
7
8
CK  
CK  
*1  
Mode  
Register Set  
Precharge  
All Banks  
Any  
Command  
Command  
*2  
tCK  
tRP  
2 Clock min.  
*1 : MRS can be issued only at all bank precharge state.  
*2 : Minimum tRP is required to issue MRS command.  
Rev. 1.2 Feburary 2009  
12 of 32  
DDR SDRAM  
K4H281638L  
7.3 Extended Mode Register Set(EMRS)  
The extended mode register stores the data for enabling or disabling DLL, and selecting output driver size. The default value of the  
extended mode register is not defined, therefore the extened mode register must be written after power up for enabling or disabling DLL.  
The extended mode register is written by asserting low on CS, RAS, CAS, WE and high on BA0(The DDR SDRAM should be in all bank  
precharge with CKE already high prior to writing into the extended mode register). The state of address pins A0 ~ A11 and BA1 in the  
same cycle as CS, RAS, CAS and WE going low are written in the extended mode register. Two clock cycles are required to complete  
the write operation in the extended mode register. The mode register contents can be changed using the same command and clock  
cycle requirements during operation as long as all banks are in the idle state. A0 is used for DLL enable or disable. "High" on BA0 is  
used for EMRS. All the other address pins except A0, A1, A6, A11 and BA0 must be set to low for proper EMRS operation. Refer to the  
table for specific codes.  
Address Bus  
BA1  
BA0  
1
A11  
A10  
A9  
A8  
A7  
A6  
A5  
A4  
A3  
A2  
A1  
A0  
Extended  
DLL  
*RFU  
D.I.C  
*RFU  
D.I.C  
*RFU  
D.I.C  
Mode Register  
BA0  
0
1
An ~ A0  
MRS  
EMRS  
Vendor ID & Die Status Identi-  
fication  
A0  
0
1
DLL Enable  
Enable  
Disable  
Output Driver  
A11  
A6 A1  
Impedence Contol  
0
1
off  
on  
0
0
1
0
1
1
Full  
Weak  
Matced  
*RFU : Should stay " 0" during EMRS cycle.  
Figure 7. Extend Mode Register set  
DLL Enable/Disable  
The DLL must be enabled for normal operation. DLL enable is required during powerup initialization, and upon returning to normal  
operation after having disabled the DLL for the purpose of debug or evaluation (upon exiting Self Refresh Mode, the DLL is enabled  
automatically). Any time the DLL is enabled, 200 clock cycles must occur before a READ command can be issued.  
Output Drive Strength  
The normal drive strength for all outputs is specified to be SSTL_2, Class II. Samsung supports a weak driver strength option, intended  
for lighter load and/or point-to-point environments. I-V curves for the normal drive strength and weak drive strength are included in  
11.1~2 of this document.  
MANUFACTURERS VENDOR CODE AND DIE STATUS IDENTIFICATION  
The Manufacturers Vendor Code, V, is selected by issuing a EXTENDED MODE REGISTER SET command with bits A11 set to one,  
and bits A0-A10 set to the desired values. When the V function is enabled the 128Mb DDR SDRAM will provide its manufacturers vendor  
code and die status identification on DQ[1:0].  
DQ[1:0]  
00  
Vendor ID/DSI  
Samsung / Pass  
Samsung / Fail  
Reserved / Pass  
Reserved / Fail  
01  
10  
11  
Rev. 1.2 Feburary 2009  
13 of 32  
DDR SDRAM  
K4H281638L  
8.0 Input/Output Function Description  
SYMBOL  
TYPE  
DESCRIPTION  
Clock : CK and CK are differential clock inputs. All address and control input signals are sam-  
pled on the positive edge of CK and negative edge of CK. Output (read) data is referenced to  
both edges of CK. Internal clock signals are derived from CK/CK.  
CK, CK  
Input  
Clock Enable : CKE HIGH activates, and CKE LOW deactivates internal clock signals, and  
device input buffers and output drivers. Taking CKE Low provides PRECHARGE POWER-  
DOWN and SELF REFRESH operation (all banks idle), or ACTIVE POWER DOWN (row  
ACTIVE in any bank). CKE is synchronous for POWER DOWN entry and exit, and for SELF  
REFRESH entry. CKE is asynchronous for SELF REFRESH exit, and for output disable. CKE  
must be maintained high throughput READ and WRITE accesses. Input buffers, excluding CK,  
CK and CKE are disabled during POWER DOWN. Input buffers, excluding CKE are disabled  
during SELF REFRESH. CKE is an SSTL_2 input, but will detect an LVCMOS Low level after  
VDD is applied upon 1st power up, After VREF has become stable during the power on and ini-  
CKE  
Input  
tialization sequence, it must be maintained for proper operation of the CKE receiver. For  
proper SELF REFRESH entry and exit, VREF must be maintained to this input.  
Chip Select : CS enables(registered LOW) and disables(registered HIGH) the command  
decoder. All commands are masked when CS is registered HIGH. CS provides for external  
bank selection on systems with multiple banks. CS is considered part of the command code.  
CS  
Input  
Input  
RAS, CAS, WE  
Command Inputs : RAS, CAS and WE (along with CS) define the command being entered.  
Input Data Mask : DM is an input mask signal for write data. Input data is masked when DM is  
sampled HIGH along with that input data during a WRITE access. DM is sampled on both  
edges of DQS. Although DM pins are input only, the DM loading matches the DQ and DQS  
loading. For the x16, LDM corresponds to the data on DQ0~D7 ; UDM corresponds to the data  
on DQ8~DQ15. DM may be driven high, low, or floating during READs.  
LDM,(UDM)  
BA0, BA1  
Input  
Input  
Bank Addres Inputs : BA0 and BA1 define to which bank an ACTIVE, READ, WRITE or PRE-  
CHARGE command is being applied.  
Address Inputs : Provide the row address for ACTIVE commands, and the column address and  
AUTO PRECHARGE bit for READ/WRITE commands, to select one location out of the mem-  
ory array in the respective bank. A10 is sampled during a PRECHARGE command to deter-  
mine whether the PRECHARGE applies to one bank (A10 LOW) or all banks (A10 HIGH). If  
only one bank is to be precharged, the bank is selected by BA0, BA1. The address inputs also  
provide the op code during a MODE REGISTER SET command. BA0 and BA1 define which  
mode register is loaded during the MODE REGISTER SET command (MRS or EMRS).  
A [0 : 11]  
Input  
DQ  
I/O  
I/O  
Data Input/Output : Data bus  
Data Strobe : Output with read data, input with write data. Edge-aligned with read data, cen-  
tered in write data. Used to capture write data. For the x16, LDQS corresponds to the data on  
DQ0~D7 ; UDQS corresponds to the data on DQ8~DQ15.  
LDQS,(U)DQS  
NC  
-
No Connect : No internal electrical connection is present.  
DQ Power Supply : +2.5V ± 0.2V.  
DQ Ground.  
VDDQ  
Supply  
Supply  
Supply  
Supply  
Input  
VSSQ  
VDD  
Power Supply : +2.5V ± 0.2V.  
Ground.  
VSS  
VREF  
SSTL_2 reference voltage.  
Rev. 1.2 Feburary 2009  
14 of 32  
DDR SDRAM  
K4H281638L  
(V=Valid, X=Dont Care, H=Logic High, L=Logic Low)  
9.0 Command Truth Table  
A0 ~ A9,  
COMMAND  
CKEn-1 CKEn CS RAS CAS  
WE BA0,1 A10/AP  
Note  
A11  
Register  
Register  
Extended MRS  
Mode Register Set  
Auto Refresh  
H
H
X
X
H
L
L
L
L
L
L
L
L
L
OP CODE  
OP CODE  
1, 2  
1, 2  
3
3
3
H
L
L
L
H
X
Entry  
Refresh  
Self  
Refresh  
L
H
L
H
X
L
H
X
H
H
X
H
Exit  
L
H
H
H
X
X
X
3
Bank Active & Row Addr.  
Read &  
Column Address  
V
V
Row Address  
Auto Precharge Disable  
Auto Precharge Enable  
Auto Precharge Disable  
Auto Precharge Enable  
L
H
L
4
4
4
4, 6  
7
Column  
Address  
L
H
L
H
Write &  
Column Address  
Column  
Address  
H
H
H
X
X
X
L
L
L
H
H
L
L
H
H
L
L
L
V
H
Burst Stop  
Precharge  
X
Bank Selection  
All Banks  
V
X
L
H
X
5
H
L
X
H
L
X
V
X
X
H
X
V
X
X
H
X
V
X
X
H
X
V
X
V
X
X
H
X
V
Entry  
Exit  
H
L
L
H
L
Active Power Down  
X
X
Entry  
H
Precharge Power Down Mode  
H
L
Exit  
L
H
H
H
X
UDM/LDM for x16  
No operation (NOP) : Not defined  
Note :  
X
X
8
9
9
H
L
X
H
X
H
1. OP Code : Operand Code. A0 ~ A11& BA0 ~ BA1 : Program keys. (@EMRS/MRS)  
2. EMRS/MRS can be issued only at all banks precharge state.  
A new command can be issued 2 clock cycles after EMRS or MRS.  
3. Auto refresh functions are same as the CBR refresh of DRAM.  
The automatical precharge without row precharge command is meant by "Auto".  
Auto/self refresh can be issued only at all banks precharge state.  
4. BA0 ~ BA1 : Bank select addresses.  
If both BA0 and BA1 are "Low" at read, write, row active and precharge, bank A is selected.  
If BA0 is "High" and BA1 is "Low" at read, write, row active and precharge, bank B is selected.  
If BA0 is "Low" and BA1 is "High" at read, write, row active and precharge, bank C is selected.  
If both BA0 and BA1 are "High" at read, write, row active and precharge, bank D is selected.  
5. If A10/AP is "High" at row precharge, BA0 and BA1 are ignored and all banks are selected.  
6. During burst write with auto precharge, new read/write command can not be issued.  
Another bank read/write command can be issued after the end of burst.  
New row active of the associated bank can be issued at tRP after the end of burst.  
7. Burst stop command is valid at every burst length.  
8. UDM/LDM(x16 only) sampled at the rising and falling edges of the UDQS/LDQS and Data-in are masked at the both edges  
(Write UDM/LDM latency is 0).  
9. This combination is not defined for any function, which means "No Operation(NOP)" in DDR SDRAM.  
Rev. 1.2 Feburary 2009  
15 of 32  
DDR SDRAM  
K4H281638L  
2M x 16Bit x 4 Banks Double Data Rate SDRAM  
10.0 General Description  
The K4H281638L is 134,217,728 bits of double data rate synchronous DRAM organized as 4x 2,097,152 words by 16bits, fabricated  
with SAMSUNGs high performance CMOS technology. Synchronous features with Data Strobe allow extremely high performance up to  
500Mb/s per pin. I/O transactions are possible on both edges of DQS. Range of operating frequencies, programmable burst length and  
programmable latencies allow the device to be useful for a variety of high performance memory system applications.  
11.0 Absolute Maximum Rating  
Parameter  
Symbol  
Value  
Unit  
Voltage on any pin relative to VSS  
VIN, VOUT  
-0.5 ~ 3.6  
V
Voltage on VDD & VDDQ supply relative to VSS  
Storage temperature  
VDD, VDDQ  
TSTG  
PD  
1.0 ~ 3.6  
V
°C  
W
-55 ~ +150  
Power dissipation  
1
Short circuit current  
IOS  
50  
mA  
Note : Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded.  
Functional operation should be restricted to recommend operation condition.  
Exposure to higher than recommended voltage for extended periods of time could affect device reliability.  
12.0 DC Operating Conditions  
Recommended operating conditions(Voltage referenced to VSS=0V, TA=0 to 70°C)  
Parameter  
Symbol  
VDD  
Min  
2.3  
Max  
2.7  
Unit Note  
Supply voltage (for device with a nominal VDD of 2.5V for DDR333, 400)  
V
V
V
V
Supply voltage (for device with a nominal VDD of 2.5V for DDR500)  
I/O Supply voltage (for device with a nominal VDD of 2.5V for DDR333, 400)  
I/O Supply voltage (for device with a nominal VDD of 2.5V for DDR500)  
VDD  
VDDQ  
VDDQ  
VREF  
VTT  
2.375  
2.625  
2.3  
2.7  
2.375  
2.625  
0.49*VDDQ  
VREF-0.04  
VREF+0.15  
0.51*VDDQ  
VREF+0.04  
VDDQ+0.3  
VREF-0.15  
VDDQ+0.3  
VDDQ+0.6  
I/O Reference voltage  
V
V
1
2
I/O Termination voltage(system)  
VIH(DC)  
VIL(DC)  
VIN(DC)  
VID(DC)  
VI(Ratio)  
II  
Input logic high voltage  
V
Input logic low voltage  
-0.3  
-0.3  
0.36  
0.71  
-2  
V
Input Voltage Level, CK and CK inputs  
Input Differential Voltage, CK and CK inputs  
V-I Matching: Pullup to Pulldown Current Ratio  
Input leakage current  
V
V
3
4
1.4  
2
-
uA  
uA  
mA  
mA  
mA  
mA  
mA  
mA  
Output leakage current  
IOZ  
-5  
5
Output High Current(Full strengh driver) ; VOUT=VDDQ-0.388V  
Output LowCurrent(Full strengh driver) ; VOUT=0.388V  
Output High Current(Week strengh driver) ; VOUT=VDDQ-0.538V  
Output Low Current(Week strengh driver) ; VOUT=0.538V  
Output High Current(Mached strengh driver) ; VOUT=VDDQ-0.6505V  
Output Low Current(Mached strengh driver) ; VOUT=0.6505V  
Note :  
IOH  
-13.8  
16.5  
-18.2  
20.2  
-15.5  
17  
-16.1  
19.2  
-21.8  
24.5  
-18.9  
21.3  
IOL  
IOH  
IOL  
IOH  
IOL  
1. VREF is expected to be equal to 0.5*VDDQ of the transmitting device, and to track variations in the dc level of same. Peak-to peak noise on VREF may  
not exceed +/-2% of the dc value.  
2. VTT is not applied directly to the device. VTT is a system supply for signal termination resistors, is expected to be set equal to VREF, and must track vari-  
ations in the DC level of VREF  
3. VID is the magnitude of the difference between the input level on CK and the input level on CK.  
4. The ratio of the pullup current to the pulldown current is specified for the same temperature and voltage, over the entire temperature and voltage range,  
for device drain to source voltages from 0.25V to 1.0V. For a given output, it represents the maximum difference between pullup and pulldown drivers  
due to process variation. The full variation in the ratio of the maximum to minimum pullup and pulldown current will not exceed 1.7 for device drain to  
source voltages from 0.1 to 1.0.  
Rev. 1.2 Feburary 2009  
16 of 32  
DDR SDRAM  
K4H281638L  
13.0 DDR SDRAM Spec Items & Test Conditions  
Conditions  
Symbol  
IDD0  
Operating current - One bank Active-Precharge;  
tRC=tRCmin; tCK= 6ns for DDR333, 5ns for DDR400, 4ns for DDR500;  
DQ,DM and DQS inputs changing once per clock cycle;  
address and control inputs changing once every two clock cycles.  
Operating current - One bank operation ; One bank open, BL=4, Reads  
IDD1  
- Refer to the following page for detailed test condition  
Precharge power-down standby current; All banks idle; power - down mode;  
CKE = <VIL(max); tCK=6ns for DDR333, 5ns for DDR400, 4ns for DDR500;  
IDD2P  
VIN = VREF for DQ,DQS and DM.  
Precharge Floating standby current; CS > =VIH(min);All banks idle; CKE > = VIH(min); tCK=6ns for DDR333, 5ns  
for DDR400, 4ns for DDR500; Address and other control inputs changing once per clock cycle; VIN = VREF for  
DQ,DQS and DM  
Precharge Quiet standby current; CS > = VIH(min); All banks idle;  
CKE > = VIH(min); tCK=6ns for DDR333, 5ns for DDR400, 4ns for DDR500; Address and other control inputs stable  
at >= VIH(min) or =<VIL(max); VIN = VREF for DQ ,DQS and DM  
IDD2F  
IDD2Q  
IDD3P  
Active power - down standby current ; one bank active; power-down mode;  
CKE=< VIL (max); tCK=6ns for DDR333, 5ns for DDR400, 4ns for DDR500;  
VIN = VREF for DQ,DQS and DM  
Active standby current; CS >= VIH(min); CKE>=VIH(min);  
IDD3N  
IDD4R  
one bank active; active - precharge;tCK=6ns for DDR333, 5ns for DDR400, 4ns for DDR500; DQ, DQS and DM  
inputs changing twice per clock cycle; address and other control inputs changing once per clock cycle  
Operating current - burst read; Burst length = 2; reads; continguous burst; One bank active; address and control  
inputs changing once per clock cycle; CL=2.5 at tCK=6ns for DDR333, CL=3 at tCK=5ns for DDR400, tCK=4ns for  
DDR500; 50% of data changing on every transfer; lout = 0 m A  
Operating current - burst write; Burst length = 2; writes; continuous burst;  
One bank active address and control inputs changing once per clock cycle; CL=2.5 at tCK=6ns for DDR333, 5ns for  
DDR400, tCK=4ns for DDR500; DQ, DM and DQS inputs changing twice per clock cycle, 50% of input data chang-  
ing at every burst  
IDD4W  
Auto refresh current; tRC = tRFC(min) which is 12*tCK for DDR333 at tCK=6ns, 14*tCK for DDR400 at tCK=5ns,  
IDD5  
IDD6  
15*tCK for DDR500 at tCK=4ns; distributed refresh  
Self refresh current; CKE =< 0.2V; External clock on; tCK=6ns for DDR333, 5ns for DDR400, 4ns for DDR500.  
Operating current - Four bank operation ; Four bank interleaving with BL=4  
IDD7A  
-Refer to the following page for detailed test condition  
( TA= 25°C, f=100MHz)  
14.0 Input/Output Capacitance  
Parameter  
Symbol  
Min  
Max  
DeltaCap(max)  
Unit  
Note  
Input capacitance  
(A0 ~ A11, BA0 ~ BA1, CKE, CS, RAS,CAS, WE)  
CIN1  
1
4
0.5  
pF  
4
CIN2  
COUT  
CIN3  
Input capacitance( CK, CK )  
Data & DQS input/output capacitance  
Input capacitance(UDM/LDM for x16)  
Note :  
1
1
1
5
0.25  
pF  
pF  
pF  
4
6.5  
6.5  
1,2,3,4  
1,2,3,4  
0.5  
1. These values are guaranteed by design and are tested on a sample basis only.  
2. Although DM is an input -only pin, the input capacitance of this pin must model the input capacitance of the DQ and DQS pins.  
This is required to match signal propagation times of DQ, DQS, and DM in the system.  
3. Unused pins are tied to ground.  
4. This parameteer is sampled. VDDQ = +2.5V +0.2V, VDD = +2.5V+0.2V. For all devices, f=100MHz, tA=25°C, VOUT(DC) = VDDQ/2,  
VOUT(peak to peak) = 0.2V. DM inputs are grouped with I/O pins - reflecting the fact that they are matched in loading (to facilitate trace matching at the  
board level)  
Rev. 1.2 Feburary 2009  
17 of 32  
DDR SDRAM  
K4H281638L  
15.0 Detailed test condition for DDR SDRAM IDD1 & IDD7A  
IDD1 : Operating current: One bank operation  
1. Typical Case: VDD = 2.5V, T=25°C  
Worst Case : VDD = 2.7V, T= 10°C  
2. Only one bank is accessed with tRC(min), Burst Mode, Address and Control inputs on NOP edge are changing once  
per clock cycle. lout = 0mA  
3. Timing patterns  
- B3(166Mhz, CL=2.5) : tCK=6ns, CL=2.5, BL=4, tRCD=3*tCK, tRC = 10*tCK, tRAS=7*tCK  
Read : A0 N N R0 N N N P0 N N - repeat the same timing with random address changing  
*50% of data changing at every burst  
- CC(200Mhz,CL = 3) : tCK = 5ns, CL = 3, BL = 4, tRCD = 3*tCK , tRC = 11*tCK, tRAS = 8*tCK  
Read : A0 N N R0 N N N N P0 N N - repeat the same timing with random address changing  
*50% of data changing at every transfer  
- CD(250Mhz,CL = 3) : tCK = 4ns, CL = 3, BL = 4, tRCD = 4*tCK , tRC = 13*tCK, tRAS = 10*tCK  
Read : A0 N N N R0 N N N N N P0 N N - repeat the same timing with random address changing  
*50% of data changing at every transfer  
Legend : A=Activate, R=Read, W=Write, P=Precharge, N=DESELECT  
IDD7A : Operating current: Four bank operation  
1. Typical Case: VDD = 2.5V, T=25°C  
Worst Case : VDD = 2.7V, T= 10°C  
2. Four banks are being interleaved with tRC(min), Burst Mode, Address and Control inputs on NOP edge are not  
changing. lout = 0mA  
4. Timing patterns  
- B3(166Mhz,CL=2.5) : tCK=6ns, BL=4, tRRD=2*tCK, tRCD=3*tCK, tRAS=5*tCK  
Read : A0 N A1 RA0 A2 RA1 A3 RA2 N RA3 - repeat the same timing with random address changing  
*50% of data changing at every burst  
- CC(200Mhz,CL = 3) : tCK = 5ns, BL = 4, tRRD=2*tCK, tRCD = 3*tCK , tRAS = 8*tCK  
Read : A0 N A1 RA0 A2 RA1 A3 RA2 N RA3 - repeat the same timing with random address changing  
*50% of data changing at every transfer  
- CD(250Mhz,CL = 3) : tCK = 4ns, CL = 3, BL = 4, tRCD = 4*tCK , tRAS = 10*tCK  
Read : A0 N N A1 RA0 A2 RA1 A3 RA2 N RA3 - repeat the same timing with random address changing  
*50% of data changing at every transfer  
Legend : A=Activate, R=Read, W=Write, P=Precharge, N=DESELECT  
Rev. 1.2 Feburary 2009  
18 of 32  
DDR SDRAM  
K4H281638L  
16.0 DDR SDRAM IDD spec table  
(VDD=2.7V, T = 10°C)  
8Mx16 (K4H281638L)  
Symbol  
Unit  
CD(DDR500@CL=3)  
CC(DDR400@CL=3)  
B3(DDR333@CL=2.5)  
IDD0  
IDD1  
120  
110  
120  
8
100  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
130  
120  
IDD2P  
IDD2F  
IDD2Q  
IDD3P  
IDD3N  
IDD4R  
IDD4W  
IDD5  
40  
40  
40  
40  
40  
40  
40  
35  
35  
55  
55  
55  
200  
200  
200  
3
180  
180  
180  
3
160  
160  
160  
3
IDD6  
Normal  
IDD7A  
300  
300  
280  
Rev. 1.2 Feburary 2009  
19 of 32  
DDR SDRAM  
K4H281638L  
17.0 AC Operating Conditions  
Parameter/Condition  
Symbol  
VIH(AC)  
Min  
VREF + 0.31  
Max  
Unit  
V
Note  
Input High (Logic 1) Voltage, DQ, DQS and DM signals  
Input Low (Logic 0) Voltage, DQ, DQS and DM signals.  
Input Differential Voltage, CK and CK inputs  
Input Crossing Point Voltage, CK and CK inputs  
I/O Reference Voltage  
VIL(AC)  
VID(AC)  
VIX(AC)  
VREF - 0.31  
VDDQ+0.6  
V
0.7  
V
1
2
3
0.5*VDDQ-0.2  
0.45 x VDDQ  
0.5*VDDQ+0.2  
0.55 x VDDQ  
V
VREF(AC)  
V
Note :  
1. VID is the magnitude of the difference between the input level on CK and the input level on CK.  
2. The value of VIX is expected to equal 0.5*VDDQ of the transmitting device and must track variations in the dc level of the same.  
3. VREF is expected to equal VDDQ/2 of the transmitting device and to track variations in the DC level of the same.  
Peak-to-peak noise (non-common mode) on VREF may not exceed ±2 percent of the DC value. Thus, from VDDQ/2, VREF is allowed ± 25mV for  
DC error and an additional ± 25mV for AC noise. This measurement is to be taken at the nearest VREF by-pass capacitor.  
18.0 AC Overshoot/Undershoot specification for Address and Control Pins  
Specification  
Parameter  
DDR400  
1.5 V  
DDR333  
1.5 V  
Maximum peak amplitude allowed for overshoot  
Maximum peak amplitude allowed for undershoot  
1.5 V  
1.5 V  
The area between the overshoot signal and VDD must be less than or equal to  
4.5 V-ns  
4.5 V-ns  
4.5 V-ns  
4.5 V-ns  
The area between the undershoot signal and GND must be less than or equal to  
V
DD  
Overshoot  
Area  
5
4
Maximum Amplitude = 1.5V  
3
2
1
0
-1  
-2  
-3  
-4  
-5  
Maximum Amplitude = 1.5V  
GND  
0
0.6875  
0.5 1.0  
1.5  
2.5  
3.5  
4.5  
5.5  
6.3125  
6.0 6.5  
undershoot  
7.0  
2.0  
3.0  
4.0  
5.0  
Tims(ns)  
AC overshoot/Undershoot Definition  
Rev. 1.2 Feburary 2009  
20 of 32  
DDR SDRAM  
K4H281638L  
19.0 Overshoot/Undershoot specification for Data, Strobe and Mask Pins  
Specification  
Parameter  
DDR400  
1.2 V  
DDR333  
1.2 V  
Maximum peak amplitude allowed for overshoot  
Maximum peak amplitude allowed for undershoot  
1.2 V  
1.2 V  
The area between the overshoot signal and VDD must be less than or equal to  
2.4 V-ns  
2.4 V-ns  
2.4 V-ns  
2.4 V-ns  
The area between the undershoot signal and GND must be less than or equal to  
V
DDQ  
Overshoot  
5
4
Maximum Amplitude = 1.2V  
3
2
Area  
1
0
-1  
-2  
-3  
-4  
-5  
Maximum Amplitude = 1.2V  
GND  
0
0.5 1.0 1.42 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 5.68 6.0 6.5 7.0  
Tims(ns)  
undershoot  
DQ/DM/DQS AC overshoot/Undershoot Definition  
Rev. 1.2 Feburary 2009  
21 of 32  
DDR SDRAM  
K4H281638L  
20.0 AC Timming Parameters & Specifications  
CD  
CC  
B3  
(DDR333@CL=2.5)  
(DDR500@CL=3.0)  
(DDR400@CL=3.0)  
Parameter  
Symbol  
Unit  
Note  
Min  
52  
Max  
-
Min  
55  
Max  
-
Min  
60  
Max  
-
Row cycle time  
tRC  
tRFC  
tRAS  
tRCD  
tRP  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
tCK  
ns  
Refresh row cycle time  
Row active time  
60  
-
70  
-
72  
-
36  
70K  
40  
70K  
42  
70K  
RAS to CAS delay  
16  
-
15  
-
18  
-
Row precharge time  
Row active to Row active delay  
Write recovery time  
16  
-
15  
-
18  
-
tRRD  
tWR  
12  
-
10  
-
12  
-
12  
-
15  
-
15  
-
Last data in to Read command  
Clock cycle time  
tWTR  
tCK  
2
-
2
-
1
-
CL=2.5  
CL=3.0  
6
10  
6
10  
6
10  
4
8
5
8
-
-
Clock high level width  
tCH  
tCL  
0.45  
0.45  
-0.6  
-0.6  
-
0.55  
0.45  
0.45  
-0.6  
-0.7  
-
0.55  
0.45  
0.45  
-0.6  
-0.7  
-
0.55  
tCK  
tCK  
ns  
Clock low level width  
0.55  
0.55  
0.55  
DQS-out access time from CK/CK  
Output data access time from CK/CK  
Data strobe edge to ouput data edge  
Read Preamble  
tDQSCK  
tAC  
+0.6  
+0.6  
+0.6  
+0.6  
+0.7  
+0.7  
ns  
TSOP  
tDQSQ  
tRPRE  
tRPST  
tDQSS  
tWPRES  
tWPREH  
tDSS  
tDSH  
tDQSH  
tDQSL  
tIS  
0.4  
0.4  
0.45  
ns  
22  
13  
0.9  
0.4  
0.85  
0
1.1  
0.9  
0.4  
0.72  
0
1.1  
0.9  
0.4  
0.75  
0
1.1  
tCK  
tCK  
tCK  
ns  
Read Postamble  
0.6  
0.6  
0.6  
CK to valid DQS-in  
1.15  
1.28  
1.25  
DQS-in setup time  
-
-
-
DQS-in hold time  
0.35  
0.2  
0.2  
0.4  
0.4  
0.9  
0.9  
0.9  
0.9  
-0.7  
-0.7  
8
-
0.25  
0.2  
0.2  
0.35  
0.35  
0.6  
0.6  
0.7  
0.7  
-0.65  
-0.65  
10  
-
0.25  
0.2  
0.2  
0.35  
0.35  
0.75  
0.75  
0.8  
0.8  
-0.7  
-0.7  
12  
-
tCK  
tCK  
tCK  
tCK  
tCK  
ns  
DQS falling edge to CK rising-setup time  
-
-
-
DQS falling edge from CK rising-hold time  
DQS-in high level width  
-
-
-
-
-
-
DQS-in low level width  
-
-
-
15, 17~19  
15, 17~19  
16~19  
16~19  
11  
Address and Control Input setup time(fast)  
Address and Control Input hold time(fast)  
-
-
-
tIH  
-
-
-
ns  
Address and Control Input setup time(slow)  
Address and Control Input hold time(slow)  
Data-out high impedence time from CK/CK  
Data-out low impedence time from CK /CK  
Mode register set cycle time  
tIS  
-
-
-
ns  
tIH  
-
+0.7  
+0.7  
-
-
-
+0.7  
+0.7  
-
ns  
tHZ  
+0.65  
ns  
tLZ  
+0.65  
ns  
11  
tMRD  
tDS  
-
-
ns  
DQ & DM setup time to DQS  
0.4  
-
0.4  
0.45  
-
ns  
j, k  
j, k  
ns  
DQ & DM hold time to DQS  
tDH  
0.4  
-
0.4  
-
0.45  
-
Control & Address input pulse width  
DQ & DM input pulse width  
tIPW  
tDIPW  
tXSNR  
tXSRD  
tREFI  
2.2  
1.75  
75  
-
2.2  
1.75  
75  
-
2.2  
1.75  
75  
-
ns  
ns  
18  
18  
-
-
-
Exit self refresh to non-Read command  
Exit self refresh to read command  
Refresh interval time  
-
-
-
-
-
-
ns  
200  
200  
200  
tCK  
us  
15.6  
15.6  
15.6  
14  
21  
tHP  
-tQHS  
tHP  
-tQHS  
tHP  
-tQHS  
Output DQS valid window  
Clock half period  
tQH  
tHP  
-
-
-
-
-
-
ns  
ns  
tCLmin  
or tCHmin  
tCLmin  
or tCHmin  
tCLmin  
or tCHmin  
20, 21  
Data hold skew factor  
TSOP  
tQHS  
0.4  
0.6  
0.5  
0.6  
0.55  
0.6  
ns  
21  
12  
DQS write postamble time  
tWPST  
0.4  
16  
0.4  
15  
0.4  
18  
tCK  
Active to Read with Auto precharge  
command  
tRAP  
-
-
-
(tWR/tCK)  
+
(tRP/tCK)  
(tWR/tCK)  
+
(tRP/tCK)  
(tWR/tCK)  
+
(tRP/tCK)  
Autoprecharge write recovery +  
Precharge time  
tDAL  
-
-
-
-
-
-
tCK  
tCK  
23  
Power Down Exit  
tPDEX  
1
1
1
Rev. 1.2 Feburary 2009  
22 of 32  
DDR SDRAM  
K4H281638L  
21.0 System Characteristics for DDR SDRAM  
The following specification parameters are required in systems using DDR400 and DDR333 devices to ensure proper system perfor-  
mance. these characteristics are for system simulation purposes and are guaranteed by design.  
Table 1 : Input Slew Rate for DQ, DQS, and DM  
AC CHARACTERISTICS  
DDR400  
DDR333  
SYMBOL  
Units  
Notes  
PARAMETER  
MIN  
MAX  
MIN  
MAX  
DQ/DM/DQS input slew rate measured between  
VIH(DC), VIL(DC) and VIL(DC), VIH(DC)  
DCSLEW  
0.5  
4.0  
0.5  
4.0  
V/ns  
a, l  
Table 2 : Input Setup & Hold Time Derating for Slew Rate  
Input Slew Rate  
tIS  
tIH  
Units  
Notes  
0.5 V/ns  
0
0
0
0
ps  
i
i
i
0.4 V/ns  
+50  
+100  
ps  
0.3 V/ns  
ps  
Table 3 : Input/Output Setup & Hold Time Derating for Slew Rate  
Input Slew Rate  
tDS  
tDH  
Units  
Notes  
0.5 V/ns  
0
0
ps  
k
k
k
0.4 V/ns  
+75  
+150  
+75  
+150  
ps  
0.3 V/ns  
ps  
Table 4 : Input/Output Setup & Hold Derating for Rise/Fall Delta Slew Rate  
Delta Slew Rate  
tDS  
tDH  
Units  
Notes  
+/- 0.0 V/ns  
0
0
ps  
j
j
j
+/- 0.25 V/ns  
+/- 0.5 V/ns  
+50  
+100  
+50  
+100  
ps  
ps  
Table 5 : Output Slew Rate Characteristice (X4, X8 Devices only)  
Typical Range  
Minimum  
Maximum  
Slew Rate Characteristic  
Notes  
(V/ns)  
(V/ns)  
(V/ns)  
Pullup Slew Rate  
Pulldown slew  
1.2 ~ 2.5  
1.2 ~ 2.5  
1.0  
1.0  
4.5  
4.5  
a,c,d,f,g,h  
b,c,d,f,g,h  
Table 6 : Output Slew Rate Characteristice (X16 Devices only)  
Typical Range  
Minimum  
Maximum  
Slew Rate Characteristic  
Notes  
(V/ns)  
(V/ns)  
(V/ns)  
Pullup Slew Rate  
Pulldown slew  
1.2 ~ 2.5  
1.2 ~ 2.5  
0.7  
0.7  
5.0  
5.0  
a,c,d,f,g,h  
b,c,d,f,g,h  
Table 7 : Output Slew Rate Matching Ratio Characteristics  
AC CHARACTERISTICS  
PARAMETER  
Output Slew Rate Matching Ratio (Pullup to Pulldown)  
DDR400  
DDR333  
Notes  
e, l  
MIN  
0.67  
MAX  
1.5  
MIN  
0.67  
MAX  
1.5  
Rev. 1.2 Feburary 2009  
23 of 32  
DDR SDRAM  
K4H281638L  
22.0 Component Notes  
1. All voltages referenced to VSS  
.
2. Tests for ac timing, IDD, and electrical, ac and dc characteristics, may be conducted at nominal reference/supply voltage levels,  
but the related specifications and device operation are guaranteed for the full voltage range specified.  
3. Figure 1 represents the timing reference load used in defining the relevant timing parameters of the part. It is not intended to be  
either a precise representation of the typical system environment nor a depiction of the actual load presented by a production  
tester. System designers will use IBIS or other simulation tools to correlate the timing reference load to a system environment.  
Manufacturers will correlate to their production test conditions (generally a coaxial transmission line terminated at the tester elec-  
tronics).  
VTT  
50Ω  
Output  
(Vout)  
30pF  
Figure 1 : Timing Reference Load  
4. AC timing and IDD tests may use a VIL to VIH swing of up to 1.5 V in the test environment, but input timing is still referenced to  
VREF (or to the crossing point for CK/CK), and parameter specifications are guaranteed for the specified ac input levels under nor-  
mal use conditions. The minimum slew rate for the input signals is 1 V/ns in the range between VIL(AC) and VIH(AC).  
5. The ac and dc input level specifications are as defined in the SSTL_2 Standard (i.e., the receiver will effectively switch as a result  
of the signal crossing the ac input level and will remain in that state as long as the signal does not ring back above (below) the dc  
input LOW (HIGH) level.  
6. Inputs are not recognized as valid until VREF stabilizes. Exception: during the period before VREF stabilizes, CKE 0.2VDDQ is  
recognized as LOW.  
7. Enables on.chip refresh and address counters.  
8. IDD specifications are tested after the device is properly initialized.  
9. The CK/CK input reference level (for timing referenced to CK/CK) is the point at which CK and CK cross; the input reference level  
for signals other than CK/CK, is VREF  
.
10. The output timing reference voltage level is VTT.  
11. tHZ and tLZ transitions occur in the same access time windows as valid data transitions. These parameters are not referenced to  
a specific voltage level but specify when the device output is no longer driving (HZ), or begins driving (LZ).  
12. The maximum limit for this parameter is not a device limit. The device will operate with a greater value for this parameter, but sys  
tem performance (bus turnaround) will degrade accordingly.  
13. The specific requirement is that DQS be valid (HIGH, LOW, or at some point on a valid transition) on or before this CK edge. A  
valid transition is defined as monotonic and meeting the input slew rate specifications of the device. when no writes were previ  
ously in progress on the bus, DQS will be transitioning from High- Z to logic LOW. If a previous write was in progress, DQS could  
be HIGH, LOW, or transitioning from HIGH to LOW at this time, depending on tDQSS.  
14. A maximum of eight AUTO REFRESH commands can be posted to any given DDR SDRAM device.  
15. For command/address input slew rate 1.0 V/ns  
16. For command/address input slew rate 0.5 V/ns and < 1.0 V/ns  
Rev. 1.2 Feburary 2009  
24 of 32  
DDR SDRAM  
K4H281638L  
Component Notes  
17. For CK & CK slew rate 1.0 V/ns  
18. These parameters guarantee device timing, but they are not necessarily tested on each device. They may be guaranteed by  
device design or tester correlation.  
19. Slew Rate is measured between VOH(AC) and VOL(AC).  
20. Min (tCL, tCH) refers to the smaller of the actual clock low time and the actual clock high time as provided to the device (i.e. this  
value can be greater than the minimum specification limits for tCL and tCH).....For example, tCL and tCH are = 50% of the  
period, less the half period jitter (tJIT(HP)) of the clock source, and less the half period jitter due to crosstalk (tJIT(crosstalk)) into  
the clock traces.  
21. tQH = tHP - tQHS, where:  
tHP = minimum half clock period for any given cycle and is defined by clock high or clock low (tCH, tCL). tQHS accounts for 1) The  
pulse duration distortion of on-chip clock circuits; and 2) The worst case push-out of DQS on one tansition followed by the worst  
case pull-in of DQ on the next transition, both of which are, separately, due to data pin skew and output pattern effects, and p-  
channel to n-channel variation of the output drivers.  
22. tDQSQ  
Consists of data pin skew and output pattern effects, and p-channel to n-channel variation of the output drivers for any given cycle.  
23. tDAL = (tWR/tCK) + (tRP/tCK)  
For each of the terms above, if not already an integer, round to the next highest integer. Example: For DDR400 at CL=3 and  
tCK=5ns tDAL = (15 ns / 5 ns) + (15 ns/ 5 ns) = (3) + (3)  
tDAL = 6 clocks  
Rev. 1.2 Feburary 2009  
25 of 32  
DDR SDRAM  
K4H281638L  
23.0 System Notes  
a. Pullup slew rate is characteristized under the test conditions as shown in Figure 2.  
Test point  
Output  
50Ω  
VSSQ  
Figure 2 : Pullup slew rate test load  
b. Pulldown slew rate is measured under the test conditions shown in Figure 3.  
VDDQ  
50Ω  
Output  
Test point  
Figure 3 : Pulldown slew rate test load  
c. Pullup slew rate is measured between (VDDQ/2 - 320 mV +/- 250 mV)  
Pulldown slew rate is measured between (VDDQ/2 + 320 mV +/- 250 mV)  
Pullup and Pulldown slew rate conditions are to be met for any pattern of data, including all outputs switching and only one output  
switching.  
Example : For typical slew rate, DQ0 is switching  
For minmum slew rate, all DQ bits are switching from either high to low, or low to high.  
The remaining DQ bits remain the same as for previous state.  
d. Evaluation conditions  
Typical : 25 °C (T Ambient), VDDQ = 2.5V, typical process  
Minimum : 70 °C (T Ambient), VDDQ = 2.3V, slow - slow process  
Maximum : 0 °C (T Ambient), VDDQ = 2.7V, fast - fast process  
e. The ratio of pullup slew rate to pulldown slew rate is specified for the same temperature and voltage, over the entire temperature and  
voltage range. For a given output, it represents the maximum difference between pullup and pulldown drivers due to process variation.  
f. Verified under typical conditions for qualification purposes.  
g. TSOPII package divices only.  
h. Only intended for operation up to 500 Mbps per pin.  
i. A derating factor will be used to increase tIS and tIH in the case where the input slew rate is below 0.5V/ns  
as shown in Table 2. The Input slew rate is based on the lesser of the slew rates detemined by either VIH(AC) to VIL(AC) or  
VIH(DC) to VIL(DC), similarly for rising transitions.  
j. A derating factor will be used to increase tDS and tDH in the case where DQ, DM, and DQS slew rates differ, as shown in Tables 3 & 4.  
Input slew rate is based on the larger of AC-AC delta rise, fall rate and DC-DC delta rise, Input slew rate is based on the lesser of the  
slew rates determined by either VIH(AC) to VIL(AC) or VIH(DC) to VIL(DC), similarly for rising transitions.  
The delta rise/fall rate is calculated as:  
{1/(Slew Rate1)} - {1/(Slew Rate2)}  
For example : If Slew Rate 1 is 0.5 V/ns and slew Rate 2 is 0.4 V/ns, then the delta rise, fall rate is - 0.5ns/V . Using the table given, this  
would result in the need for an increase in tDS and tDH of 100 ps.  
k. Table 3 is used to increase tDS and tDH in the case where the I/O slew rate is below 0.5 V/ns. The I/O slew rate is based on the lesser  
on the lesser of the AC - AC slew rate and the DC- DC slew rate. The inut slew rate is based on the lesser of the slew rates deter  
mined by either VIH(AC) to VIL(AC) or VIH(DC) to VIL(DC), and similarly for rising transitions.  
l. DQS, DM, and DQ input slew rate is specified to prevent double clocking of data and preserve setup and hold times. Signal transi  
tions through the DC region must be monotonic.  
Rev. 1.2 Feburary 2009  
26 of 32  
DDR SDRAM  
K4H281638L  
24.0 IBIS : I/V Characteristics for Input and Output Buffers  
DDR SDRAM Output Driver V-I Characteristics  
DDR SDRAM Output driver characteristics are defined for full and half strength operation as selected by the EMRS bit A1.  
Figures 4, 5 and 6 show the driver characteristics graphically, and tables 8, 9 and 10 show the same data in tabular format suitable for  
input into simulation tools. The driver characteristcs evaluation conditions are:  
Typical  
Minimum  
Maximum  
25×C  
70×C  
0×C  
VDD/VDDQ = 2.5V, typical process  
VDD DDQ  
/V  
= 2.3V, slow-slow process  
= 2.7V, fast-fast process  
VDD/VDDQ  
Output Driver Characteristic Curves Notes:  
1. The full variation in driver current from minimum to maximum process, temperature and voltage will lie within the outer bounding lines  
the of the V-I curve of Figures 4, 5 and 6.  
2. It is recommended that the "typical" IBIS V-I curve lie within the inner bounding lines of the V-I curves of Figures 4, 5 and 6.  
3. The full variation in the ratio of the "typical" IBIS pullup to "typical" IBIS pulldown current should be unity +/- 10%, for device drain to  
source voltages from 0.1 to1.0. This specification is a design objective only. It is not guaranteed.  
160  
Maximum  
140  
120  
100  
80  
Typical High  
Typical Low  
Minimum  
60  
40  
20  
0
0.0  
0.5  
1.0  
1.5  
2.0  
2.5  
Vout(V)  
Pull-down Characteristics for Full Strength Output Driver  
0.0  
1.0  
2.0  
0
-20  
-40  
Minumum  
-60  
-80  
Typical Low  
-100  
-120  
-140  
-160  
-180  
-200  
-220  
Typical High  
Maximum  
Vout(V)  
Pull-up Characteristics for Full Strength Output Driver  
Figure 4. I/V characteristics for input/output buffers:Pulldown(above) and pullup(below)  
Rev. 1.2 Feburary 2009  
27 of 32  
DDR SDRAM  
K4H281638L  
Pull-down Current (mA)  
Pull-up Current (mA)  
Voltage  
(V)  
Typical  
Low  
Typical  
Minimum  
High  
Typical  
Low  
Typical  
High  
Maximum  
Minimum  
Maximum  
0.1  
0.2  
0.3  
0.4  
0.5  
0.6  
0.7  
0.8  
0.9  
1.0  
1.1  
1.2  
1.3  
1.4  
1.5  
1.6  
1.7  
1.8  
1.9  
2.0  
2.1  
2.2  
2.3  
2.4  
2.5  
2.6  
2.7  
6.0  
6.8  
13.5  
20.1  
26.6  
33.0  
39.1  
44.2  
49.8  
55.2  
60.3  
65.2  
69.9  
74.2  
78.4  
82.3  
85.9  
89.1  
92.2  
95.3  
97.2  
99.1  
100.9  
101.9  
102.8  
103.8  
104.6  
105.4  
4.6  
9.2  
9.6  
18.2  
26.0  
33.9  
41.8  
49.4  
56.8  
63.2  
69.9  
76.3  
82.5  
88.3  
93.8  
99.1  
103.8  
108.4  
112.1  
115.9  
119.6  
123.3  
126.5  
129.5  
132.4  
135.0  
137.3  
139.2  
140.8  
-6.1  
-7.6  
-14.5  
-21.2  
-27.7  
-34.1  
-40.5  
-46.9  
-53.1  
-59.4  
-65.5  
-71.6  
-77.6  
-83.6  
-89.7  
-95.5  
-101.3  
-107.1  
-112.4  
-118.7  
-124.0  
-129.3  
-134.6  
-139.9  
-145.2  
-150.5  
-155.3  
-160.1  
-4.6  
-9.2  
-10.0  
-20.0  
-29.8  
-38.8  
-46.8  
-54.4  
-61.8  
-69.5  
-77.3  
12.2  
18.1  
24.1  
29.8  
34.6  
39.4  
43.7  
47.5  
51.3  
54.1  
56.2  
57.9  
59.3  
60.1  
60.5  
61.0  
61.5  
62.0  
62.5  
62.9  
63.3  
63.8  
64.1  
64.6  
64.8  
65.0  
-12.2  
-18.1  
-24.0  
-29.8  
-34.3  
-38.1  
-41.1  
-41.8  
-46.0  
-47.8  
-49.2  
-50.0  
-50.5  
-50.7  
-51.0  
-51.1  
-51.3  
-51.5  
-51.6  
-51.8  
-52.0  
-52.2  
-52.3  
-52.5  
-52.7  
-52.8  
13.8  
18.4  
23.0  
27.7  
32.2  
36.8  
39.6  
42.6  
44.8  
46.2  
47.1  
47.4  
47.7  
48.0  
48.4  
48.9  
49.1  
49.4  
49.6  
49.8  
49.9  
50.0  
50.2  
50.4  
50.5  
-13.8  
-18.4  
-23.0  
-27.7  
-32.2  
-36.0  
-38.2  
-38.7  
-39.0  
-39.2  
-39.4  
-39.6  
-39.9  
-40.1  
-40.2  
-40.3  
-40.4  
-40.5  
-40.6  
-40.7  
-40.8  
-40.9  
-41.0  
-41.1  
-41.2  
-85.2  
-93.0  
-100.6  
-108.1  
-115.5  
-123.0  
-130.4  
-136.7  
-144.2  
-150.5  
-156.9  
-163.2  
-169.6  
-176.0  
-181.3  
-187.6  
-192.9  
-198.2  
Table 8. Full Strength Driver Characteristics  
Rev. 1.2 Feburary 2009  
28 of 32  
DDR SDRAM  
K4H281638L  
90  
80  
70  
60  
50  
40  
30  
20  
10  
Maximum  
Typical High  
Typical Low  
Minimum  
0
0.0  
1.0  
2.0  
Vout(V)  
Pull-down Characteristics for Weak Output Driver  
0.0  
1.0  
2.0  
0
-10  
-20  
-30  
-40  
-50  
-60  
-70  
-80  
-90  
Minumum  
Typical Low  
Typical High  
Maximum  
Vout(V)  
Pull-up Characteristics for Weak Output Driver  
Figure 5. I/V characteristics for input/output buffers:Pulldown(above) and pullup(below)  
Rev. 1.2 Feburary 2009  
29 of 32  
DDR SDRAM  
K4H281638L  
Pull-down Current (mA)  
Pull-up Current (mA)  
Voltage  
(V)  
Typical  
Low  
Typical  
Minimum  
High  
Typical  
Low  
Typical  
High  
Maximum  
Minimum  
Maximum  
0.1  
0.2  
0.3  
0.4  
0.5  
0.6  
0.7  
0.8  
0.9  
1.0  
1.1  
1.2  
1.3  
1.4  
1.5  
1.6  
1.7  
1.8  
1.9  
2.0  
2.1  
2.2  
2.3  
2.4  
2.5  
2.6  
2.7  
3.4  
6.9  
3.8  
7.6  
2.6  
5.2  
7.8  
5.0  
9.9  
-3.5  
-6.9  
-4.3  
-8.2  
-2.6  
-5.2  
-7.8  
-5.0  
-9.9  
10.3  
13.6  
16.9  
19.6  
22.3  
24.7  
26.9  
29.0  
30.6  
31.8  
32.8  
33.5  
34.0  
34.3  
34.5  
34.8  
35.1  
35.4  
35.6  
35.8  
36.1  
36.3  
36.5  
36.7  
36.8  
11.4  
15.1  
18.7  
22.1  
25.0  
28.2  
31.3  
34.1  
36.9  
39.5  
42.0  
44.4  
46.6  
48.6  
50.5  
52.2  
53.9  
55.0  
56.1  
57.1  
57.7  
58.2  
58.7  
59.2  
59.6  
14.6  
19.2  
23.6  
28.0  
32.2  
35.8  
39.5  
43.2  
46.7  
50.0  
53.1  
56.1  
58.7  
61.4  
63.5  
65.6  
67.7  
69.8  
71.6  
73.3  
74.9  
76.4  
77.7  
78.8  
79.7  
-10.3  
-13.6  
-16.9  
-19.4  
-21.5  
-23.3  
-24.8  
-26.0  
-27.1  
-27.8  
-28.3  
-28.6  
-28.7  
-28.9  
-28.9  
-29.0  
-29.2  
-29.2  
-29.3  
-29.5  
-29.5  
-29.6  
-29.7  
-29.8  
-29.9  
-12.0  
-15.7  
-19.3  
-22.9  
-26.5  
-30.1  
-33.6  
-37.1  
-40.3  
-43.1  
-45.8  
-48.4  
-50.7  
-52.9  
-55.0  
-56.8  
-58.7  
-60.0  
-61.2  
-62.4  
-63.1  
-63.8  
-64.4  
-65.1  
-65.8  
-14.6  
-19.2  
-23.6  
-28.0  
-32.2  
-35.8  
-39.5  
-43.2  
-46.7  
-50.0  
-53.1  
-56.1  
-58.7  
-61.4  
-63.5  
-65.6  
-67.7  
-69.8  
-71.6  
-73.3  
-74.9  
-76.4  
-77.7  
-78.8  
-79.7  
10.4  
13.0  
15.7  
18.2  
20.8  
22.4  
24.1  
25.4  
26.2  
26.6  
26.8  
27.0  
27.2  
27.4  
27.7  
27.8  
28.0  
28.1  
28.2  
28.3  
28.3  
28.4  
28.5  
28.6  
-10.4  
-13.0  
-15.7  
-18.2  
-20.4  
-21.6  
-21.9  
-22.1  
-22.2  
-22.3  
-22.4  
-22.6  
-22.7  
-22.7  
-22.8  
-22.9  
-22.9  
-23.0  
-23.0  
-23.1  
-23.2  
-23.2  
-23.3  
-23.3  
Table 9. Weak Driver Characteristics  
Rev. 1.2 Feburary 2009  
30 of 32  
DDR SDRAM  
K4H281638L  
70  
60  
50  
40  
30  
20  
10  
Maximum  
Minimum  
0
0.0  
1.0  
2.0  
Vout(V)  
Pull-down Characteristics for Matched Output Driver  
0.0  
0
1.0  
2.0  
-10  
-20  
-30  
-40  
-50  
-60  
-70  
Minumum  
Maximum  
Vout(V)  
Pull-up Characteristics for Matched Output Driver  
Figure 6. I/V characteristics for input/output buffers:Pulldown(above) and pullup(below)  
Rev. 1.2 Feburary 2009  
31 of 32  
DDR SDRAM  
K4H281638L  
Pull-down Current(mA)  
Minimum Maximum  
pull-up Current (mA)  
Voltage  
Minimum  
Maximum  
(V)  
0
0.0  
3.6  
0.0  
7.8  
0.0  
-4.4  
-8.8  
0.0  
-8.8  
0.2  
0.4  
0.6  
0.8  
1.0  
1.2  
1.4  
1.6  
1.8  
2.0  
2.2  
7.3  
15.8  
23.1  
29.4  
35.5  
41.0  
46.1  
50.5  
53.8  
57.3  
60.1  
-15.7  
-23.0  
-29.4  
-35.4  
-41.0  
-46.0  
-50.3  
-53.8  
-57.2  
-60.1  
11.0  
14.6  
16.8  
18.3  
18.8  
19.0  
19.6  
19.7  
19.8  
-13.3  
-17.3  
-18.6  
-18.9  
-19.0  
-19.3  
-19.5  
-19.6  
-19.7  
Table 10. Matched Driver Characteristics  
Rev. 1.2 Feburary 2009  
32 of 32  

相关型号:

K4H281638L-LCCD0

DDR DRAM, 8MX16, 0.6ns, CMOS, PDSO66, 0.400 X 0.875 INCH, 0.65 MM PITCH, HALOGEN FREE AND ROHS COMPLIANT, TSOP2-66
SAMSUNG

K4H281638M-TCA0

128Mb DDR SDRAM
SAMSUNG

K4H281638M-TCA2

128Mb DDR SDRAM
SAMSUNG

K4H281638M-TCB0

128Mb DDR SDRAM
SAMSUNG

K4H281638M-TLA0

128Mb DDR SDRAM
SAMSUNG

K4H281638M-TLA2

128Mb DDR SDRAM
SAMSUNG

K4H281638M-TLB0

128Mb DDR SDRAM
SAMSUNG

K4H281638O

Consumer Memory
SAMSUNG

K4H283238A-TCA0

128Mb DDR SDRAM
SAMSUNG

K4H283238A-TCA2

128Mb DDR SDRAM
SAMSUNG

K4H283238A-TCB0

128Mb DDR SDRAM
SAMSUNG

K4H283238A-TLA0

128Mb DDR SDRAM
SAMSUNG