MM74HCT00MX [ROCHESTER]
HCT SERIES, QUAD 2-INPUT NAND GATE, PDSO14, 0.150 INCH, MS-012, SOIC-14;型号: | MM74HCT00MX |
厂家: | Rochester Electronics |
描述: | HCT SERIES, QUAD 2-INPUT NAND GATE, PDSO14, 0.150 INCH, MS-012, SOIC-14 栅 输入元件 光电二极管 逻辑集成电路 触发器 |
文件: | 总10页 (文件大小:1004K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
February 2008
MM74HCT00
Quad 2 Input NAND Gate
Features
General Description
■ TTL, LS pin-out and threshold compatible
The MM74HCT00 is a NAND gates fabricated using
advanced silicon-gate CMOS technology which provides
the inherent benefits of CMOS—low quiescent power
and wide power supply range. This device is input and
output characteristic and pin-out compatible with stan-
dard 74LS logic families. All inputs are protected from
■ Fast switching: t
, t
=14ns (typ.)
PLH PHL
■ Low power: 10µW at DC
■ High fan out, 10 LS-TTL loads
static discharge damage by internal diodes to V
ground.
and
CC
MM74HCT devices are intended to interface between
TTL and NMOS components and standard CMOS
devices. These parts are also plug-in replacements for
LS-TTL devices and can be used to reduce power
consumption in existing designs.
Ordering InformationOrdering Information
Package
Order Number Number
Package Description
MM74HCT00M
MM74HCT00SJ
M14A
M14D
14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
MM74HCT00MTC MTC14 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
MM74HCT00N N14A 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering number.
All packages are lead free per JEDEC: J-STD-020B standard.
Connection Diagram
Logic Diagram
Pin Assignments for DIP, SOIC, SOP and TSSOP
(1 of 4 gates)
Top View
©1984 Fairchild Semiconductor Corporation
MM74HCT00 Rev. 1.3.0
www.fairchildsemi.com
(1)
Absolute Maximum Ratings
Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be
operable above the recommended operating conditions and stressing the parts to these levels is not recommended.
In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability.
The absolute maximum ratings are stress ratings only.
Symbol
Parameter
Rating
V
Supply Voltage
–0.5 to +7.0V
–1.5 to V +1.5V
CC
V
DC Input Voltage
IN
CC
V
DC Output Voltage
Clamp Diode Current
DC Output Current, per pin
–0.5 to V +0.5V
OUT
CC
I , I
20mA
25mA
IK OK
I
OUT
I
DC V or GND Current, per pin
50mA
CC
CC
T
Storage Temperature Range
–65°C to +150°C
STG
P
Power Dissipation
Note 2
D
600mW
500mW
260°C
S.O. Package only
T
Lead Temperature (Soldering 10 seconds)
L
Notes:
1. Unless otherwise specified all voltages are referenced to ground.
2. Power Dissipation temperature derating — plastic “N” package: –12mW/°C from 65°C to 85°C.
Recommended Operating Conditions
The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended
operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not
recommend exceeding them or designing to absolute maximum ratings.
Symbol
Parameter
Min.
4.5
0
Max.
Units
V
V
Supply Voltage
5.5
CC
V , V
DC Input or Output Voltage
V
V
IN OUT
CC
T
Operating Temperature Range
Input Rise or Fall Times
–40
+85
500
°C
A
t , t
ns
r
f
©1984 Fairchild Semiconductor Corporation
MM74HCT00 Rev. 1.3.0
www.fairchildsemi.com
2
DC Electrical Characteristics
V
= 5V 10ꢀ (unless otherwise specified)
CC
T = –40°C T = –55°C
A
A
T = 25°C
to 85°C
to 125°C
A
Symbol
Parameter
Conditions
Typ.
Guaranteed Limits
Units
V
Minimum HIGH Level
Input Voltage
2.0
0.8
2.0
2.0
0.8
V
IH
V
Maximum LOW Level
Input Voltage
0.8
V
V
IL
V
Minimum HIGH Level
Output Voltage
V
= V or V ,
| = 20µA
V
V
– 0.1
V
– 0.1
V
– 0.1
OH
IN
IH
IL
CC
CC
CC
CC
|I
OUT
V
= V or V ,
4.2
5.2
3.98
4.98
3.84
3.7
4.7
IN
IH
IL
|I
| = 4.0mA,
= 4.5V
OUT
V
CC
V
= V or V ,
4.84
IN
IH
IL
|I
V
| = 4.8mA,
= 5.5V
OUT
CC
V
Maximum LOW Level
Voltage
V
= V ,
| = 20 µA
0
0.1
0.1
0.1
0.4
V
OL
IN
IH
|I
OUT
V
= V ,
0.2
0.26
0.33
IN
IH
|I
V
| = 4.0mA,
= 4.5V
OUT
CC
V
= V ,
0.2
0.26
0.33
0.4
IN
IH
|I
V
| = 4.8mA,
= 5.5V
OUT
CC
I
Maximum Input
Current
V
V
= V or GND,
0.05
1.0
0.5
10
1.0
40
µA
µA
IN
IN
IH
CC
or V
IL
I
Maximum Quiescent
Supply Current
V
= V or GND,
CC
= 0 µA
CC
IN
I
OUT
(3)
V
= 2.4V or 0.5V
0.18
0.3
0.4
0.5
mA
IN
Note:
3. This is measured per input with all other inputs held at V or ground.
CC
©1984 Fairchild Semiconductor Corporation
MM74HCT00 Rev. 1.3.0
www.fairchildsemi.com
3
AC Electrical Characteristics
V
= 5.0V, t = t = 6ns, C = 15pF, T = 25°C (unless otherwise noted)
r r L A
CC
Guaranteed
Limit
Symbol
Parameter
Conditions
Typ.
Units
t
, t
Maximum Propagation Delay
14
18
ns
PLH PHL
AC Electrical Characteristics
V
= 5.0V 10ꢀ, t = t = 6ns, C = 50pF (unless otherwise noted)
CC
r
f
L
T = –40°C T = –55°C
A
A
T = 25°C
to 85°C
to 125°C
A
Symbol
Parameter
Conditions Typ.
Guaranteed Limits
Units
ns
t
, t
Maximum Propagation Delay
18
23
15
29
19
35
PLH PHL
t
, t
Maximum Output Rise and
Fall Time
8
30
5
22
ns
THL TLH
(4)
C
Power Dissipation
Capacitance
pF
pF
PD
C
Input Capacitance
10
10
10
IN
Note:
4. C determines the no load dynamic power consumption, P = C
2
V
f + I
V
, and the no load dynamic
PD
D
PD CC
CC CC
current consumption, I = C
V
f + I
.
S
PD CC
CC
©1984 Fairchild Semiconductor Corporation
MM74HCT00 Rev. 1.3.0
www.fairchildsemi.com
4
Physical Dimensions
8.75
8.50
0.65
A
7.62
14
8
B
5.60
4.00
3.80
6.00
1.70
1.27
1
7
PIN ONE
INDICATOR
0.51
0.35
1.27
(0.33)
LAND PATTERN RECOMMENDATION
M
0.25
C B A
1.75 MAX
1.50
SEE DETAIL A
1.25
0.25
0.19
0.25
0.10
C
0.10
C
NOTES: UNLESS OTHERWISE SPECIFIED
A) THIS PACKAGE CONFORMS TO JEDEC
MS-012, VARIATION AB, ISSUE C,
B) ALL DIMENSIONS ARE IN MILLIMETERS.
C) DIMENSIONS DO NOT INCLUDE MOLD
FLASH OR BURRS.
0.50
0.25
X 45°
R0.10
R0.10
GAGE PLANE
D) LANDPATTERN STANDARD:
SOIC127P600X145-14M
E) DRAWING CONFORMS TO ASME Y14.5M-1994
F) DRAWING FILE NAME: M14AREV13
0.36
8°
0°
0.90
0.50
SEATING PLANE
(1.04)
DETAIL A
SCALE: 20:1
Figure 1. 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner
without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or
obtain the most recent revision. Package specifications do not expand the terms of Fairchild’s worldwide terms and conditions,
specifically the warranty therein, which covers Fairchild products.
Always visit Fairchild Semiconductor’s online packaging area for the most recent package drawings:
http://www.fairchildsemi.com/packaging/
©1984 Fairchild Semiconductor Corporation
MM74HCT00 Rev. 1.3.0
www.fairchildsemi.com
5
Physical Dimensions (Continued)
Figure 2. 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner
without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or
obtain the most recent revision. Package specifications do not expand the terms of Fairchild’s worldwide terms and conditions,
specifically the warranty therein, which covers Fairchild products.
Always visit Fairchild Semiconductor’s online packaging area for the most recent package drawings:
http://www.fairchildsemi.com/packaging/
©1984 Fairchild Semiconductor Corporation
MM74HCT00 Rev. 1.3.0
www.fairchildsemi.com
6
Physical Dimensions (Continued)
0.43 TYP
0.65
1.65
6.10
0.45
12.00°
TOP & BOTTOM
R0.09 min
A. CONFORMS TO JEDEC REGISTRATION MO-153,
VARIATION AB, REF NOTE 6
B. DIMENSIONS ARE IN MILLIMETERS
R0.09min
1.00
C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH,
AND TIE BAR EXTRUSIONS
D. DIMENSIONING AND TOLERANCES PER ANSI
Y14.5M, 1982
E. LANDPATTERN STANDARD: SOP65P640X110-14M
F. DRAWING FILE NAME: MTC14REV6
Figure 3. 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner
without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or
obtain the most recent revision. Package specifications do not expand the terms of Fairchild’s worldwide terms and conditions,
specifically the warranty therein, which covers Fairchild products.
Always visit Fairchild Semiconductor’s online packaging area for the most recent package drawings:
http://www.fairchildsemi.com/packaging/
©1984 Fairchild Semiconductor Corporation
MM74HCT00 Rev. 1.3.0
www.fairchildsemi.com
7
Physical Dimensions (Continued)
19.56
18.80
14
8
6.60
6.09
1
7
(1.74)
1.77
8.12
7.62
1.14
0.35
0.20
3.56
3.30
5.33 MAX
0.38 MIN
3.81
3.17
0.58
0.35
8.82
2.54
NOTES: UNLESS OTHERWISE SPECIFIED
THIS PACKAGE CONFORMS TO
A)
JEDEC MS-001 VARIATION BA
B) ALL DIMENSIONS ARE IN MILLIMETERS.
DIMENSIONS ARE EXCLUSIVE OF BURRS,
MOLD FLASH, AND TIE BAR EXTRUSIONS.
C)
D) DIMENSIONS AND TOLERANCES PER
ASME Y14.5-1994
E) DRAWING FILE NAME: MKT-N14AREV7
Figure 4. 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide
Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner
without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or
obtain the most recent revision. Package specifications do not expand the terms of Fairchild’s worldwide terms and conditions,
specifically the warranty therein, which covers Fairchild products.
Always visit Fairchild Semiconductor’s online packaging area for the most recent package drawings:
http://www.fairchildsemi.com/packaging/
©1984 Fairchild Semiconductor Corporation
MM74HCT00 Rev. 1.3.0
www.fairchildsemi.com
8
TRADEMARKS
The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global
subsidiaries, and is not intended to be an exhaustive list of all such trademarks.
ACEx®
PDP-SPM™
SupreMOS™
FPS™
Power220®
SyncFET™
Build it Now™
CorePLUS™
CROSSVOLT™
CTL™
Current Transfer Logic™
EcoSPARK®
EZSWITCH™ *
™
FRFET®
POWEREDGE®
Power-SPM™
PowerTrench®
Programmable Active Droop™
QFET®
®
Global Power ResourceSM
Green FPS™
Green FPS™e-Series™
GTO™
i-Lo™
IntelliMAX™
ISOPLANAR™
MegaBuck™
MICROCOUPLER™
MicroFET™
The Power Franchise®
TinyBoost™
TinyBuck™
TinyLogic®
TINYOPTO™
TinyPower™
TinyPWM™
TinyWire™
µSerDes™
UHC®
QS™
QT Optoelectronics™
Quiet Series™
RapidConfigure™
SMART START™
SPM®
STEALTH™
SuperFET™
SuperSOT™-3
SuperSOT™-6
SuperSOT™-8
®
Fairchild®
Fairchild Semiconductor®
FACT Quiet Series™
FACT®
MicroPak™
MillerDrive™
Motion-SPM™
OPTOLOGIC®
FAST®
Ultra FRFET™
UniFET™
VCX™
OPTOPLANAR®
FastvCore™
®
FlashWriter® *
* EZSWITCH™ and FlashWriter® are trademarks of System General Corporation, used under license by Fairchild Semiconductor.
DISCLAIMER
FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS
HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE
APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS
PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD’S
WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.
LIFE SUPPORT POLICY
FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR
SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.
As used herein:
1. Life support devices or systems are devices or systems 2. A critical component in any component of a life support,
which, (a) are intended for surgical implant into the body or
(b) support or sustain life, and (c) whose failure to perform
when properly used in accordance with instructions for use
provided in the labeling, can be reasonably expected to
result in a significant injury of the user.
device, or system whose failure to perform can be
reasonably expected to cause the failure of the life support
device or system, or to affect its safety or effectiveness.
PRODUCT STATUS DEFINITIONS
Definition of Terms
Datasheet Identification
Product Status
Definition
This datasheet contains the design specifications for product
development. Specifications may change in any manner without notice.
Advance Information
Formative or In Design
This datasheet contains preliminary data; supplementary data will be
published at a later date. Fairchild Semiconductor reserves the right to
make changes at any time without notice to improve design.
Preliminary
First Production
Full Production
Not In Production
This datasheet contains final specifications. Fairchild Semiconductor
reserves the right to make changes at any time without notice to improve
the design.
No Identification Needed
Obsolete
This datasheet contains specifications on a product that has been
discontinued by Fairchild Semiconductor. The datasheet is printed for
reference information only.
Rev. I33
©1984 Fairchild Semiconductor Corporation
MM74HCT00 Rev. 1.3.0
www.fairchildsemi.com
9
相关型号:
MM74HCT00M_NL
NAND Gate, HCT Series, 4-Func, 2-Input, CMOS, PDSO14, 0.150 INCH, LEAD FREE, MS-012, SOIC-14
FAIRCHILD
MM74HCT00N
HCT SERIES, QUAD 2-INPUT NAND GATE, PDIP14, 0.300 INCH, PLASTIC, MS-001, DIP-14
ROCHESTER
MM74HCT00SJ
HCT SERIES, QUAD 2-INPUT NAND GATE, PDSO14, 5.30 MM, LEAD FREE, EIAJ TYPE2, SOP-14
ROCHESTER
MM74HCT00SJX
NAND Gate, HCT Series, 4-Func, 2-Input, CMOS, PDSO14, 5.30 MM, LEAD FREE, EIAJ TYPE2, SOP-14
FAIRCHILD
MM74HCT00SJX
HCT SERIES, QUAD 2-INPUT NAND GATE, PDSO14, 5.30 MM, LEAD FREE, EIAJ TYPE2, SOP-14
ROCHESTER
MM74HCT00SJX_NL
NAND Gate, HCT Series, 4-Func, 2-Input, CMOS, PDSO14, 5.30 MM, LEAD FREE, EIAJ TYPE2, SOP-14
FAIRCHILD
©2020 ICPDF网 联系我们和版权申明