13715-102-XTD [ROCHESTER]
300 MHz, OTHER CLOCK GENERATOR, PDSO16, 0.150 INCH, SOIC-16;型号: | 13715-102-XTD |
厂家: | Rochester Electronics |
描述: | 300 MHz, OTHER CLOCK GENERATOR, PDSO16, 0.150 INCH, SOIC-16 时钟 光电二极管 外围集成电路 晶体 |
文件: | 总20页 (文件大小:1568K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
FS714x Programmable Phase-Locked Loop Clock Generator
Data Sheet
1.0 Key Features
• Extremely flexible and low-jitter phase locked loop (PLL) frequency synthesis
• No external loop filter components needed
• 150MHz CMOS or 340MHz PECL outputs
• Completely configurable via I2C™-bus
• Up to four FS714x can be used on a single I2C-bus
• 3.3V operation
• Independent on-chip crystal oscillator and external reference input
• Very low “cumulative” jitter
2.0 Description
The FS714x (FS7140x or FS7145x) is a monolithic CMOS clock generator/regenerator IC designed to minimize cost and component
count in a variety of electronic systems. Via the I2C-bus interface, the FS714x can be adapted to many clock generation requirements.
The length of the reference and feedback dividers, their fine granularity and the flexibility of the post divider make the FS714x the most
flexible stand-alone PLL clock generator available.
Figure 1: Pin Configuration: 16-pin (0.150") SOIC, 16-pin (5.3mm) SSOP
3.0 Applications
• Precision frequency synthesis
• Low-frequency clock multiplication
• Video line-locked clock generation
• Laser beam printers (FS7145)
AMI Semiconductor – Dec, 2007 – Rev. 4.0
1
www.amis.com
Specifications subject to change without notice
FS714x Programmable Phase-Locked Loop Clock Generator
Data Sheet
Figure 2: Device Block Diagram
Table 1: FS7140 Pin Descriptions
Pin
1
2
3
4
Type
DI
DIO
DID
P
Name
SCL
SDA
ADDR0
VSS
Description
Serial interface clock (requires an external pull-up)
Serial interface data input/output (requires an external pull-up)
Address select bit “0”
Ground
5
6
7
8
AI
XIN
Crystal oscillator feedback
Crystal oscillator drive
Address select bit “1”
Power supply (+3.3V nominal)
PECL current drive programming
No connection
Ground
Reference frequency input
No connection
AO
DID
P
AI
-
XOUT
ADDR1
VDD
IPRG
n/c
VSS
REF
n/c
9
10
11
12
13
14
15
16
P
DIU
-
P
DO
DO
VDD
CLKP
CLKN
Power supply (+3.3V nominal)
Clock output
Inverted clock output
Key: AI: Analog Input; AO = Analog Output; DI = Digital Input; DIU = Input with Internal Pull-up; DID = Input with Internal Pull-down; DIO = Digital Input/Output;
DI-3 = Three-Level Digital Input; DO = Digital Output; P = Power/Ground; # = Active Low Pin
AMI Semiconductor – Dec, 2007 – Rev. 4.0
2
www.amis.com
Specifications subject to change without notice
FS714x Programmable Phase-Locked Loop Clock Generator
Data Sheet
Table 2: FS7145 Pin Descriptions
Pin
1
2
3
4
Type
DI
DIO
DID
P
Name
SCL
SDA
ADDR0
VSS
Description
Serial interface clock (requires an external pull-up)
Serial interface data input/output (requires an external pull-up)
Address select bit “0”
Ground
5
6
7
8
AI
XIN
Crystal oscillator feedback
Crystal oscillator drive
Address select bit “1”
Power supply (+3.3V nominal)
PECL current drive programming
No connection
Ground
Reference frequency input
Synchronization input
Power supply (+3.3V nominal)
Clock output
Inverted clock output
AO
DID
P
AI
-
XOUT
ADDR1
VDD
IPRG
n/c
VSS
REF
SYNC
VDD
CLKP
CLKN
9
10
11
12
13
14
15
16
P
DIU
DIU
P
DO
DO
Key: AI: Analog Input; AO = Analog Output; DI = Digital Input; DIU = Input with Internal Pull-up; DID = Input with Internal Pull-down; DIO = Digital Input/Output;
DI-3 = Three-Level Digital Input; DO = Digital Output; P = Power/Ground; # = Active Low Pin
4.0 Functional Block Diagram
4.1 Phase Locked Loop (PLL)
The PLL is a standard phase- and frequency-locked loop architecture. The PLL consists of a reference divider, a phase-frequency
detector (PFD), a charge pump, an internal loop filter, a voltage-controlled oscillator (VCO), a feedback divider, and a post divider.
The reference frequency (generated by either the on-board crystal oscillator or an external frequency source), is first reduced by the
reference divider. The integer value that the frequency is divided by is called the modulus and is denoted as NR for the reference
divider. This divided reference is then fed into the PFD.
The VCO frequency is fed back to the PFD through the feedback divider (the modulus is denoted by NF).
The PFD will drive the VCO up or down in frequency until the divided reference frequency and the divided VCO frequency appearing at
the inputs of the PFD are equal. The input/output relationship between the reference frequency and the VCO frequency is then:
This basic PLL equation can be rewritten as
A post divider (actually a series combination of three post dividers) follows the PLL and the final equation for device output frequency is:
AMI Semiconductor – Dec, 2007 – Rev. 4.0
3
www.amis.com
Specifications subject to change without notice
FS714x Programmable Phase-Locked Loop Clock Generator
Data Sheet
4.1.1. Reference Divider
The reference divider is designed for low phase jitter. The divider accepts the output of either the crystal oscillator circuit or an external
reference frequency. The reference divider is a 12 bit divider, and can be programmed for any modulus from 1 to 4095 (divide by 1 not
available on date codes prior to 0108).
4.1.2. Feedback Divider
The feedback divider is based on a dual-modulus divider (also called dual-modulus prescaler) technique. It permits division by any
integer value between 12 and 16383. Simply program the FBKDIV register with the binary equivalent of the desired modulus. Selected
moduli below 12 are also permitted. Moduli of: 4, 5, 8, 9, and 10 are also allowed (4 and 5 are not available on date codes prior to
0108).
4.1.3. Post Divider
The post divider consists of three individually programmable dividers, as shown in Figure 3.
Figure 3: Post Divider
The moduli of the individual dividers are denoted as NP1, NP2 and NP3, and together they make up the array modulus NPX
.
NPX = NP1 x NP2 x NP3
The post divider performs several useful functions. First, it allows the VCO to be operated in a narrower range of speeds compared to
the variety of output clock speeds that the device is required to generate. Second, the extra integer in the denominator permits more
flexibility in the programming of the loop for many applications where frequencies must be achieved exactly.
Note that a nominal 50/50 duty factor is always preserved (even for selections which have an odd modulus).
See Table 8 for additional information.
4.1.4. Crystal Oscillator
The FS7140 is equipped with a Pierce-type crystal oscillator. The crystal is operated in parallel resonant mode. Internal load
capacitance is provided for the crystal. While a recommended load capacitance for the crystal is specified, crystals for other standard
load capacitances may be used if great precision of the reference frequency (100ppm or less) is not required.
4.1.5. Reference Divider Source MUX
The source of frequency for the reference divider can be chosen to be the device crystal oscillator or the REF pin by the REFDSRC bit.
AMI Semiconductor – Dec, 2007 – Rev. 4.0
4
www.amis.com
Specifications subject to change without notice
FS714x Programmable Phase-Locked Loop Clock Generator
Data Sheet
When not using the crystal oscillator, it is preferred to connect XIN to VSS. Do not connect to XOUT.
When not using the REF input, it is preferred to leave it floating or connected to VDD
.
4.1.6. Feedback Divider Source MUX
The source of frequency for the feedback divider may be selected to be either the output of the post divider or the output of the VCO by
the FBKDSRC bit.
Ordinarily, for frequency synthesis, the output of the VCO is used. Use the output of the post divider only where a deterministic phase
relationship between the output clock and reference clock are desired (line-locked mode, for example).
4.1.7. Device Shutdown
Two bits are provided to effect shutdown of the device if desired, when it is not active. SHUT1 disables most externally observable
device functions. SHUT2 reduces device quiescent current to absolute minimum values. Normally, both bits should be set or cleared
together.
Serial communications capability is not disabled by either SHUT1 or SHUT2.
4.2 Differential Output Stage
The differential output stage supports both CMOS and pseudo-ECL (PECL) signals. The desired output interface is chosen via the
programming registers.
If a PECL interface is used, the transmission line is usually terminated using a Thévenin termination. The output stage can only sink
current in the PECL mode, and the amount of sink current is set by a programming resistor on the LOCK/IPRG pin. The ratio of output
sink current to IPRG current is 13:1. Source current for the CLKx pins is provided by the pull-up resistors that are part of the Thévenin
termination.
4.2.1. Example
Assume that it is desired to connect a PECL-type fanout buffer right next to the FS7140.
Further assume:
• VDD = 3.3V
• Desired VHI = 2.4V
• Desired VLO = 1.6V
• Equivalent RLOAD = 75 ohms
AMI Semiconductor – Dec, 2007 – Rev. 4.0
5
www.amis.com
Specifications subject to change without notice
FS714x Programmable Phase-Locked Loop Clock Generator
Data Sheet
Then:
R1 (from CLKP and CLKN output to VDD) =
RLOAD * VDD / VHI
75 * 3.3 / 2.4 =
103 ohms
=
R2 (from CLKP and CLKN output to GND) =
LOAD * VDD / (VDD - VHI) =
R
75 * 3.3 / (3.3 - 2.4) =
275 ohms
Rprgm (from VDD to IPRG pin) =
26 * (VDD * RLOAD) / (VHI - VLO) / 3 =
26 * (3.3 * 75) / (2.4 - 1.6) / 3 =
2.68 Kohms
4.3 SYNC Circuitry
The FS7145 supports nearly instantaneous adjustment of the output CLK phase by the SYNC input. Either edge direction of SYNC
(positive-going or negative-going) is supported.
Example (positive-going SYNC selected): Upon the negative edge of SYNC input, a sequence begins to stop the CLK output. Upon the
positive edge, CLK resumes operation, synchronized to the phase of the SYNC input (plus a deterministic delay). This is performed by
control of the device post-divider. Phase resolution equal to ½ of the VCO period can be achieved (approximately down to 2ns).
5.0 I2C-bus Control Interface
This device is a read/write slave device meeting all Philips I2C-bus specifications except a "general call." The bus has to be
controlled by a master device that generates the serial clock SCL, controls bus access and generates the START and STOP
conditions while the device works as a slave. Both master and slave can operate as a transmitter or receiver, but the master
device determines which mode is activated. A device that sends data onto the bus is defined as the transmitter, and a device receiving
data as the receiver.
I2C-bus logic levels noted herein are based on a percentage of the power supply (VDD). A logic-one corresponds to a nominal voltage of
VDD, while a logic-zero corresponds to ground (VSS).
5.1 Bus Conditions
Data transfer on the bus can only be initiated when the bus is not busy. During the data transfer, the data line (SDA) must remain stable
whenever the clock line (SCL) is high. Changes in the data line while the clock line is high will be interpreted by the device as a START
or STOP condition. The following bus conditions are defined by the I2C-bus protocol.
5.1.1. Not Busy
Both the data (SDA) and clock (SCL) lines remain high to indicate the bus is not busy.
5.1.2. START Data Transfer
A high to low transition of the SDA line while the SCL input is high indicates a START condition. All commands to the device must be
preceded by a START condition.
AMI Semiconductor – Dec, 2007 – Rev. 4.0
6
www.amis.com
Specifications subject to change without notice
FS714x Programmable Phase-Locked Loop Clock Generator
Data Sheet
5.1.3. STOP Data Transfer
A low to high transition of the SDA line while SCL input is high indicates a STOP condition. All commands to the device must be
followed by a STOP condition.
5.1.4. Data Valid
The state of the SDA line represents valid data if the SDA line is stable for the duration of the high period of the SCL line after a START
condition occurs. The data on the SDA line must be changed only during the low period of the SCL signal. There is one clock pulse per
data bit.
Each data transfer is initiated by a START condition and terminated with a STOP condition. The number of data bytes transferred
between START and STOP conditions is determined by the master device, and can continue indefinitely. However, data that is
overwritten to the device after the first eight bytes will overflow into the first register, then the second, and so on, in a first-in, first-
overwritten fashion.
5.1.5. Acknowledge
When addressed, the receiving device is required to generate an acknowledge after each byte is received. The master device must
generate an extra clock pulse to coincide with the acknowledge bit. The acknowledging device must pull the SDA line low during the
high period of the master acknowledge clock pulse. Setup and hold times must be taken into account.
The master must signal an end of data to the slave by not generating and acknowledge bit on the last byte that has been read (clocked)
out of the slave. In this case, the slave must leave the SDA line high to enable the master to generate a STOP condition.
5.2 I2C-bus Operation
All programmable registers can be accessed randomly or sequentially via this bi-directional two wire digital interface. The crystal
oscillator does not have to run for communication to occur.
The device accepts the following I2C-bus commands:
5.2.1. Slave Address
After generating a START condition, the bus master broadcasts a seven-bit slave address followed by a R/W bit. The address of the
device is:
A6
A5
A4
A3
A2
A1
A0
1
0
1
1
0
X
X
where X is controlled by the logic level at the ADDR pins. The selectable ADDR bits allow four different FS7140 devices to exist on the
same bus. Note that every device on an I2C-bus must have a unique address to avoid possible bus conflicts.
5.2.2. Random Register Write Procedure
Random write operations allow the master to directly write to any register. To initiate a write procedure, the R/W bit that is transmitted
after the seven-bit device address is a logic-low. This indicates to the addressed slave device that a register address will follow after the
slave device acknowledges its device address. The register address is written into the slave's address pointer. Following an
acknowledge by the slave, the master is allowed to write eight bits of data into the addressed register. A final acknowledge is returned
by the device, and the master generates a STOP condition.
If either a STOP or a repeated START condition occurs during a register write, the data that has been transferred is ignored.
AMI Semiconductor – Dec, 2007 – Rev. 4.0
7
www.amis.com
Specifications subject to change without notice
FS714x Programmable Phase-Locked Loop Clock Generator
Data Sheet
5.2.3. Random Register Read Procedure
Random read operations allow the master to directly read from any register. To perform a read procedure, the R/W bit that is
transmitted after the seven-bit address is a logic-low, as in the register write procedure. This indicates to the addressed slave device
that a register address will follow after the slave device acknowledges its device address. The register address is then written into the
slave's address pointer.
Following an acknowledge by the slave, the master generates a repeated START condition. The repeated START terminates the write
procedure, but not until after the slave's address pointer is set. The slave address is then resent, with the R/W bit set this time to a
logic-high, indicating to the slave that data will be read. The slave will acknowledge the device address, and then transmits the eight-bit
word. The master does not acknowledge the transfer but does generate a STOP condition.
5.2.4. Sequential Register Write Procedure
Sequential write operations allow the master to write to each register in order. The register pointer is automatically incremented after
each write. This procedure is more efficient than the random register write if several registers must be written.
To initiate a write procedure, the R/W bit that is transmitted after the seven-bit device address is a logic-low. This indicates to the
addressed slave device that a register address will follow after the slave device acknowledges its device address. The register address
is written into the slave's address pointer. Following an acknowledge by the slave, the master is allowed to write up to eight bytes of
data into the addressed register before the register address pointer overflows back to the beginning address.
An acknowledge by the device between each byte of data must occur before the next data byte is sent.
Registers are updated every time the device sends an acknowledge to the host. The register update does not wait for the STOP
condition to occur. Registers are therefore updated at different times during a sequential register write.
5.2.5. Sequential Register Read Procedure
Sequential read operations allow the master to read from each register in order. The register pointer is automatically incremented by
one after each read. This procedure is more efficient than the random register read if several registers must be read.
To perform a read procedure, the R/W bit that is transmitted after the seven-bit address is a logic-low, as in the register write procedure.
This indicates to the addressed slave device that a register address will follow after the slave device acknowledges its device address.
The register address is then written into the slave's address pointer.
Following an acknowledge by the slave, the master generates a repeated START condition. The repeated START terminates the write
procedure, but not until after the slave's address pointer is set. The slave address is then resent, with the R/W bit set this time to a
logic-high, indicating to the slave that data will be read. The slave will acknowledge the device address, and then transmits all eight
bytes of data starting with the initial addressed register. The register address pointer will overflow if the initial register address is larger
than zero. After the last byte of data, the master does not acknowledge the transfer but does generate a STOP condition.
AMI Semiconductor – Dec, 2007 – Rev. 4.0
8
www.amis.com
Specifications subject to change without notice
FS714x Programmable Phase-Locked Loop Clock Generator
Data Sheet
Figure 4: Random Register Write Procedure
Figure 5: Random Register Read Procedure
AMI Semiconductor – Dec, 2007 – Rev. 4.0
9
www.amis.com
Specifications subject to change without notice
FS714x Programmable Phase-Locked Loop Clock Generator
Data Sheet
Figure 6: Sequential Register Write Procedure
Figure 7: Sequential Register Read Procedure
AMI Semiconductor – Dec, 2007 – Rev. 4.0
10
www.amis.com
Specifications subject to change without notice
FS714x Programmable Phase-Locked Loop Clock Generator
Data Sheet
6.0 Programming Information
All register bits are cleared to zero on power-up. All register bits may be read back as written.
Table 3: FS7140 Register Map
Address
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Byte 7
(Bit 63)
(Bit 62)
(Bit 61)
(Bit 60)
(Bit 59)
(Bit 58)
(Bit 57)
(Bit 56)
Must be set to “0”
Must be set to “0”
Must be set to “0”
Must be set to “0”
Must be set to “0”
Must be set to “0”
Must be set to “0”
Must be set to “0”
Reserved
(Bit 55)
Must be set to “0”
Reserved
(Bit 54)
Must be set to “0”
SHUT2
(Bit 53)
0 = Normal
Reserved
(Bit 52)
Must be set to “0”
Reserved
(Bit 51)
Must be set to “0”
Reserved
(Bit 50)
Must be set to “0”
Reserved
(Bit 49)
Must be set to “0”
Reserved
(Bit 48)
Must be set to “0”
Byte 6
Byte 5
1 = Powered down
Reserved
(Bit 47)
Must be set to “0”
LC
(Bit 46)
Loop filter cap
select
LR[1]
(Bit 45)
Loop filter resistor select
LR[0]
(Bit 44)
Reserved
(Bit 43)
Must be set to “0”
Reserved
(Bit 42)
Must be set to “0”
CP[1]
(Bit 41)
Charge pump current select
CP[0]
(Bit 40)
CMOS
(Bit 39)
FBKDSRC
(Bit 38)
FBKDIV[13]
(Bit 37)
FBKDIV[12]
(Bit 36)
FBKDIV[11]
(Bit 35)
FBKDIV[10]
(Bit 34)
FBKDIV[9]
(Bit 33)
FBKDIV[8]
(Bit 32)
0 = PECL
1 = CMOS
0 = VCO output
1 = Post divider
output
8192
4096
2048
1024
512
256
Byte 4
See Section 4.1.2 for disallowed FBKDIV values
FBKDIV[7]
(Bit 31)
FBKDIV[6]
(Bit 30)
64
FBKDIV[5]
(Bit 29)
32
FBKDIV[4]
(Bit 28)
16
FBKDIV[3]
FBKDIV[2]
FBKDIV[1]
FBKDIV[0]
(Bit 27)
(Bit 26)
(Bit 25)
(Bit 24)
Byte 3
Byte 2
128
8
4
2
1
See Section 4.1.2 for disallowed FBKDIV values
POST2[3]
(Bit 23)
POST2[2]
(Bit 22)
POST2[1]
(Bit 21)
POST2[0]
(Bit 20)
POST1[3]
(Bit 19)
POST1[2]
(Bit 18)
POST1[1]
(Bit 17)
POST1[0]
(Bit 16)
Modulus = N +1 (N = 0 to 11); See Table 8
Modulus = N +1 (N = 0 to 11); See Table 8
POST3[1]
POST3[0]
SHUT1
REFDSRC
(Bit 12)
0 = Crystal
oscillator
REFDIV[11]
(Bit 11)
REFDIV[10]
REFDIV[9]
(Bit 9)
REFDIV[8]
(Bit 15)
(Bit 14)
(Bit 13)
0 = Normal
(Bit 10)
(Bit 8)
Byte 1
Byte 0
Modulus = 1,2,4, or 8; See Table 8
2048
1024
512
256
1 = Powered down
1 = REF pin
REFDIV[7]
(Bit 7)
REFDIV[6]
(Bit 6)
REFDIV[5]
(Bit 5)
REFDIV[4]
(Bit 4)
REFDIV[3]
REFDIV[2]
REFDIV[1]
REFDIV[0]
(Bit 3)
(Bit 2)
(Bit 1)
(Bit 0)
128
64
32
16
8
4
2
1
AMI Semiconductor – Dec, 2007 – Rev. 4.0
www.amis.com Specifications subject to change without notice
11
FS714x Programmable Phase-Locked Loop Clock Generator
Data Sheet
Table 4: FS7145 Register Map
Address
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Byte 7
(Bit 63)
(Bit 62)
(Bit 61)
(Bit 60)
(Bit 59)
(Bit 58)
(Bit 57)
(Bit 56)
Must be set to “0”
Must be set to “0”
Must be set to “0”
Must be set to “0”
Must be set to “0”
Must be set to “0”
Must be set to “0”
Must be set to “0”
Reserved
(Bit 55)
Must be set to “0”
Reserved
(Bit 54)
Must be set to “0”
SHUT2
(Bit 53)
0 = Normal
Reserved
(Bit 52)
Must be set to “0”
Reserved
(Bit 51)
Must be set to “0”
Reserved
(Bit 50)
Must be set to “0”
SYNCPOL
(Bit 49)
“0” = negative
“1” = positive
SYNCEN
(Bit 48)
“0” = negative
“1” = positive
Byte 6
Byte 5
1 = Powered down
Reserved
(Bit 47)
Must be set to “0”
LC
(Bit 46)
Loop filter cap
select
LR[1]
(Bit 45)
Loop filter resistor select
LR[0]
(Bit 44)
Reserved
(Bit 43)
Must be set to “0”
Reserved
(Bit 42)
Must be set to “0”
CP[1]
(Bit 41)
Charge pump current select
CP[0]
(Bit 40)
CMOS
(Bit 39)
FBKDSRC
(Bit 38)
FBKDIV[13]
(Bit 37)
FBKDIV[12]
(Bit 36)
FBKDIV[11]
(Bit 35)
FBKDIV[10]
(Bit 34)
FBKDIV[9]
(Bit 33)
FBKDIV[8]
(Bit 32)
0 = PECL
1 = CMOS
0 = VCO output
1 = Post divider
output
8192
4096
2048
1024
512
256
Byte 4
See Section 4.1.2 for disallowed FBKDIV values
FBKDIV[7]
(Bit 31)
FBKDIV[6]
(Bit 30)
64
FBKDIV[5]
(Bit 29)
32
FBKDIV[4]
(Bit 28)
16
FBKDIV[3]
FBKDIV[2]
FBKDIV[1]
FBKDIV[0]
(Bit 27)
(Bit 26)
(Bit 25)
(Bit 24)
Byte 3
Byte 2
128
8
4
2
1
See Section 4.1.2 for disallowed FBKDIV values
POST2[3]
(Bit 23)
POST2[2]
(Bit 22)
POST2[1]
(Bit 21)
POST2[0]
(Bit 20)
POST1[3]
(Bit 19)
POST1[2]
(Bit 18)
POST1[1]
(Bit 17)
POST1[0]
(Bit 16)
Modulus = N +1 (N = 0 to 11); See Table 8
Modulus = N +1 (N = 0 to 11); See Table 8
POST3[1]
POST3[0]
SHUT1
REFDSRC
(Bit 12)
0 = Crystal
oscillator
REFDIV[11]
(Bit 11)
REFDIV[10]
REFDIV[9]
(Bit 9)
REFDIV[8]
(Bit 15)
(Bit 14)
(Bit 13)
0 = Normal
(Bit 10)
(Bit 8)
Byte 1
Byte 0
Modulus = 1,2,4, or 8; See Table 8
2048
1024
512
256
1 = Powered down
1 = REF pin
REFDIV[7]
(Bit 7)
REFDIV[6]
(Bit 6)
REFDIV[5]
(Bit 5)
REFDIV[4]
(Bit 4)
REFDIV[3]
REFDIV[2]
REFDIV[1]
REFDIV[0]
(Bit 3)
(Bit 2)
(Bit 1)
(Bit 0)
128
64
32
16
8
4
2
1
Table 5: Device Configuration Bits
Name
Description
Reference divider source
[0] = crystal oscillator / [1] = REF pin
Feedback divider source
[0] = VCO output / [1] = post divider output
Shutdown1
[0] = normal / [1] = powered down
Shutdown2
[0] = normal / [1] = powered down
CLKP/CLKN output mode
[0] = PECL output / [1] CMOS output
REFDSRC
FBKDSRC
SHUT1
SHUT2
CMOS
Table 6: Main Loop Tuning Bits
Name
Description
Charge pump current
[00]
2.0µA
CP[1:0]
[01]
4.5µA
[10]
[11]
11.0µA
22.5µA
Loop filter resistor select
[00]
[01]
[10]
400KΩ
133KΩ
30KΩ
LR[1:0]
LC
[11]
12KΩ
Loop filter capacitor select
[0]
[1]
185pF
500pF
AMI Semiconductor – Dec, 2007 – Rev. 4.0
www.amis.com Specifications subject to change without notice
12
FS714x Programmable Phase-Locked Loop Clock Generator
Data Sheet
Table 7: PLL Divider Control Bits
Name
Description
REFDIV[11:0]
FBKDIV[13:0]
Reference divider (NR)
Feedback divider (NR)
Table 8: SYNC Control Bits (FS7145 only)
Name
Description
SYNCEN
Sync enable
[0] = disabled / [1] = enabled
Sync polarity
SYNCPOL
[0] = negative edge / [1] = positive edge
Table 9: Post Divider Control Bits
Name
Description
Post divider #1 (NP1) modulus
[0000]
1
[0001]
2
[0010]
3
[0011]
4
[0100]
5
[0101]
6
[0110]
7
POST1[3:0]
[0111]
8
[1000]
9
[1001]
[1010]
[1011]
10
11
12
[1100]
[1101]
[1110]
Do not use
[1111]
Post divider #2 (NP2) modulus
[0000]
1
[0001]
2
[0010]
3
[0011]
4
[0100]
5
[0101]
6
[0110]
7
POST2[3:0]
[0111]
8
[1000]
9
[1001]
[1010]
[1011]
10
11
12
[1100]
[1101]
[1110]
Do not use
[1111]
Post divider #3 (NP3) modulus
[00]
[01]
[10]
[11]
1
2
4
8
POST3[1:0]
AMI Semiconductor – Dec, 2007 – Rev. 4.0
www.amis.com Specifications subject to change without notice
13
FS714x Programmable Phase-Locked Loop Clock Generator
Data Sheet
7.0 Electrical Specifications
Table 10: Absolute Maximum Ratings
Parameter
Supply voltage, dc (VSS = ground)
Input voltage, dc
Output voltage, dc
Input clamp current, dc (VI < 0 or VI > VDD
Symbol
VDD
V1
VO
IIK
Min.
VSS – 0.5
VSS – 0.5
VSS – 0.5
-50
Max.
4.5
VDD + 0.5
VDD + 0.5
50
Units
V
V
V
)
mA
Output clamp current, dc (VI < 0 or VI > VDD
)
IOK
-50
50
mA
Storage temperature range (non-condensing)
Ambient temperature range, under bias
Junction temperature
TS
TA
TJ
-65
-55
150
125
150
°C
°C
°C
Re-flow solder profile
Per IPC/JEDEC J-STD-020B
Input static discharge voltage protection (MIL-STD 883E, Method 3015.7)
2
kV
Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. These conditions represent a stress rating only and functional
operation of the device at these or any other conditions above the operational limited noted in this specification is not implied. Exposure to maximum rating conditions for
extended conditions may affect device performance, functionality and reliability.
CAUTION: ELECTROSTATIC SENSITIVE DEVICE
Permanent damage resulting in a loss of functionality or performance may occur if this device is subjected to a high-energy
electrostatic discharge.
Table 11: Operating Conditions
Parameter
Supply voltage
Ambient operating temperature range
Symbol
VDD
TA
Conditions/Description
Min.
3.0
0
Typ.
3.3
Max.
3.6
70
Units
V
°C
AMI Semiconductor – Dec, 2007 – Rev. 4.0
www.amis.com Specifications subject to change without notice
14
FS714x Programmable Phase-Locked Loop Clock Generator
Data Sheet
Table 12: DC Electrical Specifications
Parameter
Overall
Symbol
Conditions/Description
CMOS mode; FXTAL
Min.
Typ.
Max.
Units
=
15MHz; FVCO =
Supply current, dynamic
IDD
400MHz; FCLK = 200MHz; does not include
load current
SHUT1, SHUT2 bit both “1”
35
mA
µA
Supply current, static
IDDL
400
700
Serial Communication I/O (SDA, SCL)
High-level input voltage
Low-level input voltage
Hysteresis voltage
Input leakage current
Low-level output sink current (SDA)
Address Select Input (ADDR0, ADDR1)
High-level input voltage
Low-level input voltage
High-level input current (pull-down)
Low-level input current
VIH
VIL
Vhys
II
0.8*VDD
V
V
V
µA
mA
0.2*VDD
0.33*VDD
14
SDA, SCL in read condition
SDA in acknowledge condition; VSDA = 0.4V
-10
5
+10
IOL
VIH
VIL
IIH
VDD – 1.0
V
V
µA
µA
0.8
1
VADDRx = VDD
VADDRx = 0V
30
IIL
-1
VDD – 1.0
-1
Reference Frequency Input (REF)
High-level input voltage
Low-level input voltage
VIH
VIL
IIH
V
V
µA
µA
0.8
1
High-level input current
VREF = VDD
VREF = 0V
Low-level input current (pull-down)
Sync Control Input (SYNC)
High-level input voltage
Low-level input voltage
High-level input current
Low-level input current (pull-down)
Crystal Oscillator Input (XIN)
Threshold bias voltage
IIL
-30
-30
VIH
VIL
IIH
VDD – 1.0
-1
V
V
µA
µA
0.8
1
VREF = VDD
VREF = 0V
IIL
VTH
IIH
VDD/2
40
V
µA
High-level input current
VXIN = VDD
Low-level input current
IIL
VXIN = GND
-40
µA
Crystal frequency
FX
Fundamental mode
For best matching with internal crystal
oscillator load
35
10
MHz
Recommended crystal load capacitance*
CL(XTAL)
16-18
pF
Crystal Oscillator Output (XOUT)
High-level output source current
Low-level output sink current
PECL Current Program I/O (IPRG)
Low-level input current
IOH
IOL
VXOUT = 0
VXOUT = VDD
-8.5
11
mA
mA
IIL
VIPRG = 0V; PECL mode
-10
µA
Clock Outputs, CMOS Mode (CLKN, CLKP)
High-level output source current
Low-level output sink current
IOH
IOL
VO = 2.0V
VO = 0.4V
19
-35
mA
mA
Clock Outputs, PECL Mode (CLKN, CLKP)
VIPRG will be clamped to this level when a
resistor is connected from VDD to IPRG
IIPRG – (VVDD – VIPRG) / RSET
IPRG bias voltage
VIPRG
IIPRG
VDD/3
13
V
IPRG bias current
Sink current to IPRG current ratio
Tristate output current
3.5
10
mA
IZ
-10
µA
Unless otherwise stated, VDD = 3.3V ± 10%, no load on any output, and ambient temperature range TA = 0°C to 70°C. Parameters denoted with an asterisk (*) represent
nominal characterization data and are not production tested to any specific limits. MIN and MAX characterization data are ± 3σ from typical. Negative currents indicate flows
out of the device.
AMI Semiconductor – Dec, 2007 – Rev. 4.0
15
www.amis.com
Specifications subject to change without notice
FS714x Programmable Phase-Locked Loop Clock Generator
Data Sheet
Table 13: AC Timing Specifications
Clock
(MHz)
Parameter
Symbol
Conditions/Description
Min.
Typ.
Max.
Units
Overall
CMOS outputs
PECL outputs
0
0
40
150
300
400
Output frequency*
fo(max)
MHz
VCO frequency*
fVCO
MHz
ns
ns
ns
ns
CMOS mode rise time*
CMOS mode fall time*
PECL mode rise time*
PECL mode fall time*
tr
tf
tr
tf
CL = 7pF
CL = 7pF
CL = 7pF; RL = 65 ohm
CL = 7pF; RL = 65 ohm
1
1
1
1
Reference Frequency Input (REF)
Input frequency
Reference high time
Reference low time
FREF
tREHF
tREFL
80
MHz
ns
ns
3
3
Sync Control Input (SYNC)
Sync high time
Sync low time
tSYNCH
tSYNCL
For orderly CLK stop/start
For orderly CLK stop/start
3
3
TCLK
TCLK
Clock Output (CLKP, CLKN)
Duty cycle (CMOS mode)*
Duty cycle (PECL mode)*
Measured at 1.4V
Measured at zero crossings of (VCLKP – VCLKN
50
50
%
%
)
For valid programming solutions. Long-term (or cumulative) jitter specified is RMS
position error of any edge compared with an ideal clock generated from the same
reference frequency. It is measured with a time interval analyzer using a 500
microsecond window, using statistics gathered over 1000 samples.
ps
FREF/NREF > 1000kHz
FREF/NREF ~= 500kHz
FREF/NREF ~= 250kHz
FREF/NREF ~= 125kHz
FREF/NREF ~= 62.5kHz
FREF/NREF ~= 31.5kHz
40MHz < VCO frequency <100MHz
VCO frequency > 100MHz
25
50
ps
ps
ps
ps
ps
ps
ps
ps
tj(LT)
Jitter, long term (σy(τ))*
100
190
240
300
75
Jitter, period (peak-peak)*
tj(ΔP)
50
Unless otherwise stated, VDD = 3.3V ± 10%, no load on any output, and ambient temperature range TA = 0°C to 70°C. Parameters denoted with an asterisk (*) represent
nominal characterization data and are not production tested to any specific limits. MIN and MAX characterization data are ± 3σ from typical.
Table 14: Serial Interface Timing Specifications
Parameter
Symbol
Conditions/Description
Fast Mode
Units
Min.
Max.
Clock frequency
fSCL
tBUF
SCL
0
1300
600
600
100
0
400
kHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Bus free time between STOP and START
Set-up time, START (repeated)
Hold time, START
Set-up time, data input
Hold time, data input
Output data valid from clock
Rise time, data and clock
Fall time, data and clock
High time, clock
Tsu:STA
thd:STA
Tsu:DAT
thd:DAT
tAA
tR
tF
tHI
tLO
SDA
SDA
900
300
300
SDA, SCL
SDA, SCL
SCL
600
1300
600
Low time, clock
Set-up time, STOP
SCL
Tsu:STO
Unless otherwise stated, VDD = 3.3V ± 10%, no load on any output, and ambient temperature range TA = 0°C to 70°C. Parameters denoted with an asterisk (*) represent
nominal characterization data and are not production tested to any specific limits. MIN and MAX characterization data are ± 3σ from typical.
AMI Semiconductor – Dec, 2007 – Rev. 4.0
16
www.amis.com
Specifications subject to change without notice
FS714x Programmable Phase-Locked Loop Clock Generator
Data Sheet
Figure 8: Bus Timing Data
Figure 9: Data Transfer Sequence
AMI Semiconductor – Dec, 2007 – Rev. 4.0
17
www.amis.com
Specifications subject to change without notice
FS714x Programmable Phase-Locked Loop Clock Generator
Data Sheet
8.0 Package Information for ‘Green’ and ‘Non-Green’
Table 15: 16-pin SOIC (0.150") Package Dimensions
Dimensions
Inches
Millimeters
Min.
Max.
0.068
0.0098
0.061
0.019
Min.
Max.
1.73
0.249
1.55
0.49
0.249
9.98
3.99
A
0.061
0.004
0.055
0.013
0.0075 0.0098
0.386
0.150
1.55
0.102
1.40
0.33
0.191
9.80
A1
A2
B
C
D
E
0.393
0.157
3.81
e
0.050 BSC
1.27 BSC
H
h
L
0.230
0.010
0.016
0°
0.244
0.016
0.035
8°
5.84
0.25
0.41
0°
6.20
0.41
0.89
8°
Θ
Table 16: 16-pin SOIC (0.150") Package Characteristics
Parameter
Thermal impedance, junction to free-air
Symbol Conditions/Description
Typ.
108
2.5
Units
°C/W
nH
Air flow = 0ft./min.
Corner lead
ΘJA
Lead inductance, self
L11
Center lead
1.2
nH
Table 17: 16-pin 5.3mm (0.209") SSOP Package Dimensions
Dimensions
Inches
Min.
Millimeters
Max.
0.078
0.008
0.070
0.015
0.008
0.249
0.212
Min.
Max.
1.99
0.21
1.78
0.38
0.20
6.33
5.38
A
0.068
0.002
0.066
0.010
0.005
0.239
0.205
1.73
0.05
1.68
0.25
0.13
6.07
5.20
A1
A2
B
C
D
E
e
0.0256 BSC
0.65 BSC
H
L
Θ
0.301
0.022
0
0.311
0.037
8
7.65
0.55
0
7.90
0.95
8
Table 18: 16-pin 5.3mm (0.208") SSOP Package Characteristics
Parameter
Thermal impedance, junction to free-air
Symbol
ΘJA
Conditions/Description
Air flows = 0ft./min
Corner lead
Typ.
90
2.3
1
Units
°C/W
nH
nH
Lead inductance, self
L11
Center lead
AMI Semiconductor – Dec, 2007 – Rev. 4.0
18
www.amis.com
Specifications subject to change without notice
FS714x Programmable Phase-Locked Loop Clock Generator
Data Sheet
9.0 Ordering Information
Table 19: Ordering Information
Ordering Code *
Device Number
Package Type
Ordering Temperature Range
13715-802-XTP (or - XTD)
FS7140-01
16-pin (0.150”) SOIC
0°C to 70°C (commercial)
16-pin (0.150”) SOIC
13715-806-XTP (or - XTD)
13715-201-XTP (or - XTD)
13715-805-XTP (or - XTD)
FS7140-01g
FS7140-01
FS7140-02g
0°C to 70°C (commercial)
0°C to 70°C (commercial)
0°C to 70°C (commercial)
‘green’ or lead-free packaging
16-pin (5.3mm) SSOP
16-pin (5.3mm) SSOP
‘green’ or lead-free packaging
16-pin (0.150”) SOIC
16-pin (5.3mm) SSOP
16-pin (5.3mm) SSOP
‘green’ or lead-free packaging
13715-102-XTP (or - XTD)
13715-202-XTP (or - XTD)
FS7145-01
FS7145
0°C to 70°C (commercial)
0°C to 70°C (commercial)
13715-808-XTP (or - XTD)
* Shipping Configuration:
FS7145-02g
0°C to 70°C (commercial)
-XTP = Tape & Reel
-XTD = Tube/Tray
10.0 Company or Product Inquiries
For more information about AMI Semiconductor’s products or services visit our Web site at http://www.amis.com.
11.0 Revision History
Revision Date
Modification
3.0
4.0
Feb. 2006
Dec. 2007
Update format; update ordering codes
Devices sold by AMIS are covered by the warranty and patent indemnification provisions appearing in its Terms of Sale only. AMIS makes no warranty, express, statutory,
implied or by description, regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. AMIS makes no warranty of
merchantability or fitness for any purposes. AMIS reserves the right to discontinue production and change specifications and prices at any time and without notice. AMI
Semiconductor's products are intended for use in commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high
reliability applications, such as military, medical life-support or life-sustaining equipment, are specifically not recommended without additional processing by AMIS for such
applications. Copyright ©2007 AMI Semiconductor, Inc.
AMI Semiconductor – Dec, 2007 – Rev. 4.0
19
www.amis.com
Specifications subject to change without notice
相关型号:
©2020 ICPDF网 联系我们和版权申明