X9420WP16M-2.7 [RENESAS]
10K DIGITAL POTENTIOMETER, 3-WIRE SERIAL CONTROL INTERFACE, 64 POSITIONS, PDIP16, PLASTIC, DIP-16;型号: | X9420WP16M-2.7 |
厂家: | RENESAS TECHNOLOGY CORP |
描述: | 10K DIGITAL POTENTIOMETER, 3-WIRE SERIAL CONTROL INTERFACE, 64 POSITIONS, PDIP16, PLASTIC, DIP-16 光电二极管 |
文件: | 总20页 (文件大小:366K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
X9420
®
Low Noise/Low Power/SPI Bus
Data Sheet
March 7, 2005
FN8195.0
DESCRIPTION
Single Digitally Controlled (XDCP™)
Potentiometer
The X9420 integrates a single digitally controlled
potentiometers (XDCP) on a monolithic CMOS
integrated microcircuit.
FEATURES
• Solid-State Potentiometer
• SPI serial interface
• Register oriented format
—Direct read/write/transfer wiper positions
—Store as many as four positions per
potentiometer
The digitally controlled potentiometer is implemented
using 63 resistive elements in a series array. Between
each element are tap points connected to the wiper
terminal through switches. The position of the wiper on
the array is controlled by the user through the SPI bus
interface. The potentiometer has associated with it a
volatile Wiper Counter Register (WCR) and 4
nonvolatile Data Registers (DR0:DR3) that can be
directly written to and read by the user. The contents
of the WCR controls the position of the wiper on the
resistor array through the switches. Power-up recalls
the contents of DR0 to the WCR.
• Power supplies
—V
= 2.7V to 5.5V
CC
—V+ = 2.7V to 5.5V
—V– = -2.7V to -5.5V
• Low power CMOS
—Standby current < 1µA
• High reliability
—Endurance–100,000 data changes per bit per
register
The XDCP can be used as a three-terminal
potentiometer or as a two-terminal variable resistor in
a wide variety of applications including control,
parameter adjustments, and signal processing.
—Register data retention–100 years
• 8-bytes of nonvolatile EEPROM memory
• 10kΩ or 2.5kΩ resistor arrays
• Resolution: 64 taps each pot
• 14-lead TSSOP, 16-lead SOIC, and 16-pin plastic
DIP packages
BLOCK DIAGRAM
HOLD
R0 R1
V /R
H
CS
SCK
H
Interface
and
Control
Circuitry
Wiper
Counter
Register
(WCR)
8
S0
Data
V /R
SI
A0
R2 R3
L
L
V
/R
W
W
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1-888-INTERSIL or 1-888-352-6832 | Intersil (and design) is a registered trademark of Intersil Americas Inc.
XDCP is a trademark of Intersil Americas Inc. Copyright Intersil Americas Inc. 2005. All Rights Reserved
All other trademarks mentioned are the property of their respective owners.
1
X9420
PIN DESCRIPTIONS
Potentiometer Pins
V /R , V /R
L
Hos t Interface Pins
H
H
L
The V /R and V /R input are equivalent to the
terminal connections on either end of a mechanical
potentiometer.
H
H
L
L
Serial Output (SO)
SO is a push/pull serial data output pin. During a read
cycle, data is shifted out on this pin. Data is clocked
out by the falling edge of the serial clock.
V /R
W
W
The wiper output is equivalent to the wiper output of a
mechanical potentiometer.
Serial Input
SI is the serial data input pin. All opcodes, byte
addresses and data to be written to the potentiometer
and pot register are input on this pin. Data is latched
by the rising edge of the serial clock.
Hardware Write Protect Input (WP)
The WP pin when LOW prevents nonvolatile writes to
the Data Registers. Writing to the Wiper Counter
Register is not restricted.
Serial Clock (SCK)
Analog Supplies (V+, V-)
The SCK input is used to clock data into and out of the
X9420.
The analog supplies V+, V- are the supply voltages for
the XDCP analog section.
Chip Select (CS)
System/Digital Supply (V
)
When CS is HIGH, the X9420 is deselected and the
SO pin is at high impedance, and (unless an internal
write cycle is underway) the device will be in the
standby state. CS LOW enables the X9420, placing it
in the active power mode. It should be noted that after
a power-up, a HIGH to LOW transition on CS is
required prior to the start of any operation.
CC
V
is the supply voltage for the system/digital
CC
section. V is the system ground.
SS
PIN CONFIGURATION
DIP/SOIC
V+
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
V
CC
CS
Hold (HOLD)
NC
A0
HOLD is used in conjunction with the CS pin to select
the device. Once the part is selected and a serial
sequence is underway, HOLD may be used to pause
the serial communication with the controller without
resetting the serial sequence. To pause, HOLD must
be brought LOW while SCK is LOW. To resume
communication, HOLD is brought HIGH, again while
SCK is LOW. If the pause feature is not used, HOLD
should be held HIGH at all times.
R /V
L
L
H
SO
HOLD
SCK
NC
V-
R /V
H
X9420
R
/V
W
W
SI
WP
V
SS
TSSOP
X9420
Device Address (A )
0
V
1
2
3
4
5
6
7
14
13
12
11
10
9
CC
V+
CS
The address inputs is used to set the least significant
bit of the 8-bit slave address. A match in the slave
address serial data stream must be made with the
address input in order to initiate communication with
the X9420. A maximum of 2 devices may occupy the
SPI serial bus.
R /V
L
L
H
A0
R /V
H
SO
R
/V
W
W
SI
HOLD
SCK
V-
WP
8
V
SS
FN8195.0
2
March 7, 2005
X9420
PIN NAMES
Wiper Counter Register (WCR)
The X9420 contains a Wiper Counter Register. The
WCR can be envisioned as a 6-bit parallel and serial
load counter with its outputs decoded to select one of
sixty-four switches along its resistor array. The
contents of the WCR can be altered in four ways: it
may be written directly by the host via the Write Wiper
Counter Register instruction (serial load); it may be
written indirectly by transferring the contents of one of
four associated data registers via the XFR Data
Register instruction (parallel load); it can be modified
one step at a time by the Increment/ Decrement
instruction. Finally, it is loaded with the contents of its
data register zero (DR0) upon power-up.
Symbol
SCK
Description
Serial Clock
Serial Data
SI, SO
A0
Device Address
V /R ,
Potentiometer Pins (terminal equivalent)
H
L
H
L
V /R
V /R
W
Potentiometer Pins (wiper equivalent)
Hardware Write Protection
Serial Communication Pause
Analog Supplies
W
WP
HOLD
V+,V-
V
System Supply Voltage
System Ground
CC
The Wiper Counter Register is a volatile register; that
is, its contents are lost when the X9420 is powered-
down. Although the register is automatically loaded
with the value in DR0 upon power-up, this may be
different from the value present at power-down.
V
SS
NC
No Connection
PRINCIPLES OF OPERATION
The X9420 is highly integrated microcircuit
incorporating a resistor array and associated registers
and counter and the serial interface logic providing
direct communication between the host and the XDCP
potentiometer.
a
Data Registers
The potentiometer has four 6-bit nonvolatile Data
Registers. These can be read or written directly by the
host. Data can also be transferred between any of the
four Data Registers and the WCR. It should be noted all
operations changing data in one of the Data Registers is
a nonvolatile operation and will take a maximum of 10ms.
Serial Interface
The X9420 supports the SPI interface hardware
conventions. The device is accessed via the SI input
with data clocked in on the rising SCK. CS must be
LOW and the HOLD and WP pins must be HIGH
during the entire operation.
If the application does not require storage of multiple
settings for the potentiometer, the Data Registers can
be used as regular memory locations for system
parameters or user preference data.
The SO and SI pins can be connected together, since
they have three state outputs. This can help to reduce
system pin count.
Register Descriptions
Table 1. Data Registers, (6-bit), Nonvolatile
0
0
D5
D4
D3
D2
D1
D0
Array Description
(MSB)
(LSB)
The X9420 is comprised of one resistor array
containing 63 discrete resistive segments that are
connected in series. The physical ends of each array
are equivalent to the fixed terminals of a mechanical
potentiometer (V /R and V /R inputs).
There are four 6-bit Data Registers associated with the
potentiometer.
– {D5~D0}: These bits are for general purpose Non-
volatile data storage or for storage of up to four dif-
ferent wiper values.
H
H
L
L
At both ends of the array and between each resistor
segment is a CMOS switch connected to the wiper
(V /R ) output. Within the individual array only one
Table 2. Wiper Counter Register, (6-bit), Volatile
W
W
switch may be turned on at a time.
0
0
WP5 WP4 WP3 WP2 WP1 WP0
(LSB)
These switches are controlled by a Wiper Counter
Register (WCR). The six bits of the WCR are decoded to
select, and enable, one of sixty-four switches. The block
diagram of the potentiometer is shown in Figure 1.
(MSB)
– {WP5~WP0}: These bits specify the wiper position
of the potentiometer.
FN8195.0
March 7, 2005
3
X9420
Figure 1. Detailed Potentiometer Block Diagram
Serial Data Path
V
Serial
Bus
Input
H
From Interface
Circuitry
C
O
U
N
T
Register 0
Register 1
8
6
Parallel
Bus
Input
E
R
Wiper
D
E
C
O
D
E
REGISTER 2
REGISTER 3
Counter
Register
(WCR)
INC/DEC
Logic
IF WCR = 00[H] THEN V = V
W
L
UP/DN
Modified SCK
IF WCR = 3F[H] THEN V = V
UP/DN
W
H
V
V
L
CLK
W
Write in Process
Figure 2. Address/Identification Byte Format
The contents of the Data Registers are saved to
nonvolatile memory when the CS pin goes from LOW to
HIGH after a complete write sequence is received by
the device. The progress of this internal write operation
can be monitored by a Write In Process bit (WIP). The
WIP bit is read with a Read Status command.
Device Type
Identifier
0
1
0
1
1
1
0
A0
Device Address
INSTRUCTIONS
Instruction Byte
Address/Identification (ID) Byte
The next byte sent to the X9420 contains the
instruction and register pointer information. The four
most significant bits are the instruction. The next two
bits point to one of four data registers. The format is
shown below in Figure 3.
The first byte sent to the X9420 from the host,
following a CS going HIGH to LOW, is called the
Address or Identification byte. The most significant
four bits of the slave address are a device type
identifier, for the X9420 this is fixed as 0101[B] (refer
to Figure 2).
Figure 3. Instruction Byte Format
The least significant bit in the ID byte selects one of
two devices on the bus. The physical device address
Register
Select
is defined by the state of the A input pin. The X9420
0
compares the serial data stream with the address
input state; a successful compare of the address bit is
required for the X9420 to successfully continue the
I3
I2
I1
I0
R1 R0
0
0
command sequence. The A input can be actively
0
Instructions
driven by a CMOS input signal or tied to V
or V
.
CC
SS
The remaining three bits in the ID byte must be set to 110.
FN8195.0
March 7, 2005
4
X9420
The four high order bits of the instruction byte specify
the operation. The next two bits (R and R ) select
one of the four registers that is to be acted upon when
a register oriented instruction is issued. The last two
bits are defined as 0.
Five instructions require a three-byte sequence to
complete. These instructions transfer data between
the host and the X9420; either between the host and
one of the Data Registers or directly between the host
and the WCR. These instructions are:
1
0
Two of the eight instructions are two bytes in length
and end with the transmission of the instruction byte.
These instructions are:
– Read Wiper Counter Register—read the current
wiper position of the pot,
– Write Wiper Counter Register—change current
wiper position of the pot,
– XFR Data Register to Wiper Counter Register —
This instruction transfers the contents of one speci-
fied Data Register to the Wiper Counter Register.
– Read Data Register—read the contents of the
selected data register;
– XFR Wiper Counter Register to Data Register—This
instruction transfers the contents of the Wiper
Counter Register to the specified associated Data
Register.
– Write Data Register—write a new value to the
selected data register.
– Read Status—This command returns the contents
of the WIP bit which indicates if the internal write
cycle is in progress.
The basic sequence of the two byte instructions is
illustrated in Figure 4. These two-byte instructions
exchange data between the WCR and one of the Data
Registers. A transfer from a Data Register to a WCR is
essentially a write to a static RAM, with the static RAM
controlling the wiper position. The response of the wiper
The sequence of these operations is shown in Figure
5 and Figure 6.
The final command is Increment/Decrement. It is
different from the other commands, because it’s length
is indeterminate. Once the command is issued, the
master can clock the wiper up and/or down in one
resistor segment steps; thereby, providing a fine
tuning capability to the host. For each SCK clock pulse
to this action will be delayed by t
. A transfer from
WRL
the WCR (current wiper position), to a Data Register is
a write to nonvolatile memory and takes a minimum of
t
to complete. The transfer can occur between the
WR
potentiometer and one of its associated registers.
(t
) while SI is HIGH, the selected wiper will move
HIGH
one resistor segment towards the V /R terminal.
H
H
Similarly, for each SCK clock pulse while SI is LOW,
the selected wiper will move one resistor segment
towards the V /R terminal. A detailed illustration of
L
L
the sequence and timing for this operation are shown
in Figure 7 and Figure 8.
Figure 4. Two-Byte Instruction Sequence
CS
SCK
SI
0
1
0
1
1
1
0
A0 I3 I2
I1 I0 R1 R0
0
0
FN8195.0
5
March 7, 2005
X9420
Figure 5. Three-Byte Instruction Sequence (Write)
CS
SCL
SI
1
1
0
1
0
1
0
A0
I3 I2
I1 I0 R1 R0
0
0
0
0
D5 D4 D3 D2 D1 D0
Figure 6. Three-Byte Instruction Sequence (Read)
CS
SCL
SI
Don’t Care
1
1
0
1
0
1
0
A0
I3 I2
I1 I0 R1 R0
0
0
S0
0
0
D5 D4 D3 D2 D1 D0
Figure 7. Increment/Decrement Instruction Sequence
CS
SCK
SI
0
1
0
1
1
1
0
A0
I3 I2
I1 I0
0
0
0
0
I
I
D
E
C
1
I
D
E
C
n
N
C
1
N
C
2
N
C
n
Figure 8. Increment/Decrement Timing Limits
t
WRID
SCK
SI
Voltage Out
V
W
INC/DEC CMD Issued
FN8195.0
March 7, 2005
6
X9420
Table 3. Instruction Set
Instruction
Instruction Set
I
I
I
I
R
R
0
Operation
3
2
1
0
1
Read Wiper Counter
Register
1
1
1
1
1
0
0
1
1
0
0
1
0
0
0
0
0
0
0
0
0
0
0
0
Read the contents of the Wiper Counter Register
Write Wiper Counter
Register
0
0
1
1
0
1
0
1
0
0
Write new value to the Wiper Counter Register
Read Data Register
R
R
Read the contents of the Data Register pointed to by
1
1
1
0
0
0
R - R
1
0
Write Data Register
R
R
R
R
Write new value to the Data Register pointed to by
R - R
1
0
XFR Data Register to
Wiper Counter
Register
Transfer the contents of the Data Register pointed to
by R - R to the Wiper Counter Register
1
0
XFR Wiper Counter
Register to Data
Register
1
0
0
1
0
1
1
1
0
0
0
1
R
R
0
0
0
0
0
1
Transfer the contents of the Wiper Counter
Register to the Data Register pointed to by R - R
1
0
1
0
Increment/Decrement
Wiper Counter
Register
0
0
Enable Increment/decrement of the Wiper Counter
Register
Read Status (WIP bit)
0
0
Read the status of the internal write cycle, by check-
ing the WIP bit.
FN8195.0
7
March 7, 2005
X9420
Instruction Format
Notes: (1) “A1 ~ A0”: stands for the device addresses sent by the master.
(2) WPx refers to wiper position data in the Wiper Counter Register
“I”: stands for the increment operation, SI held HIGH during active SCK phase (high).
(3) “D”: stands for the decrement operation, SI held LOW during active SCK phase (high).
Read Wiper Counter Register (WCR)
device type
identifier
device
addresses
instruction
opcode
wiper position
(sent by X9420 on SO)
CS
CS
Falling
Edge
Rising
Edge
W W W W W W
0 P P P P P P
A
0
0
1
0
1
1
1
0
1
0
0
1
0
0
0
0
0
0
0
0
0
0
5
4 3 2 1 0
Write Wiper Counter Register (WCR)
device type
identifier
device
instruction
opcode
Data Byte
(sent by Host on SI)
addresses
CS
Falling
Edge
CS
Rising
Edge
W W W W W W
0 P P P P P P
A
0
0
1
0
1
1
1
0
1
0
1
0
5
4 3 2 1 0
Read Data Register (DR)
Read the contents of the Register pointed to by R1 - R0.
device type
identifier
device
addresses
instruction
opcode
register
addresses
Data Byte
(sent by X9420 on SO)
CS
CS
Falling
Edge
Rising
Edge
W W W W W W
0 0 0 0 P P P P P P
A
0
R R
0
1
0
1
1
1
0
1
0
1
1
1
0
5
4 3 2 1 0
Write Data Register (DR)
Write a new value to the Register pointed to by R1 - R0.
device type
identifier
device
addresses
instruction
opcode
register
addresses
Data Byte
(sent by host on SI)
CS
Falling
Edge
CS
Rising
Edge
HIGH-VOLTAGE
WRITE CYCLE
W W W W W W
0 P P P P P P
A
0
R R
0
1
0
1
1
1
0
1
1
0
0
0
0
0
1
0
5
4 3 2 1 0
Transfer Data Register (DR) to Wiper Counter Register (WCR)
Transfer the contents of the Register pointed to by R1 - R0 to the WCR.
device type
identifier
device
addresses
instruction
opcode
register
addresses
CS
Falling
Edge
CS
Rising
Edge
A
0
R R
0
1
0
1
1
1
0
1
1
0
1
0 0
1
0
FN8195.0
8
March 7, 2005
X9420
Transfer Wiper Counter Register (WCR) to Data Register (DR)
device type
identifier
device
addresses
instruction
opcode
register
addresses
CS
Falling
Edge
CS
Rising
Edge
HIGH-VOLTAGE
WRITE CYCLE
A
0
R R
0
1
0
1
1
1
0
1
1
1
0
0 0
1
0
Increment/Decrement Wiper Counter Register (WCR)
device type
identifier
device
addresses
instruction
opcode
increment/decrement
(sent by master on SDA)
CS
Falling
Edge
CS
Rising
Edge
A
0
0
1
0
1
1
1
0
0
0
1
0
0
0
0
0 I/D I/D
.
.
.
.
I/D I/D
Read Status
device type
identifier
device
addresses
instruction
opcode
Data Byte
(sent by X9420 on SO)
CS
CS
Falling
Edge
Rising
Edge
W
I
P
A
0
0
1
0
1
1
1
0
0
1
0
1
0
0
0
1
0
0
0
0
0
0
0
FN8195.0
9
March 7, 2005
X9420
ABSOLUTE MAXIMUM RATINGS
COMMENT
Temperature under bias.................... -65°C to +135°C
Storage temperature ......................... -65°C to +150°C
Voltage on SCK, SCL or any
Stresses above those listed under “Absolute Maximum
Ratings” may cause permanent damage to the device.
This is a stress rating only; functional operation of the
device (at these or any other conditions above those
listed in the operational sections of this specification)
is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect device
reliability.
address input with respect to V ........... -1V to +7V
SS
Voltage on V+ (referenced to V )........................10V
SS
Voltage on V- (referenced to V )........................-10V
SS
(V+) - (V-) ..............................................................12V
Any V /R , V /R , V /R ........................... V- to V+
H
H
L
L
W
W
Lead temperature (soldering, 10 seconds)........ 300°C
(10 seconds)..................................................±6mA
I
W
RECOMMENDED OPERATING CONDITIONS
Temp
Min.
0°C
Max.
+70°C
+85°C
Device
X9420
Supply Voltage (V ) Limits
CC
Commercial
Industrial
5V ± 10%
-40°C
X9420-2.7
2.7V to 5.5V
ANALOG CHARACTERISTICS (Over recommended operating conditions unless otherwise stated.)
Limits
Symbol
R
Parameter
End to End Resistance
Power Rating
Min.
Typ.
Max. Units
Test Conditions
25°C, each pot
±20
50
%
mW
mA
Ω
TOTAL
I
Wiper Current
±3
W
R
Wiper Resistance
150
40
250
Wiper Current = ± 1mA,
V+/V- = ±3V
W
100
Ω
Wiper Current = ± 1mA,
V+/V- = ±5V
Vv+
Vv-
Voltage on V+ Pin
Voltage on V- Pin
X9420
+4.5
+2.7
-5.5
-5.5
V-
+5.5
+5.5
-4.5
-2.7
V+
V
X9420-2.7
X9420
V
X9420-2.7
V
Voltage on any V /R , V /R , V /R
V
dBV
%
TERM
H
H
L
L
W
W
Noise
-140
1.6
Ref: 1kHz
(4)
Resolution
See Note 5
(1)
(3)
Absolute Linearity
(2)
±1
MI
V
V
- V
w(n)(expected)
]
w(n) + MI
w(n)(actual)
- [V
(3)
MI
Relative Linearity
Temperature Coefficient of R
±0.2
w(n + 1)
±300
ppm/°C See Note 5
±20 ppm/°C See Note 5
TOTAL
Ratiometric Temperature Coefficient
Potentiometer Capacitances
Rh, RI, Rw leakage current
C /C /C
10/10/25
0.1
pF
µA
See Circuit #3
H
L
W
I
10
Vin = V- to V+. Device is in
stand-by mode.
AL
Notes: (1) Absolute Linearity is utilized to determine actual wiper voltage versus expected voltage as determined by wiper position when used as
a potentiometer.
(2) Relative Linearity is utilized to determine the actual change in voltage between two successive tap positions when used as a potenti-
ometer. It is a measure of the error in step size.
(3) MI = RTOT/63 or (V - V )/63, single pot.
H
L
(4) Typical = Individual array resolution.
FN8195.0
10
March 7, 2005
X9420
D.C. OPERATING CHARACTERISTICS (Over the recommended operating conditions unless otherwise specified.)
Limits
Symbol
Parameter
Min.
Typ.
Max.
Units
Test Conditions
I
V
V
Supply Current (Active)
400
µA
f = 2MHz, SO = Open,
SCK
CC1
CC
Other Inputs = V
SS
I
Supply Current
1
mA
f
= 2MHz, SO = Open,
CC2
CC
SCK
Other Inputs = V
(Non-volatile Write)
SS
I
V
Current (Standby)
1
µA
µA
µA
V
SCK = SI = V , Addr. = V
SS SS
SB
CC
I
Input Leakage Current
Output Leakage Current
Input HIGH Voltage
Input LOW Voltage
10
10
V
V
= V to V
SS CC
LI
IN
I
= V to V
SS CC
LO
OUT
V
V
x 0.7
V
+ 0.5
IH
CC
-0.5
CC
V
V
x 0.1
V
IL
CC
0.4
V
Output LOW Voltage
V
I
= 3mA
OL
OL
ENDURANCE AND DATA RETENTION
Parameter
Minimum Endurance
Data Retention
Min.
Units
100,000
100
Data Changes per Bit per Register
Years
CAPACITANCE
Symbol
Test
Output Capacitance (SO)
Max.
Units
pF
Test Conditions
= 0V
(5)
C
8
6
V
OUT
OUT
V = 0V
IN
(5)
C
Input Capacitance (A0, SI, and SCK)
pF
IN
POWER-UP TIMING
Symbol
Parameter
Max.
1
Max.
1
Units
ms
(6)
t
Power-up to Initiation of Read Operation
Power-up to Initiation of Write Operation
PUR
(6)
t
5
5
ms
PUW
t V
V
Power-up Ramp
0.2
50
V/msec
R CC
CC
POWER-UP REQUIREMENTS (Power-up sequencing can affect correct recall of the wiper registers)
The preferred power-on sequence is as follows: First V , then V+ and V-, and then the potentiometer pins, R , R ,
CC
and R . Voltage should not be applied to the potentiometer pins before V+ or V- is applied. The V
H
L
ramp rate
W
CC
line should be held to <100mV if possible.
specification should be met, and any glitches or slope changes in the V
CC
If V
powers down, it should be held below 0.1V for more than 1 second before powering up again in order for
CC
proper wiper register recall. Also, V
should not reverse polarity by more than 0.5V. Recall of wiper position will not
CC
be complete until V , V+ and V- reach their final value.
CC
Notes: (5) This parameter is periodically sampled and not 100% tested.
(6) t
and t
are the delays required from the time the third (last) power supply (V , V+ or V-) is stable until the specific instruction
PUR
PUW CC
can be issued. These parameters are periodically sampled and not 100% tested.
FN8195.0
11
March 7, 2005
X9420
A.C. TEST CONDITIONS
EQUIVALENT A.C. LOAD CIRCUIT
Input pulse levels
V
x 0.1 to V
x 0.5
x 0.9
CC
CC
10ns
5V
Input rise and fall times
Input and output timing level
1533Ω
V
CC
SDA Output
100pF
AC TIMING
Symbol
Parameter
Min.
Max.
Units
MHz
ns
ns
ns
ns
ns
ns
ns
µs
µs
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
µs
ns
ns
f
SSI/SPI Clock Frequency
SSI/SPI Clock Cycle Time
SSI/SPI Clock High Time
SSI/SPI Clock Low Time
Lead Time
2.0
SCK
t
500
200
200
250
250
50
CYC
t
WH
t
WL
t
LEAD
t
Lag Time
LAG
t
SI, SCK, HOLD and CS Input Setup Time
SI, SCK, HOLD and CS Input Hold Time
SI, SCK, HOLD and CS Input Rise Time
SI, SCK, HOLD and CS Input Fall Time
SO Output Disable Time
SU
t
50
H
t
2
RI
t
2
FI
t
0
0
500
100
DIS
t
SO Output Valid Time
V
t
SO Output Hold Time
HO
RO
t
SO Output Rise Time
50
50
t
SO Output Fall Time
FO
t
HOLD Time
400
100
100
HOLD
t
HOLD Setup Time
HSU
t
HOLD Hold Time
HH
t
HOLD Low to Output in High Z
HOLD High to Output in Low Z
100
100
20
HZ
t
LZ
T
Noise Suppression Time Constant at SI, SCK, HOLD and CS inputs
CS Deselect Time
I
t
2
0
0
CS
t
WP, A0 and A1 Setup Time
WPASU
t
WP, A0 and A1 Hold Time
WPAH
FN8195.0
March 7, 2005
12
X9420
HIGH-VOLTAGE WRITE CYCLE TIMING
Symbol Parameter
Typ.
Max.
Units
t
High-voltage Write Cycle Time (Store Instructions)
5
10
ms
WR
XDCP TIMING
Symbol
Parameter
Min. Max. Units
t
Wiper Response Time After The Third (Last) Power Supply Is Stable
Wiper Response Time After Instruction Issued (All Load Instructions)
10
10
µs
µs
ns
WRPO
t
WRL
t
Wiper Response Time From An Active SCL/SCK Edge (Increment/Decrement
Instruction)
450
WRID
SYMBOL TABLE
WAVEFORM
INPUTS
OUTPUTS
Must be
steady
Will be
steady
May change
from Low to
High
Will change
from Low to
High
May change
from High to
Low
Will change
from High to
Low
Don’t Care:
Changes
Allowed
Changing:
State Not
Known
N/A
Center Line
is High
Impedance
FN8195.0
13
March 7, 2005
X9420
TIMING DIAGRAMS
Input Timing
t
CS
CS
t
t
t
LAG
LEAD
t
CYC
SCK
...
WH
t
t
FI
t
RI
t
t
WL
SU
H
...
MSB
LSB
SI
High Impedance
SO
Output Timing
CS
SCK
SO
...
...
t
t
t
DIS
V
HO
MSB
LSB
ADDR
SI
Hold Timing
CS
SCK
SO
t
t
HH
HSU
...
t
t
FO
RO
t
t
LZ
HZ
SI
t
HOLD
HOLD
FN8195.0
14
March 7, 2005
X9420
XDCP Timing (for All Load Instructions)
CS
SCK
...
...
t
WRL
MSB
LSB
SI
V
W
High Impedance
SO
XDCP Timing (for Increment/Decrement Instruction)
CS
SCK
...
t
WRID
...
V
W
...
ADDR
Inc/Dec
SI
Inc/Dec
High Impedance
SO
Write Protect and Device Address Pins Timing
(Any Instruction)
CS
t
t
WPAH
WPASU
WP
A0
A1
FN8195.0
15
March 7, 2005
X9420
APPLICATIONS INFORMATION
Electronic potentiometers provide three powerful application advantages: (1) the variability and reliability of a solid-
state potentiometer, (2) the flexibility of computer-based digital controls, and (3) the retentivity of nonvolatile memory
used for the storage of multiple potentiometer settings or data.
Basic Configurations of Electronic Potentiometers
V
R
V
R
V
H
V
W
V
L
I
Three terminal Potentiometer;
Variable voltage divider
Two terminal Variable Resistor;
Variable current
Basic Circuits
Buffered Reference Voltage
Cascading Techniques
Noninverting Amplifier
R
+5V
1
+V
+V
+V
LM308A
V
+
–
S
+5V
V
O
X
V
OP-07
W
+
–
V
-5V
W
V
= V
W
OUT
V
W
R
2
+V
-5V
R
1
V
W
V
= (1+R /R )V
2 1 S
(a)
(b)
O
Offset Voltage Adjustment
Comparator with Hysterisis
Voltage Regulator
R
R
2
1
V
–
+
S
V
V (REG)
O
317
IN
V
V
S
O
100kΩ
R
1
–
+
V
O
I
adj
TL072
R
R
1
2
R
2
10kΩ
10kΩ
+12V
V
V
= {R /CR +R } V (max)
1 1 2 O
UL
LL
10kΩ
-12V
= {R /CR +R } V (min)
V
(REG) = 1.25V (1+R /R )+I
R
adj 2
1
1
2
O
O
2
1
FN8195.0
March 7, 2005
16
X9420
PACKAGING INFORMATION
16-Lead Hermetic Dual In-Line Package Type D
0.735 (18.67)
0.775 (19.69)
0.310 (7.87)
0.220 (5.59)
Pin 1
0.005 (0.13) Min.
0.700 (17.78)
Ref.
0.098 (2.49)
––
Seating
Plane
0.200 (5.08)
––
0.070 (1.78)
0.015 (0.38)
0.200 (5.08)
0.150 (3.81) Min.
0.125 (3.18)
0.065 (1.65)
0.023 (0.58)
0.110 (2.79)
0.090 (2.29)
0.038 (0.97)
0.014 (0.36)
Typ. 0.100 (2.54)
Typ. 0.060 (1.52)
Typ. 0.018 (0.46)
0.320 (8.13)
0.290 (7.37)
Typ. 0.311 (7.90)
0°
15°
0.015 (0.38)
0.008 (0.20)
NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS)
FN8195.0
17
March 7, 2005
X9420
PACKAGING INFORMATION
16-Lead Plastic SOIC (300 Mil Body) Package Type S
0.290 (7.37)
0.299 (7.60)
0.393 (10.00)
0.420 (10.65)
PIN 1 INDEX
PIN 1
0.014 (0.35)
0.020 (0.51)
0.403 (10.2 )
0.413 ( 10.5)
(4X) 7°
0.092 (2.35)
0.105 (2.65)
0.003 (0.10)
0.012 (0.30)
0.050 (1.27)
0.010 (0.25)
0.050" Typical
X 45°
0.020 (0.50)
0° - 8 °
0.050"
0.0075 (0.19)
0.010 (0.25)
Typical
0.420"
0.015 (0.40)
0.050 (1.27)
0.030" Typical
16 Places
FOOTPRINT
NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS)
FN8195.0
18
March 7, 2005
X9420
PACKAGING INFORMATION
14-Lead Plastic, TSSOP, Package Type V
.025 (.65) BSC
.169 (4.3)
.177 (4.5)
.252 (6.4) BSC
.193 (4.9)
.200 (5.1)
.047 (1.20)
.0075 (.19)
.0118 (.30)
.002 (.05)
.006 (.15)
.010 (.25)
Gage Plane
0° - 8°
Seating Plane
.019 (.50)
.029 (.75)
Detail A (20X)
.031 (.80)
.041 (1.05)
See Detail “A”
NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS)
FN8195.0
19
March 7, 2005
X9420
Ordering Information
Device
X9420
Y
P
T
V
V
Limits
CC
Blank = 5V ±10%
-2.7 = 2.7 to 5.5V
Temperature Range
Blank = Commercial = 0°C to +70°C
I = Industrial = -40°C to +85°C
M = Military = –55°C to +125°C
Package
P = 16-Lead Plastic DIP
S = 16-Lead SOIC
V = 14-Lead TSSOP
Potentiometer Organization
W = 10K
Y = 2.5K
All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems.
Intersil Corporation’s quality certifications can be viewed at www.intersil.com/design/quality
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without
notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and
reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result
from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.
For information regarding Intersil Corporation and its products, see www.intersil.com
FN8195.0
20
March 7, 2005
相关型号:
X9420WP16Z
10K DIGITAL POTENTIOMETER, 3-WIRE SERIAL CONTROL INTERFACE, 64 POSITIONS, PDIP16, PLASTIC, DIP-16
RENESAS
©2020 ICPDF网 联系我们和版权申明