NCV881930 [ONSEMI]
Low Quiescent Current 410kHz Automotive Synchronous Buck Controller;型号: | NCV881930 |
厂家: | ONSEMI |
描述: | Low Quiescent Current 410kHz Automotive Synchronous Buck Controller |
文件: | 总29页 (文件大小:482K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
Low Quiescent Current
410ꢀkHz Automotive
Synchronous Buck Controller
NCV881930
The NCV881930 is a 410 kHz fixed−frequency low quiescent
current buck controller with spread spectrum that operates up to 38 V
(typical). It may be synchronized to a clock or to separate
NCV881930. Peak current mode control is employed for fast transient
response and tight regulation over wide input voltage and output load
ranges. Feedback compensation is internal to the device, permitting
design simplification. The NCV881930 is capable of converting from
an automotive input voltage range of 3.5 V (4.5 V during startup) to
18 V at a constant base switching frequency. Under load dump
conditions up to 45 V the regulator shuts down. A high voltage bias
regulator with automatic switchover to an external 5 V bias supply is
used for improved efficiency. Several protection features such as
UVLO, current limit, short circuit protection, and thermal shutdown
are provided. High switching frequency produces low output voltage
ripple even when using small inductor values and an all−ceramic
output filter capacitor, forming a space−efficient switching solution.
www.onsemi.com
24
1
QFNW24 4x4, 0.5P
CASE 484AE
Note: With wettable flanks – meets JEDEC MO220
MARKING DIAGRAM
24
1
ZZZZZ
30XX
ALYWG
G
= V8819, 8819A
= 00
= Assembly Location
= Wafer Lot
= Year
= Work Week
= Pb−Free Package
(2 MHz version offered with NCV891930)
Features
• 30 mA Operating Current at No Load
• 50 mV Current Limit Sensing
• Capable of 45 V Load Dump
• Board Selectable Fixed Output Voltages with Lockout
• 410 kHz Operating Frequency
• Adaptive Non−Overlap Circuitry
• Integrated Spread Spectrum
ZZZZZ
XX
A
L
Y
W
G
(Note: Microdot may be in either location)
• Logic level Enable Input Can be Tied Directly to Battery
• Short Circuit Protection Pulse Skip
• Battery Monitoring for UVLO and Overvoltage Protection
• Thermal Shutdown (TSD)
PIN CONNECTIONS
(Top View)
• Adjustable Soft−Start
• SYNCI, SYNCO, Enable, RSTB, ROSC
• QFN Package with Wettable Flanks (pin edge plating)
• NCV Prefix for Automotive and Other Applications Requiring
Unique Site and Control Change Requirements; AEC−Q100
• This Device is Pb−Free, Halogen Free/BFR Free and is RoHS
Compliant
24
23
22
21
20
19
18
V_CS
CSP
CSN
VOUT
NC
1
2
3
4
5
6
VDRV
VIN
17
16
15
14
13
DBIAS
VSEL
V_SO
GND
Typical Applications
EN
SYNCO
• Radio and Infotainment
• Instrumentations & Clusters
• ADAS (safety applications)
• Telematics
*For additional information on our Pb−Free strategy and soldering details, please
download the ON Semiconductor Soldering and Mounting Techniques
Reference Manual, SOLDERRM/D.
7
8
9
10
11
12
ORDERING INFORMATION
See detailed ordering and shipping information on page 27 of
this data sheet.
© Semiconductor Components Industries, LLC, 2018
1
Publication Order Number:
April, 2020 − Rev. 3
NCV881930/D
NCV881930
VIN
+
VIN
−
6
5
4
3
2
1
BST
7
8
9
NC
24
Q1
NVMFS5C460NL
CBST
NCV881930
ROSC
GH
23
ROSC
RS
VSW
GL
SSC
GND
22
21
L
Q2
+
NVMFS5C460NL
C
10
11
12
GND
VOUT
PGND
RSTB
VOUT
20
19
−
VCCEXT
SYNCI
13 14 15 16 17 18
RSYNCI
VIN
Figure 1. 5 V Application Schematic Example
VIN
+
VIN
−
6
5
4
3
2
1
BST
7
8
9
24
NC
Q1
Q2
NVMFS5C460NL
CBST
NCV881930
ROSC
GH
23
ROSC
RS
VSW
GL
SSC
GND
22
21
L
+
NVMFS5C460NL
C
10
11
12
GND
VOUT
PGND
RSTB
VOUT
20
19
−
VCCEXT
SYNCI
13 14 15 16 17 18
RSYNCI
Open
or +5V
VIN
Figure 2. 3.3 V Application Schematic Example
www.onsemi.com
2
NCV881930
BST
24
VCCEXT
19
VDRV
18
VIN
17
LDO
5 V LDO
13
12
8
BYPASS
SYNC0
SYNCI
ROSC
23
22
GH
S
R
Q
Q
MIN
ON TIME
VSW
VDRV
NON
OVERLAP
21 GL
OSC
20
PGND
14
16
1
V_SO
DBIAS
V_CS
EN
PWMOUT
Current Limit
VNCL
INTERNAL
RAILS
SYNCI
PWM/
PULSE SKIP
FB
2
3
4
CSP
CSN
BANDGAP
6
VPCL
SLOPE
COMP
TSD
OVSD
UVLO
∑
CSA
FAULT
VOUT
VREF
SOFTSTART
+
VCOMP
FB
−
Z
RSTB
15 VSEL
11
10
9
RSTB
SSC
GND
Figure 3. Simplified Block Diagram
www.onsemi.com
3
NCV881930
Table 1. PIN FUNCTION DESCRIPTION
Pin No.
QFN24
Pin Name
Description
1
V_CS
Supply input for the internal current sense amplifier. Not intended for external use. Application
board requires a 0.1 mF decoupling capacitor located next to IC referenced to quiet GND.
2
3
4
CSP
CSN
Differential current sense amplifier non−inverting input.
Differential current sense amplifier inverting input.
VOUT
SMPS’s voltage feedback. Inverting input to the voltage error amplifier. Connect VOUT to
nearest point−of−load.
5
6
NC
EN
No connection (Note 1)
Logic level inputs for enabling the controller. May be connected to battery.
No Connection (Note 1)
7
NC
8
ROSC
SSC
GND
RSTB
SYNCI
Use a resistor to ground to raise the frequency above default value.
Soft−start current source output. A capacitor to ground sets the soft−start time.
Signal ground. Ground reference for the internal logic, analog circuitry and the compensators.
Reset with adjustable delay. Goes low when the output is out of regulation.
9
10
11
12
A logic low enables Low I capable operating mode. External synchronization is realized with
Q
an external clock. A logic high enables continuous synchronous operating mode (low I mode
Q
is disabled). Ground this pin if not used.
13
SYNCO
Synchronization output active in synchronous operation mode. Refer to table for activation
delay when coming out of low I mode. Connecting to the SYNCI pin of a downstream
Q
NCV881930 results in synchronized operation.
14
15
V_SO
VSEL
Supply voltage for the SYNCO output driver. Not intended for external use. Application board
requires a 0.1 mF decoupling capacitor located next to IC referenced to quiet GND.
Output programmed to VSEL_LO when connected to ground or when pin is not connected.
Output programmed to VSEL_HI when connected to DBIAS via a 10 kW resistor (optional).
Voltage setting option will be latched prior to PWM soft−start. Latch will be reset whenever the
EN pin is toggled or during a UVLO event.
16
DBIAS
IC internal power rail. Not intended for external use other than for VSEL. Application board
requires a 0.1 mF decoupling capacitor located next to IC referenced to quiet GND.
17
18
VIN
Input voltage for controller, may be connected to battery.
VDRV
5 V linear regulator supply for powering NFET gate drive circuitry and supply for bootstrap
capacitor.
19
20
21
22
23
24
VCCEXT
PGND
GL
External 5 V bias supply. Overrides internal high voltage LDO when used. Application board
requires a 1 mF decoupling capacitor located next to IC referenced to PGND.
Power ground. Ground reference for the high−current path including the N−FETs and output
capacitor.
Push−pull driver output that swings between VDRV and PGND to drive the gate of an external
low side N−FET of the synchronous buck power supply.
VSW
GH
Terminal of the high side push−pull gate driver connected to the source of the high side N−FET
of the synchronous buck power supply.
Push−pull driver output that swings between SW and BST to drive the gate of an external high
side N−FET of the synchronous buck power supply.
BST
The BST pin is the supply rail for the gate drivers. A 0.1 mF capacitor must be connected be-
tween this pin and the VSW pin. Bootstrap pin to be connected with an external capacitor for
powering the high side NFET gate with SW + (VDRV – 0.5 V) and PGND. Blocking diode is
internal to the IC.
EPAD
Connect to pin 20 (electrical ground) and to a low thermal resistance path to the environment.
1. True no connect. Printed circuit board traces are allowable.
www.onsemi.com
4
NCV881930
Table 2. MAXIMUM RATINGS (Voltages with respect to GND unless otherwise indicated)
Rating
Symbol
EN, VIN, V_CS
VSW
Value
Unit
V
DC Supply Voltage (Note 2)
−0.3 to 45
Pin Voltage
t ≤ 50 ns
−0.3 to 40
−2
V
Pin Voltage
GH, BST
−0.3 to 45
−0.3 to 7 V with respect to VSW
V
Pin Voltage
Pin Voltage
Pin Voltage
Pin Voltage
CSN, CSP, VOUT
VDRV, GL, VCCEXT
RSTB, SYNCI
−0.3 to 10
−0.3 to 7
−0.3 to 6
−0.3 to 3.6
V
V
V
V
DBIAS, ROSC, SSC,
SYNCO, V_SO, VSEL
Operating Junction Temperature
Storage Temperature Range
T
−40 to 150
°C
°C
kV
−
J(max)
T
−65 to 150
STG
ESD Capability, Human Body Model (Note 3)
Moisture Sensitivity Level
ESD
2
1
HBM
MSL
Lead Temperature Soldering
Reflow (SMD Styles Only), Pb−Free Versions (Note 4)
T
SLD
260
°C
Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality
should not be assumed, damage may occur and reliability may be affected.
2. Refer to ELECTRICAL CHARACTERISTICS, RECOMMENDED OPERATING RANGES and/or APPLICATION INFORMATION for Safe
Operating parameters.
3. This device series incorporates ESD protection and is tested by the following methods:
ESD Human Body Model tested per AEC−Q100−002 (EIA/JESD22−A114).
4. For information, please refer to our Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.
Table 3. THERMAL CHARACTERISTICS
Rating
Symbol
Value
Unit
Thermal Characteristics (Note 5)
°C/W
Thermal Resistance, Junction−to−Ambient (Note 6)
R
50
13
θJA
JT
Thermal Characterization Parameter, Junction−to−Top (Note 6)
y
5. Refer to ELECTRICAL CHARACTERISTICS, RECOMMENDED OPERATING RANGES and/or APPLICATION INFORMATION for Safe
Operating parameters.
2
6. Values based on copper area of 600 mm , 4 layer PCB, 0.062 inch FR−4 board with 2 oz. copper on top/bottom layers and 1 oz. copper on
the inside layers in a still air environment with T = 25°C.
A
Table 4. ELECTRICAL CHARACTERISTICS
(V = V
= V = 4.5 V to 37 V, V
= V
+ (V
– 0.5 V), C
= 0.1 mF, C
= 1 mF. Min/Max values are valid for the
EN
BAT
IN
BST
SW
DRV
BST
DRV
°
°
temperature range −40 C < T < 150 C unless noted otherwise, and are guaranteed by test, design or statistical correlation.
J
Parameter
VIN_LOW
Test Conditions
Symbol
Min
Typ
Max
Unit
VIN_low threshold
VIN falling
VIN rising
V
7.0
7.3
7.31
7.65
7.65
8.0
V
INLF
INLR
V
VIN_low hysteresis
Response time
V
INLH
0.25
0.32
5.8
0.45
V
−
−
ms
SPREAD SPECTRUM DEACTIVATION (VIN_HIGH)
VIN_high threshold
VIN rising
VIN falling
V
18.4
18.0
−
−
20
19.8
V
INHR
INHF
V
VIN_high hysteresis
Response time
V
FLHY
0.15
0.32
16
0.45
V
−
−
ms
www.onsemi.com
5
NCV881930
Table 4. ELECTRICAL CHARACTERISTICS
(V = V
= V = 4.5 V to 37 V, V
= V
+ (V
– 0.5 V), C
= 0.1 mF, C
= 1 mF. Min/Max values are valid for the
EN
BAT
IN
BST
SW
DRV
BST
DRV
°
°
temperature range −40 C < T < 150 C unless noted otherwise, and are guaranteed by test, design or statistical correlation.
J
Parameter
Test Conditions
Symbol
Min
Typ
Max
Unit
VIN OVERVOLTAGE SHUTDOWN MONITOR
Overvoltage stop threshold
Overvoltage hysteresis
V
V
37.0
0.5
38.0
1.0
39.0
1.5
V
V
OVSP
OVHY
QUIESCENT CURRENT
Quiescent current
VIN = 13 V, EN = 0 V, T = 25°C
I
I
−
−
−
6.0
6.0
30
−
mA
mA
mA
J
Q,SLEEP
°
VIN = 13 V, EN = 0 V, −40°C < T < 125 C
10
40
J
Q,SLEEP
VIN = 13 V, EN = 5 V, No switching,
I
Q,OFF
°
T = 25 C
J
VIN = 13 V, 100 mA load, VOUT = 5 V,
I
−
82
100
mA
Q100
VCCEXT = VOUT, EN = VIN,
T
= 25°C
ambient
(Not production tested. Measured on demo
board, refer to application note section)
DBIAS
DBIAS voltage
C
= 0.1 mF
V
DBIAS
2.0
−
2.4
V
DBIAS
UNDERVOLTAGE LOCKOUT (Note 8)
UVLO start threshold
UVLO stop threshold
UVLO hysteresis
V
IN
V
IN
rising
V
V
4.0
3.2
−
−
−
4.5
3.5
−
V
V
V
UVST
UVSP
UVHY
falling
V
0.9
ENABLE
Logic low threshold voltage
Logic high threshold voltage
Enable pin input Current
OUTPUT VOLTAGE
Will be disabled at maximum value
Will be enabled at minimum value
V
0
1.4
−
−
−
0.8
−
V
V
ENLO
V
ENHI
V
EN
= 5 V
E
0.125
0.26
mA
I,EN
Output voltage during regulation IOUT > 100 mA
NCV881930MW00R2G/A2RG
V
V
OUT,REG
3.3 V (VSEL = GND)
5.0 V (VSEL = DBIAS)
3.234
4.90
3.30
5.00
3.366
5.10
VOUT−GND resistance
EN = V , V > 4.5 V
ENLO IN
R
70
100
130
W
ENLO,VOUT
VSEL
VSEL input low threshold
voltage
V
0
2.0
−
−
−
0.8
3.3
V
V
LVSEL
VSEL input high threshold
voltage
V
HVSEL
VSEL pin input current
VSEL = DBIAS
V
0.25
0.37
mA
I,SEL
RESET
Reset threshold 1
(as a function of VOUT)
VOUT decreasing
VOUT increasing
K
90
90.5
92.5
−
95
97
%
UVFAL
UVRIS
K
Reset hysteresis (ratio of VOUT)
Noise−filtering delay
K
0.5
5
−
−
2
%
RES_HYS
RES_FILT
t
25
ms
Reset delay time
I
I
I
= 1 mA
= 500 mA
= 100 mA
t
−
4
17
1.0
5
24
−
6
32
ms
ms
ms
RSTB
RSTB
RSTB
RESET
Reset delay modes
Power good mode (no delay)
Delay mode
(see Detailed Operating Description)
1000
−
−
−
−
600
mA
www.onsemi.com
6
NCV881930
Table 4. ELECTRICAL CHARACTERISTICS
(V = V
= V = 4.5 V to 37 V, V
= V
+ (V
– 0.5 V), C
= 0.1 mF, C
= 1 mF. Min/Max values are valid for the
EN
BAT
IN
BST
SW
DRV
BST
DRV
°
°
temperature range −40 C < T < 150 C unless noted otherwise, and are guaranteed by test, design or statistical correlation.
J
Parameter
Test Conditions
Symbol
Min
Typ
Max
Unit
RESET
Reset output low level
I
= 1 mA
V
RESL
−
−
0.4
V
RSTB
Reset threshold 2
(as a function of VOUT)
VOUT increasing
VOUT decreasing
K
105
104
106.5
106.5
110
109
%
OVRIS
K
OVFAL
VOUT Output Clamp Current
ERROR AMPLIFIER
VOUT = V
+ 10%
I
0.5
1.0
1.5
mA
OUT,reg(typ)
CL,OUT
Transconductance (Note 3)
Compensation network
Internal to IC
Internal to IC
g
−
26.6
−
mS
kW
M,OTA
R
C
COMP,OTA
NCV881930MW00DRG
3.3 V
5.0 V
−
−
293
347
−
−
Internal to IC
−
190
−
pF
COMP,OTA
(refer to application note section for die
distributed capacitance modeling information)
Internal to IC
R
−
−
56.7
4.1
−
−
MW
0,OTA
Slope compensation
OSCILLATOR
S
a
mV/ms
Switching frequency
4.5 V < VIN < V
, R
= open
f
369
471
0.36
−
410
512
0.40
49
451
574
0.44
75
kHz
kHz
V
OVSP OSC
SW
Switching frequency – R
4.5 V < VIN < V
/V
, R
= 9.01 kW
f
ROSC
OSC
INHR INHF OSC
R
reference voltage
R
= 9.01 kW
V
ROSC
OSC
OSC
Minimum off time
t
ns
OFF,MIN
SPREAD SPECTRUM
Modulation Frequency Range
SYNCHRONIZATION
V
/V
< VIN < V
/V
f
f
sw
−
f +14%
sw
kHz
INLF INLR
INHR INHF
MOD
SYNCO output pulse duty ratio
SYNCO output pulse fall time
SYNCO output pulse rise time
SYNCO Logic High
C
C
C
= 40 pF, SYNCI = 0 or SYNCI = 1
= 40 pF, 90% to 10%
D
40
−
−
4.7
7.0
−
60
−
%
ns
ns
V
LOAD
LOAD
(SYNC)
t
R(SYNC)
= 40 pF, 10% to 90%
t
−
−
LOAD
F(SYNC)
SYNCOHI
SYNCOLO
I
I
= 100 mA source current
= 2 mA sink current
V
2.2
−
3.45
0.4
SYNCO
SYNCO
SYNCO Logic Low
V
−
V
SYNCI pull−down resistance
R
50
0
100
−
200
0.8
kW
V
SYNCI
SYNCI input low threshold
voltage
V
LSYNCI
HSYNCI
HSYNCI
SYNCI input high threshold
voltage
V
2.0
−
5.5
V
SYNCI high pulse width
External SYNCI Frequency
Master Reassertion Time
t
100
369
−
−
−
ns
kHz
ms
f
512
SYNCI
Time from last rising SYNCI edge to first un−
synchronized turn−on.
t
l(SYNC)
SYNCI = VLSYNCI after falling SYNCI edge
SYNCI = VHSYNCI after falling SYNCI edge
−
−
6.10
8.54
−
−
SOFT−START CURRENT
Soft−start charge current
Soft−start complete threshold
I
6.9
10
14.3
mA
SS
V
−
1.0
−
V
SS
www.onsemi.com
7
NCV881930
Table 4. ELECTRICAL CHARACTERISTICS
(V = V
= V = 4.5 V to 37 V, V
= V
+ (V
– 0.5 V), C
= 0.1 mF, C
= 1 mF. Min/Max values are valid for the
EN
BAT
IN
BST
SW
DRV
BST
DRV
°
°
temperature range −40 C < T < 150 C unless noted otherwise, and are guaranteed by test, design or statistical correlation.
J
Parameter
SOFT−START CURRENT
Soft−start delay
Test Conditions
Symbol
Min
Typ
Max
Unit
From EN = 1 until start of charging of soft−
start capacitor
(DBIAS external capacitor = 0.1 mF)
t
−
240
−
ms
SSDLY
PEAK CURRENT LIMITS
Positive current limit threshold
voltage
0 ≤ (CSP – CSN) ≤ 200 mV
V
V
45
48
50
55
mV
mV
PCL,N
1.2 V ≤ CSN ≤ 10.0 V, VIN < VIN_HIGH
0 ≤ (CSP – CSN) ≤ 200 mV
53.3
58.7
PCL,H
1.2 V ≤ CSN ≤ 10.0 V, VIN > V
INH
(Guaranteed by design)
Current limit response time
Comparator tripped until GH falling edge,
(V – V ) = V + 5 mV
t
CL
−
39
125
ns
CSP
CSN
CL(typ)
Negative current limit threshold
voltage
−200 mV ≤ (CSP – CSN) ≤ 0
1.2 V ≤ CSN ≤ 10.0 V
V
NCL
−20.5
−35.0
−52.0
mV
Common−mode range
−
−
−
VOUT
0.1
−
1.0
−
V
CSP input bias source current
CSN input bias source current
GATE DRIVERS
mA
mA
I
30
BIAS,CSN
GH sourcing ON resistance
GH sinking ON resistance
GH−VSW resistance
V
– V = 2 V
R
GHSOURCE
1.6
1.3
−
2.5
2.5
20
5.3
4.3
−
W
W
BST
GH
V
GH
– V
= 2 V
R
SW
GHSINK
GH,VSW
R
kW
W
GL sourcing ON resistance
GL sinking ON resistance
GL−PGND resistance
V
V
– V = 2 V
R
GLSOURCE
1.6
1.3
−
2.5
2.5
20
5.3
4.3
−
VDRV
GL
= 2 V
R
W
GL
GLSINK
R
kW
GL,PGND
GATE DRIVE SUPPLY
Driving voltage dropout
Driving voltage source current
Backdrive diode voltage drop
Driving voltage
V
V
V
– V
– V
, I
= 25 mA
= 5 mA
V
DRV,DO
−
0.3
100
−
0.6
−
V
mA
V
IN
DRV VDRV
= 1 V
I
DRV
65
IN
DRV
– V , I
V
D,BD
−
0.7
DRV
VDRV
IN d,bd
I
= 0.1 – 25 mA
V
DRV
4.75
3.75
2.85
4.48
4.31
−
5.00
4.0
3.1
−
5.30
4.25
3.35
4.80
4.65
−
V
VDRV POR start threshold
VDRV POR stop threshold
LDO bypass start threshold
LDO bypass stop threshold
LDO bypass input current
(Note 8)
V
V
DRVST
DRVSP
(Note 8)
V
V
VCCEXT rising
V
VCCEXT falling
−
V
Pulse−skip, VCCEXT = 5 V
VCCEXT = 5 V, VDRV load = 50 mA
3.1
1.93
mA
W
LDO bypass R
1.07
2.79
DS(on)
THERMAL SHUTDOWN
Thermal shutdown threshold
Thermal shutdown hysteresis
T rising
T
155
5
170
15
190
20
°C
°C
J
SD
T
SD,HYS
T falling
J
Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless noted. Product
performance may not be indicated by the Electrical Characteristics if operated under different conditions.
7. Spread spectrum function will be disabled when IC operated using external frequency synchronization.
8. Operating with VIN near IC UVLO thresholds may result in insufficient gate drive voltage drive amplitude to permit switching of external
MOSFETs. Use of an external bias voltage to maintain sufficient VDRV voltage may be required.
www.onsemi.com
8
NCV881930
Table 5. FUNCTIONALITY INFORMATION TABLE
SYNCI
SYNCI
Spread
Pin
Function
Spectrum
VIN (V)
Behavior
Frequency
SYNCO
ROSC
VIN < Vin_low
Logic−0
Synchronous mode, recircu-
lation FET turns−off when
−35 mV current sense volt-
age is detected.
410 kHz* or less. Minimum off−
time may be skipped depending
on VIN, output voltage option
and operating current.
Disabled
Enabled,
410 kHz
Disabled
Disabled
Logic−1
Pulse skip not allowed when
VIN < Vin_low.
F
F
if minimum off−time is
not skipped
Enabled
Disabled
F
sync
sync
sync
Vin_low < VIN
< Vin_high
(No Pulse Skip
Condition)
Logic−0
Synchronous mode, recircu-
lation FET turns−off when
when < 0 V current sense
voltage is detected.
f
with spread spectrum.
Enabled,
follows
spread
Enabled
(When exiting
Pulse Skip
Enabled
(Disabled
during
ROSC
Upon exiting Pulse Skip mode,
first 1−3 pulses 103 kHz fol-
lowed by 410 kHz pulses.
spectrum
mode, function 1−3 103 kHz
resumes within pulses upon
14 410 kHz
pulses)
exiting Pulse
Skip mode)
Logic−1
Forced PWM mode, recircu-
lation FET turns−off when
−35 mV current sense volt-
age is detected.
f
with spread spectrum
Disabled
Enabled
Disabled
Enabled
Enabled
Disabled
Disabled
Enabled
Disabled
Disabled
ROSC
F
sync
F
sync
F
sync
Vin_low < VIN <
Vin_high (Pulse
Skip Condition)
Logic−0
Pulse skip mode
Disabled
410 kHz
Disabled
VIN > Vin_high
X
Synchronous mode, recircu-
lation FET turns−off when
−35 mV current sense volt-
age is detected.
Disabled
Enabled,
410 kHz
Disabled
Disabled
Pulse skip not allowed when
VIN > Vin_high.
Soft−start
X
Forced PWM mode with
pulse skip allowed, recircula-
tion FET turns−off when
when < 0 V current sense
voltage is detected.
410 kHz
Disabled
Disabled
Disabled
Disabled
Vout undervolt-
X
X
RSTB activated
410 kHz
No PWM
No change No change in
Disabled
No PWM
No change in
behavior
age (K )
UV
in behavior
behavior
Vout overvolt-
age (K
RSB activated
No PWM
No Change
in behavior
No PWM
)
OV
*GH off pulses will be skipped to maintain output voltage regulation whenever GH t is less than t
occurs.
off
off,MIN
THERMAL CHARACTERISTICS
1
60
50
40
30
20
10
0
GL
GH
0.1
0.01
1
10
100
0
2
4
6
8
10
t
SS
(ms)
Load Capacitance (nF)
Figure 4. Soft−Start Time vs Capacitance
Figure 5. Driver Rise Time vs Load Capacitance
www.onsemi.com
9
NCV881930
THERMAL CHARACTERISTICS
90
45
40
35
30
25
20
15
10
5
85
80
75
70
65
60
55
50
45
40
35
30
25
VCCEXT = OPEN
GL
GH
0
−50 −25
0
25
50
75
100
125 150
0
2
4
6
8
10
Temperature (°C)
Load Capacitance (nF)
Figure 7. Operating Quiescent Current vs
Figure 6. Driver Fall Time vs Load Capacitance
Temperature (5 V/100 mA)
10
9
8
7
6
5
4
3
2
1
0
53
52
51
50
49
48
47
−50
−25
0
25
50
75
100
125
−50
−25
0
25
50
75
100
125
Temperature (°C)
Temperature (°C)
Figure 8. Quiescent Current (Shutdown) vs
Temperature
Figure 9. Peak Current−Limit Threshold vs
Temperature
100.5%
100.4%
410
409
408
407
406
405
404
403
402
100.3%
100.2%
100.1%
100.0%
99.9%
99.8%
99.7%
99.6%
99.5%
401
400
−50
−25
0
25
50
75
100
125
−50 −25
0
25
50
75
100
125
Temperature (°C)
Temperature (°C)
Figure 10. VREF vs Temperature
Figure 11. Oscillator Frequency vs Temperature
www.onsemi.com
10
NCV881930
THERMAL CHARACTERISTICS
4.4
4.3
4.2
4.1
29
27
25
23
21
19
17
15
GH: High to Low
GL: Low to High
VIN FALLING
VIN RISING
4.0
3.9
3.8
3.7
3.6
3.5
3.4
3.3
GH: Low to High
GL: High to Low
−50
−25
0
25
50
75
100
125
−50
−25
0
25
50
75
100
125
Temperature (°C)
Temperature (°C)
Figure 12. Non−Overlap Delay vs Temperature
Figure 13. UVLO vs Junction Temperature
5.10
5.08
5.06
5.04
5.02
5.00
4.98
4.96
4.94
4.92
4.90
24
22
20
18
16
14
12
10
8
I
= 25 mA
DRV
6
4
−50
−25
0
25
50
75
100
125
0.1
0.2
0.3
0.4
0.5
I
Temperature (°C)
RSTBx (mA)
Figure 15. Reset Delay Time vs IRSTBx
Figure 14. VDRV vs Temperature
VIN=6V
VIN=8V
VIN=18V
VIN=10V
VIN=20V
VIN=12V
VIN=22V
VIN=14V
VIN=34V
VIN=6V
VIN=16V
100
VIN=8V
VIN=18V
VIN=10V
VIN=20V
VIN=12V
VIN=22V
VIN=14V
VIN=34V
VIN=16V
100
90
80
70
60
50
40
30
90
80
70
60
50
40
30
20
20
10
0
10
0
0.01
0.1
1
10
100
1000 10000
0.01
0.1
1
10
100
1000
10000
Output Current (mA)
Output Current (mA)
Figure 16. 3.3 V Demo Board Efficiency
(SYNCI = 0 V)
Figure 17. 5 V Demo Board Efficiency
(SYNCI = 0 V)
www.onsemi.com
11
NCV881930
DETAILED OPERATING DESCRIPTION
General
♦ −10%
• Temperature tolerance
♦ −10.5% at −40 C.
Preset internal slope and feedback loop compensation
results in predetermined values for current sense resistors
and output filtering.
• DC bias voltage
A capacitor technology mix of ceramic and aluminum
polymer or solid aluminum electrolytic capacitors results in
a cost effective solution. Non−solid aluminum electrolytic
capacitors are not recommended due to their large cold
temperature ESR properties. An all ceramic solution filter
implementation using 22 mF capacitor (like the
GRJ32ER71A226KE11) was considered for Table 6 and
Table 7 for a design objective of 3% transient voltage for
a 50% load transient. Tolerances used in determining the
number of required capacitors were:
♦ −4.5% for 3.3 V, −18.8% for 5 V.
• 100 mV AC RMS voltage
♦ −10.5%
At higher currents, optimal inductor and current sense
resistor values may become limited. It may be necessary to
parallel 3 resistor values to achieve the desired current sense
resistor value. The manufacturer’s inductor tolerance and
properties must be considered when determining the current
sense resistor for desired current limiting under worst case
component values.
• Initial tolerance
Table 6. VALUE RECOMMENDATIONS
3.3 V Option
Current Sense
5 V Option
Output
Capacitance
(Ceramic) (mF)
Current
Sense
Resistor (Ω)
Output
Capacitance
(Ceramic) (mF)
Inductor
Value (mH)
Inductor
Value (mH)
Output
Current (A)
Resistor (Ω)
MOSFET
6
NVMFS5C460NL
3.3
3.3
2.2
2.2
2.2
(2x0.012)
0.006
242
286
330
352
396
4.7
3.3
3.3
3.3
2.2
(2x0.012)
0.006
198
176
264
286
286
7
NVMFS5C460NL
NVMFS5C460NL
NVMFS5C460NL
NVMFS5C460NL
(2x0.011)
0.0055
(2x0.010)
0.005
8
(2x0.009)
0.0045
(2x0.009)
0.0045
9
(2x0.008)
0.004
(2x0.008)
0.004
10
(2x0.007)
0.0035
(2x0.007)
0.0035
Input Voltage
The output voltage setting option must be selected prior to
enabling the IC via the EN pin. The voltage setting option
will be latched prior to initiation of soft−start. The voltage
option latch will be reset whenever the EN pin is toggled or
during a UVLO event.
An undervoltage lockout (UVLO) circuit monitors the
input and can inhibit switching and reset the soft−start
circuit if there is insufficient voltage for proper regulation.
Depending on the output conditions (voltage option and
loading), the NCV881930 may lose regulation and run in
drop−out mode before reaching the UVLO threshold. When
the input voltage is sufficiently low so that the part cannot
regulate due to maximum duty cycle limitation, the
high−side MOSFET can be kept on continuously for up to
8 clock cycles (19.5 ms), to help lower the minimum voltage
at which the controller loses regulation.
IC−VIN
A 1 mF decoupling capacitor is recommended between
IC−VIN and ground. PCB layout inductance separating this
decoupling capacitor and the input EMI capacitor may result
in low amplitude high−Q ringing. A 1 W damping resistor
between the PCB VIN and IC−VIN is recommended.
Switching noise will be greater at the high side drain than
at the input EMI ceramic filter capacitor. The trace providing
voltage to IC−VIN should originate from the EMI ceramic
filter capacitor.
The VOUT pin sinks 0 mA under typical conditions when
the SYNCI pin is logic−low. The VOUT pin sinks 1 mA
when any of the following conditions are present:
• SYNCI = logic−high
• SYNCI is driven by an external clock
An overvoltage monitoring circuit automatically
terminates switching and disables the output if the input
exceeds 37 V (minimum). However, the NCV881930 can
withstand input voltages up to 45 V.
Output Voltage
The output may be programmed to VSEL_LO when
VSEL is ground referenced.
When VSEL is connected to DBIAS via an optional 10 kΩ
resistor, the output voltage is programmed to VSEL_HI.
www.onsemi.com
12
NCV881930
external 5 V source may be connected to VCCEXT to permit
• VIN < VIN_low threshold
bypassing of the internal LDO (Table 7). The LDO bypass
efficiency improvement is reduced at lower currents when
the IC enters pulse−skip mode. An IC power consumption
reduction of about 100 mW has been measured on a demo
board configured with NVMFS5C460NL power transistors
at an input voltage of 13 V.
• VIN > frequency foldback threshold voltage
VCCEXT
VIN supplies VDRV and logic power via the IC’s internal
LDO. VCCEXT pin is ignored if connected to a voltage less
than 5 V or is left unconnected. For improved efficiency, an
Table 7. NCV881930MW00R2G/AR2G 5 V DEMO BOARD TYPICAL IC POWER CONSUMPTION IMPROVEMENT
VCCEXT = VOUT vs VCCCEXT = OPEN, I
> 1 A
OUT
VIN (V)
mW
6
8
10
12
14
108
16
18
8.7
33.7
58.6
83.3
131
156
Soft−Start
When the NCV881930MW00R2G/AR2G is configured
for a 5 V output (VSEL connected to DBIAS) and VCCEXT
is connected to the power supply’s output, VFB and CSN
traces must be independent from the VCCEXT power trace.
VDRV circuitry gate drive current pulses circulate through
the VCCEXT PCB trace. Voltage disturbance from the trace
parasitic layout inductance will distort CSN and IC−VOUT
measurements.
The IC structure has a 2 series anode−cathode diode path
between pins VCCEXT and VIN (Figure 18). If the
controller VIN power source is disconnected while
VCCEXT is connected to an independent external 5 V
supply, the diode path will deliver current to the converter’s
input. VIN pin may remain biased to VCCEXT minus 2
diode drops and could supply other devices sharing the same
rail as the IC. To avoid unpredictable operating behavior, the
EN pin must be set to a logic−low state to disable PWM
operation upon disconnection of the IC’s power source and
independent VCCEXT power source must be disabled if the
IC VIN rail is shared by other devices.
The NCV881930 features an externally adjustable
soft−start function, which reduces inrush current and
overshoot of the output voltage. Figure 19 shows a typical
soft−start sequence.
Soft−start is achieved by charging an external soft−start
capacitor connected to the SSC pin via an internal 10 mA
current source. Should the FB voltage slew rate be less than
that of the SSC, the SSC pin will be clamped to V(FB) +
123 mV. Once the SSC voltage is greater than 0.75 V, the
clamp is released.
During soft−start, the SYNCI function is disabled and the
controller will operate in diode−emulation mode. Pulse skip
is allowed. The logic will enable the SYNCI function once
SSC voltage exceeds 1.075 V.
Following activation of the EN pin, there will be eight
~250 ns GL pulses (102.5 kHz repetition rate) prior to
initiation of the soft−start to charge the bootstrap capacitor.
During this event, there will be no GH pulses. If VOUT is
< ~0.2 V at EN activation, the pulses are not required and the
logic may disable the eight GL pulses.
Should the power supply output voltage foldback from
current limiting, it is necessary to prevent the feedback
opamp from clamping high to avoid output overshoot when
current limiting ends. If the opamp feedback pin is less than
750 mV, the SSC pin voltage will be discharged to the
opamp feedback voltage + 123 mV (Figure 19). Voltage
returns to nominal regulation via soft−start behavior.
Figure 18. VCCEXT to VIN Diode Path
www.onsemi.com
13
NCV881930
EN
Nominal Output Voltage
75% of Nominal Voltage
VOUT
Lowest
Dominates
2.2 V
SSC −123 mV
1 V Reference
+
+
FB
−
SSC
1 V
123 mV
FB
(internal)
Figure 19. Soft−Start Behavior During Output Overload Current Limiting Event
Equation 1 t may be used to calculate soft−start time for soft−start capacitor C (Farads).
ss
ssc
1 V
10 mA
(eq. 1)
tSS + tSSDLY ) CSSC
(s)
www.onsemi.com
14
NCV881930
State Diagram
Figure 20 and Figure 21 illustrate the state diagram for the NCV881930.
EN = LOW*
Shutdown
Mode
EN = High,
OVSD:
TJ > TSD
TJ > 85°C
TJ < TSD – TSH,HYS,
Vuv < VIN < Vov
VIN > Vov
Overtemperature
Protection Circuit
Activated
UVLO:
VIN < Vuv
Fault Logic
Enabled
Vcurrent_sense > VPCL
Pulse
Skipped
SKIP GH PULSE
VCCEXT > LDO
Bypass Threshold
IC Enabled
VCCEXT < LDO
Bypass Threshold
VSEL Voltage
Option Lock
Notes
*At any state, an EN low
signal will bring the part into
shutdown mode.
Internal LDO Bypassed**
SYNCI,
SYNCO, Spread
Spectrum, and ROSC
Functionality still
Disabled
** At any state after the IC is
enabled, the VCCEXT
connection can be changed
to bypass the internal LDO or
not.
SEND 8 GL
Pulses
Sent
RESB and
VCCEXT Active, RSTB = 0,
Forced PWM Active, GL Disabled,
No Spread Spectrum
SSC Ramping
Start Up Complete:
SSC ≥ 1.075 V
SSC > 1.075 V
AND
Default,
SYNCI and ROSC Active,
RSTB = 1
KUV < VOUT < KOV
RSTB = 0,
GL Disabled
SSC < 1.075 V OR
VOUT < KUV OR
VOUT > KOV
VIN, ROSC, and SYNCI
Dependent Frequency
Logic
SSC > 0.75 V
VOUT < 0.75(VOUT)
SSC Clamped to
V(FB)+ 0.123 V
Figure 20. NCV881930 State Diagram
www.onsemi.com
15
NCV881930
VIN > VIN_HIGH
VIN_LO W<VIN<VIN_HIGH
VIN < VIN_LO W
FOSC = 410 kHz,
Forced PWM Mode
SYNCO = 410 kHz,
SYNCI, Spread Spectrum,
and ROSC Disabled
VIN > VIN_HIGH
VIN < VIN_LO W
VIN > VIN_HIGH
VIN_LO W<VIN<VIN_HIGH
VIN < VIN_LO W
410 kHz with Spread
Spectrum, SYNCO
Enabled
ROSC, and
Spread Spectrum Disabled.
Forced PWM Mode and
Min. On Time
VIN_LO W<VIN<VIN_HIGH
Enabled.
SYNCI = 0, 1
(FSW = SW node
waveform frequency)
SYNCI = FSYNC
SYNCI = FSYNC
SYNCI = FSYNC
Forced PWM mode,
FOSC and SYNCO = FSYNC,
ROSC Disabled
If Min. Off Time is
not skipped, SYNCO
and FSW = FSYNC
SYNCI = 0
SYNCI = 1
FSW ≤ 410 kHz,
SYNCO = 410 kHz
SYNCI = 0, 1
SYNCI = 0
SYNCI = FSYNC
SYNCI = FSYNC
SYNCI = 1
Diode Emulaꢀon Mode
Pulse Skip Allowed
SYNCI = 0
Forced PWM Mode,
SYNCO = Spread
Spectrum
SYNCI = 1
VCOMP > Pulse
Skip Threshold
ROSC Enabled
SYNCO
SYNCO = 410 kHz,
ROSC Disabled
VCOMP < Pulse
Skip Threshold
ROSC Enabled,
Spread Spectrum
Enabled
Dependent on
ROSC
VCOMP < Pulse
Skip Threshold
Pulse Skip Mode:
First 1-3 Pulses at 103 kHz
followed by 410 kHz Pulses
SYNCO, ROSC, and Spread
Spectrum Disabled
VCOMP > Pulse
Skip Threshold
Figure 21. NCV881930 State Diagram – Dependent Switching Logic
www.onsemi.com
16
NCV881930
Peak Current Mode Control
As a result of the IC’s CSP−CSN high input impedance,
noise reduction measures should be used for effective noise
immunity from the current sense feedback traces.
The NCV881930 incorporates a current mode control
scheme, in which the PWM ramp signal is derived from the
power switch current. This ramp signal is compared to the
output of the error amplifier to control the on−time of the
power switch. The oscillator is used as the frequency clock
to ensure a PWM switching operation. The resulting control
scheme features several advantages over conventional
voltage mode control. First, derived directly from the
inductor, the ramp signal responds immediately to line
voltage transients. This eliminates the delay caused by the
output filter and the error amplifier, which is commonly
found in voltage mode controllers. The second benefit
comes from inherent pulse−by−pulse current limiting by
merely clamping the peak switching current. Finally, since
current mode commands an output current rather than
voltage, the filter offers only a single pole to the feedback
loop. This permits simpler internal compensation.
A fixed slope compensation signal is generated internally
and added to the sensed current to avoid increased output
voltage ripple due to bifurcation of inductor ripple current
at duty cycles above 50%. The fixed amplitude of the slope
compensation signal requires the inductor to be less than a
maximum value, depending on output voltage, in order to
avoid sub−harmonic oscillations. Recommended inductor
values are described in Table 6. Other values may be
possible.
• Current sense resistors have a small inherent parasitic
inductance that will result in a small voltage excursion
equaling L •dI /dt distortion superimposed on the
RSNS L
triangular current sense waveform. The differential
noise resulting from such a distortion can be minimized
with the use of parallel sense resistors. The amplitude
of such a distortion is difficult to predict (data not
normally provided in resistor datasheets), validation of
current limit response during power supply bench
evaluation is required.
• Trace routing must not be adjacent to a switch node or
other high noise trace.
• Traces should be coincident with of each other on inner
layers to minimize coupling from external radiated
fields. Traces should be shielded by a top or bottom
ground layer (use both layers when possible).
• On layers having the feedback traces, there should be a
ground poor next on each side of the traces for
additional shielding.
• It is recommended that an output filter ceramic
capacitor be located near RSNS/RSNS1 to help
mitigate output switching noise at RSF2.
• An optional R−C−R p−filter on the IC’s CSP/CSN pins
(Figure 23) is sometimes used to filter differential and
common mode noise.
• To avoid creating a common−mode noise filter
imbalance at the IC current sense pins, simple RC
differential filters are not recommended.
• The p−filter must be adjacent to the IC to minimize
field induced noise sensitivity on the high impedance
side (IC side) of the filter.
• If used, a p−filter −3 dB roll−off frequency > 1 MHz is
recommended to prevent the filter transfer function
zero from influencing the feedback loop response.
RSF1 = RSF2 = 49.9 W and CSF1 =100 pF is a
recommended starting point.
Current Sensing (CSP−CSN):
V_CS is derived from VIN. It is a supply input for the
internal current sense amplifier and should never be used to
power external circuitry. The V_CS ceramic decoupling
capacitor a minimum of 50 V voltage rating. Ground this pin
if not used.
Kelvin connections to current sense resistor (RSNS) are
required. CSP−CSN feedback nodes must not be in−line
with the power path. An example of a good design practice
is to connect the sense lines at the center of the inside edge
of the sense resistors (Figure 22).
RSNS1
RSNS2
Output
L1
CO
RSF1
RSF2
Place RSF1, RSF2 and
CSF1 near CSP−CSN
IC pins
CSF1
Figure 23. Current Sense Resistor p−Filter
Figure 22. Kelvin Sense Location for Parallel Current
Sense Resistors
www.onsemi.com
17
NCV881930
CSN pin sources a bias current of amplitude I
.
Use the following equation to determine the ideal reset
BIAS,CSN
RSF2 will create a voltage offset on the CSP−CSN
differential current sense current. This offset may be taken
into account using the following current CSP−CSN current
sense expression.
delay time using currents less than 500 mA:
9.9
4 @ IRSTBx
tRESET
+
(eq. 3)
where
VCSP_CSN
RSNS
VRSNS ) RSF2 @ IBIAS_CSN
t : ideal reset delay time (ms)
RESET
(eq. 2)
IL_PEAK
+
+
RSNS
I
: current into the RSTB pin (mA)
RSTB
Using I
= 1 mA removes the delay and allows
RSTB
There is a diode path between IC−CSN and IC−VOUT.
This diode path could conduct and interfere with the
feedback loop if an appreciable voltage drop is present
between the 2 pins. Intentional voltage drop on the power
path between the CSN side of the current sense resistors
(CSN) and the IC−VOUT feedback kelvin point is to be
avoided.
the reset to function as a “power good” pin.
The RSTB resistor is commonly tied to VOUT. A RSTB
resistor value setting the current at the reset pin in the range
of 0.6 mA to 1 mA is not recommended due to the variation
of the threshold between a set delay time and power good.
Depending on the output voltage option, typical reset delay
times for a 3.3 V pull−up can be achieved with the following
resistor values.
Short Circuit Protection
When the peak inductor current reaches the current limit
threshold, duty−cycle limiting occurs and output voltage
will be foldback accordingly.
A GH pulse skip will occur under severe short−circuit
conditions if the inductor current exceeds the peak current
limit threshold at the beginning of the next GH activation
cycle. GL pulses will continue to operate during this GH
pulse skip operation.
Table 8.
t
(ms) –
VSEL_LO
t
(ms) –
RESET
VSEL_HI
RESET
R
(kW,
RSTB
VOUT pull−up)
(VOUT = 3.3 V)
(VOUT = 5 V)
6.65
10
5
−
7.5
5
15
11.3
15.0
18.7
24.9
7.4
9.9
12.3
16.4
Reset
20
The RSTB pin is a high impedance node. To minimize
noise coupling onto its PCB connected trace, care must be
exercised during PCB layout to avoid running the trace
adjacent to a switching node.
When EN is in low−state irrespective of VIN voltage,
RSTB is floating (high impedance). When the voltage on the
24.9
33.2
In the event of an overvoltage (VOUT > K
), an
UVRIS
internal comparator enables a 1 mA current source discharge
path on VOUT within typically 2.7 ms. The overvoltage
comparator is set 7.5% above the 1 V feedback voltage
reference (i.e. 1.075 V) and has a 68 mV hysteresis.
VOUT pin is out of regulation below K
or greater
UVFALL
than K , the open−drain output RSTBx is asserted
UVRIS
(pulled low) after a short noise−filtering delay (t
).
RES−FILT
Enable
A pull−up resistor is required to generate a logic−high signal
on this open−drain pin and to set the delay time, simplifying
the connection to a micro−controller. The pin can be left
unconnected if the function is unused.
The RSTB signal can either be used as a reset with delay
or as a power good (no delay). The delay is determined by
the current into the RSTB pin, set by a resistor, show in
An EN pin ground referenced resistor is not required. The
IC has a pull−down current (E
). For low system I
I,EN
Q
operating requirements, such a resistor would result in a
larger input quiescent current consumption when the IC is in
an enabled state.
The NCV881930 is designed to accept either a logic−level
signal or battery voltage as an Enable signal. However, if
voltages above 45 V are expected, EN should be tied to VIN
through a 10 kΩ resistor to limit the current flowing into the
pin’s internal ESD clamp.
Figure 24.
VOUT
R
RSTB
A low signal on Enable induces a shutdown mode which
shuts off the regulator and minimizes its supply current to
less than 6 mA by disabling all functions. Pull−down
RSTB
R
between IC−VOUT and IC−GND is present if
RST
ENLO_VOUT
VIN > 4.5 V to permit discharging the power supply output
voltage.
Once the IC is enabled, a soft−start is always initiated.
The IC has internal filtering to prevent spurious operation
Figure 24. Reset Delay Time
from noise on EN. There is a t
delay between the EN
SSDLY
command entering a logic−high state and initiation of
www.onsemi.com
18
NCV881930
soft−start activity on pin SSC. There is an approximately
15 ms delay between the EN command entering a logic−low
the minimum error amplifier voltage operates between a
minimum of 1.0 V and 2.2 V.
state and cessation of PWM activity.
During startup, there is no minimum clamp voltage on the
OTA output.
At light load, the logic will enter pulse−skip operating
mode. During pulse−skip mode the minimum voltage clamp
is 0.975 V, changing to 1.075 V during initial low frequency
pulse burst (up to 3 pulses).
tdelay
EN
The voltage feedback and compensation networks are
GH
represented in Figure 28. Z (s) and Z (s) are resistor
U
L
networks used as the input voltage feedback divider. R and
o
Figure 25. EN Low Response Behavior
C are the OTA output impedance characteristic. Z
(s) is
o
comp
The low I IC feature is active in diode−emulation mode
the OTA compensation network establishing the cross−over
frequency and phase margin. Block A(s) is a level shift block
having an AC gain of 0.1875.
Q
only. With exception of the overtemperature protection
function and output voltage monitoring function used to
initiate GH pulse bursts for output voltage regulation,
non−essential functions are turned−off to minimize
quiescent current consumption.
The silicon implementation of the compensation resistor
in Z (s), Z (s), and Z (s) consists of numerous series
U
L
comp
connected high resistance segments. Each resistor segment
has a very low parasitic capacitance to ground. On a
cumulative basis, the distributed capacitances may not be
neglected as they affect the feedback loop phase response at
cross−over frequency. A feedback loop analysis making use
Duty Cycle and Maximum Pulse Width Limits
Maximum GH duty ratio is defined by t , the
off,MIN
minimum permissible GH off time. When this maximum
duty ratio is reached while VIN < VIN_LOW, one or more
GH off cycle pulse will be skipped to permit maintaining
output voltage regulation. Although the internal 410 kHz
clock frequency remains unchanged, skipping a GH off
pulse results in a measured reduction of the operating
frequency. For instance, skipping a single GH off pulse
results in a 205 kHz measured waveform frequency.
When VIN < VIN_LOW and VOUT falls below
regulation, the period on GH pin on−time is 19.5 ms and the
off−time is 200 ns (Figure 26). If this occurs while operating
under light load, the VSW pin has 70 ns to decay below
0.4 V for the internal logic to set the GL pin high. If the VSW
pin is greater than 0.4 V after 70ns, the GL pin will be forced
high for 100 ns (Figure 27).
of datasheet parameters R
and C
without taking into
comp
comp
account the described distributed capacitances is to be
avoided.
The web model contains the necessary information to
establish analytical models for Z (s), Z (s), Z (s) and
U
L
comp
A(s). Z (s) and Z
(s) will be different between VSEL
L
comp
output voltage options.
Vout
ZU(s)
VFB
−
Vc
A(s)
Vctrl
gm
Vref
+
ZL(s)
Ro
Co
Zcomp(s)
200 ns
GH
70 ns
Figure 28. OTA Feedback and Compensation
Block Diagram
GL
100 ns
Figure 26. Gate Drive Waveforms for VSW < 0.4 V
Within 70ns of GH Going Low
Bootstrap
During startup, the bootstrap capacitor is charged by a
sequence of eight 250 ns GL pulses having a 2 ms period
before the SSC pin is allowed to ramp up. For additional
details, refer to the Soft−Start detailed application
information.
200 ns
GH
GL
> 100 ns
Drivers
Figure 27. Gate Drive Waveforms for VSW > 0.4 V
After 70ns of GH Going Low
The NCV881930 has gate drivers to switch external
N−Channel MOSFETs. This allows the NCV881930 to
address high−power, as well as low−power conversion
requirements. The gate drivers also include adaptive
non−overlap circuitry. The non−overlap circuitry increases
Feedback Voltage Error Amplifier
An operational transconductance amplifier (OTA) is used
to condition the feedback voltage information. The OTA
output can sink/source up to 3 mA. During normal operation,
www.onsemi.com
19
NCV881930
efficiency, which minimizes power dissipation, by
If the SW pin voltage is still greater than 0.4 V 70 ns
following the rising edge of the SYNCI pulse, the IC logic
will send a GL pulse to force a recharge of the bootstrap
capacitor. The GL pulse width will be no greater than the
SYNCI pulse width minus 70 ns. The GL pulse width must
be of sufficient duration to fully turn−on the low side
MOSFET. The time duration required to turn−on the low
side MOSFET will be dependent on the MOSFET’s gate
charge specification.
The GH driver is enabled when GL voltage is less than the
non−overlap detection comparator threshold of 2 V. The GH
driver response time is dependent on the comparator
differential voltage that develops below the 0.4 V detection
threshold; response time is approximately 40 ns.
minimizing the body diode conduction time, while
protecting against cross−conduction (shoot−through) of the
MOSFETs. A block diagram of the non−overlap and gate
drive circuitry used in the chip and related external
components are shown in Figure 29.
The GL driver is enabled when VSW is less than the
non−overlap detection comparator threshold of 0.4 V. The
GL driver response time is dependent on the comparator
differential voltage that develops below the 0.4 V detection
threshold; approximately 25 ns response time may be
expected when operating in continuous conduction mode.
To maintain output voltage regulation when SYNCI = 0 V
(or open) and VINLx < VIN < VIN_HIGH, GH on−time
may be as low as 0 ns during non−pulse skipping mode
operation. MOSFET response will depend on its Q (tot)
g
characteristics.
www.onsemi.com
20
NCV881930
BST
24
VIN
17
VCCEXT
19
VDRV
18
LDO
5 V LDO
13
12
8
BYPASS
SYNC0
SYNCI
ROSC
23
22
GH
S
R
Q
Q
MIN
ON TIME
VSW
VDRV
NON
OVERLAP
21 GL
OSC
20
PGND
14
16
1
V_SO
DBIAS
V_CS
EN
PWMOUT
Current Limit
VNCL
INTERNAL
RAILS
SYNCI
PWM/
PULSE SKIP
FB
2
3
4
CSP
CSN
BANDGAP
6
VPCL
SLOPE
COMP
TSD
OVSD
UVLO
∑
CSA
FAULT
VOUT
VREF
SOFTSTART
+
VCOMP
FB
−
Z
RSTB
15 VSEL
11
10
9
RSTB
SSC
GND
Figure 29. Simplified Block Diagram
www.onsemi.com
21
NCV881930
A capacitor is placed from VSW to BST and an internal
When active, SYNCO is in phase with SYNCI
(Figure 30). Rise/fall edge waveforms have a typical 10 ns
delay relative to corresponding SYNCI waveform edges.
SYNCO will be a fixed frequency 410 kHz signal under
normal voltage when part is in current limit and VOUT
bootstrap diode is located between VDRV to BST to create
a bootstrap supply on the BST pin for the high−side floating
gate driver. This ensures that the voltage on BST is about
4.5 Vhigher than V to drive the high−side MOSFET. The
SW
boost capacitor supplies the charge used by the gate driver
to charge up the input capacitance of the high−side
MOSFET, and is typically chosen to be at least a decade
larger than its gate capacitance. Since the BST capacitor
recharges when the low−side MOSFET is on, pulling VSW
down to ground, the NCV881930 has a minimum off−time.
This also means that the BST capacitor cannot be arbitrarily
large, since VDRV needs to be able to replenish charge
during this minimum off−time so the high−side gate driver
doesn’t run out of headroom. VDRV must supply charge to
both the BST capacitor and the low−side driver, so the
VDRV capacitor must be sufficiently larger than the BST
capacitor. A 10:1 VDRV/BST capacitor ratio is effective. A
1 mF VDRV capacitor along with a 0.1 mF BST capacitor is
recommended.
drops by 7.5% (K
).
UVFAL
The VOUT pin sinks 0 mA under typical conditions when
the SYNCI pin is logic−low. The VOUT pin sinks 1 mA
when any of the following conditions are present:
• SYNCI = logic−high
• SYNCI is driven by an external clock
• VIN < VIN_low threshold
• VIN > frequency foldback threshold voltage
Careful selection and layout of external components is
required to realize the full benefit of the onboard drivers.
The capacitors between VINand GND and between BST and
VSW must be placed as close as possible to the IC. The
current paths for the GH and GL connections must be
optimized to minimize PCB parasitic resistance and
inductance.
SYNC Feature
V_SO is a supply voltage strictly intended for the SYNCO
output driver and should never be used to power external
circuitry. The V_SO ceramic decoupling capacitor a
minimum of 5 V voltage rating. Ground this pin if not used.
An external pulldown resistor is recommended at the
SYNCI pin if the function is unused. The SYNCO pulse may
be used to synchronize other NCV881930 ICs. If a part does
not have its switching frequency controlled by the SYNCI
input, the part will operate at the oscillator frequency. A
rising edge of the SYNCI pulse causes an NCV881930 to
send a GH pulse. If another rising edge does not arrive at the
SYNCI pin, the NCV881930 oscillator will take control
after the master reassertion time delay which may last up to
3 clock cycles if SYNCI is stopped at logic−low level, up to
4 cycles if SYNCI is stopped at logic−high level. During the
master reassertion time, GH will be off and GL will be
active−high (i.e. switch node tied to ground). As a result,
SYNCI operating mode change should be avoided.
After soft−start event, SYNCO becomes active when SSC
Figure 30. SYNCO Behavior
Ch 1: SYNCI (2 V/div)
Ch 2: SYNCO (5 V/div)
Ch 3: GH (10 V/div)
Ch 4: GL (5 V/div)
Diode−Emulation Mode
Diode−emulation mode is active when SYNCI is either
open or grounded. A comparator in the current sense block
detects the CSP−CSN voltage transition from a positive
voltage (positive inductor current) to 0 V (0 A inductor
current). When 0 A is detected, the bottom GL signal turns
off the low side MOSFET to prevent negative inductor
current.
Pulse−Skip Mode
Pulse−skipping is used at near discontinuous conduction
mode operation as a method to improve low current
operating efficiency. Pulse−skip PWM regulation is used to
mimic discontinuous conduction mode (DCM) behavior
(Figure 31). The architecture does not use current sensing
for pulse−skip detection. The current sense amplifier
response time and its input voltage hysteretic characteristics
would have resulted in potentially objectionable output
voltage ripple. Instead, the internal voltage feedback OTA
compensation output voltage (VCOMP) is used to monitor
near−DCM operating condition.
voltage > 1.075V. V
requires about 2 V headroom
HSYNCI
from VIN to for its rated amplitude. Amplitude will be
reduced when VIN is below approximately 5 V.
During pulse−skip mode, the oscillator enters sleep mode
for low I operation power management and SYNCO is
Q
inactive. SYNCO functionality resumes when the IC exits
pulse−skip mode.
www.onsemi.com
22
NCV881930
Current Limiting and Overcurrent Protection
• When VCOMP reaches a predetermined lower voltage
threshold, the IC control logic enters pulsed−skip mode
to maintain regulation. Some output voltage ripple
associated with the pulse skipping is to be expected.
Current limit activation propagation delay between the
sense resistor reaching the threshold and the GH gate turning
off is typically about 39 ns. Voltage regulation continues
despite slight increase in peak inductor current as a
consequence of this current limit propagation delay. If the
peak inductor current occurs after this propagation delay,
duty ratio will decrease.
• Low−I operating mode is entered during
Q
pulse−skipping event, permitting higher efficiency
operation under low output power operation. The
duration is dependent on operating conditions. When
the controller exits pulse−skip mode, normal PWM
regulation is preceded by up to three ~103 kHz pulses
Oscillator
The ROSC resistor ground connection should not share a
power path. Kelvin connection to IC−GND is
recommended.
(410 kHz/4) as internal logic comes out of low−I mode.
Q
• As the OTA VCOMP is used for feedback control, the
VCOMP will not remain constant, increasing to resume
PWM activity.
ROSC resistance value will have no influence on f
SW
below 410 kHz. ROSC and f
may be calculated for a
ROSC
frequency range of 410 kHz (46 kΩ) to 512 kHz (9.01 kΩ)
with the following expression.
a ) b @ fROSC
1 ) c @ fROSC ) d @ fROSC
(eq. 4)
ROSC
+
2 kW
where
a = 2.7144E4
b = 1.3422E2
c = −6.2272E1
d = 1.6262E−1
f
expressed in kHz
ROSC
ȡ
ȣ
B
(eq. 5)
fROSC + 410 @ A )
kHz
ȧ
Dȧ
ROSC
1 ) ǒ Ǔ
Figure 31. IC Pulse−Skip PWM Behavior, Borderline
Pulse−Skip Region
Ȣ
Ȥ
C
where
Ch 1: Power supply output voltage (50 mV/div)
Ch 2: Output inductor current (0.5 A/div)
Ch 3: IC gate high (GH) (10 V/div)
A = 0.93976
B = 3.6294
C = 0.93511
D = 1.04638
Ch 4: IC gate low (GL) (5 V/div)
The thermal shutdown protection circuitry is activated at
ROSC expressed in kW
T ≈ 85°C and remains active during pulse−skipping,
J
consuming additional quiescent current.
Feedback Loop Measurement
The compensation network and voltage feedback OTA are
internal to the IC. Monitoring points permitting
measurements of the modulator control−to−output response
and the OTA compensation network are not accessible. The
open−loop−response in closed−loop−form may be measured
by injecting a signal between the power supply output and
IC−VOUT. The signal injection path must not share a power
path; traces to IC−VCCEXT and IC−CSN must kept outside
the signal injection path.
When operating in diode−emulation mode, the OTA
feedback loop is disabled when pulse skipping occurs and a
hysteretic type mode control is activated. It may be found in
literature that feedback loop measurements from small
signal injection with hysteretic control yields meaningless
information.
Figure 32. fROSC vs ROSC
www.onsemi.com
23
NCV881930
Spread Spectrum
Table 9. PSEUDO−RANDOM FREQUENCY BINS
In SMPS devices, switching translates to higher
efficiency. As a consequence, the switching also leads to a
higher EMI profile. We can greatly reduce some of the peak
radiated emissions with some spread spectrum techniques.
Spread spectrum is a method used to reduce the peak
electromagnetic emissions of a switching regulator.
14% Pseudo Random Bin #
Switching Frequency
410 kHz
0
1
2
3
4
5
6
7
418 kHz
426 kHz
435 kHz
443 kHz
Time Domain
Frequency Domain
451 kHz
459 kHz
Unmodulated
467 kHz
V
V
The period of each cycle will change inversely to the
switching frequency but the duty cycle, however, will
remain constant.
t
fc 3fc 5fc 7fc 9fc
Thermal Shutdown
Modulated
A thermal shutdown circuit inhibits switching and resets
the soft−start circuit if internal temperature exceeds a safe
level indicated by the thermal shutdown activation
temperature (T ). Switching is automatically restored
SD
when temperature returns to a safe level based on the thermal
t
fc 3fc 5fc 7fc 9fc
shutdown hysteresis (T
).
SD,HYS
Efficiency
Figure 33. Spread Spectrum Comparison
During the brief time duration when both high−side and
low−side transistors are turned−off, free−wheeling current
flows through the low−side transistor’s intrinsic body diode.
An optional Schottky diode across the low−side transistor
may be used for an incremental efficiency improvement.
Efficiency curves for NCV881930 5 V demo board
(VCCEXT = VOUT) are shown in Figure 34.
The NCV881930 has spread spectrum functionality for
reduced peak radiated emissions. This IC uses a pseudo−
random generator to set the oscillator frequency to one of 8
discrete frequency bins. Each digital bin represents a shift in
frequency by 8.2 kHz over the range 410 kHz to 467 kHz.
Over time, each bin is used an equal number of times to
ensure an even spread of the spectrum. This reduces the peak
energy at the fundamental 410 kHz frequency, and spreads
it into a wider band.
VIN=6V
VIN=8V
VIN=10V
VIN=12V
VIN=22V
VIN=14V
VIN=34V
VIN=16V
VIN=18V
VIN=20V
100
90
80
70
60
50
40
30
20
10
0
0
2000
4000
6000
8000
10000
(mA)
Figure 34. Efficiency vs Load Current (5 V Demo Board, SYNCI = 0 V)
Exposed Pad
recommended to connect these two pins directly to the
EPAD with a PCB trace. Recommended layout information
may be found on the web accessible demo board
information.
The EPAD must be electrically connected to both the
analog and the power electrical ground GND and PGND
pins on the PCB for proper, noise−free operation. It is
www.onsemi.com
24
NCV881930
APPLICATIONS INFORMATION
Design Methodology
Choosing external components encompasses the
following design process:
applied to the SYNC pin to increase the frequency dynamically
to avoid given frequencies. A spread spectrum signal could
also be used for the SYNC input, as long as the lowest
frequency in the range is above the programmed frequency
set by ROSC. Additionally, the highest SYNC frequency
must not exceed maximum switching frequency limits.
There are two limits on the maximum allowable switching
frequency: minimum off−time and minimum on−time.
These set two different maximum switching frequencies, as
follows:
1. Operational parameter definition
2. Switching frequency selection (ROSC)
3. Output inductor selection
4. Current sense resistor selection
5. Output capacitor selection
6. Input capacitor selection
7. Thermal considerations
1 * DMAX
TMinOff
(1) Operational Parameter Definition
(eq. 9)
fS(MAX)1
+
Before proceeding with the rest of the design, certain
operational parameters must be defined. These are
application dependent and include the following:
1 * DMIN
TMinOn
(eq. 10)
fS(MAX)2
+
V : input voltage, range from minimum to
IN
maximum with a typical value [V]
where: f
: maximum switching frequency due to
S(MAX)1
V
I
: output voltage [V]
: output current, range from minimum to
minimum off−time [Hz]
OUT
T
: minimum off−time [s]
OUT
MinOff
maximum with initial start−up value [A]
: desired typical current limit [A]
A number of basic calculations must be performed
f
: maximum switching frequency due to
S(MAX)2
I
minimum on−time [Hz]
: minimum on−time [s]
CL
T
MinOn
up−front to use in the design process, as follows:
Alternatively, the minimum and maximum operational
input voltage can be calculated as follows:
VOUT
VIN(MAX)
(eq. 6)
(eq. 7)
(eq. 8)
DMIN
+
VOUT
1 * TMinOff @ fS
(eq. 11)
VIN(MIN)
+
VOUT
D +
VOUT
TMinOn @ fS
VIN(typ)
VOUT
(eq. 12)
VIN(MAX)
+
DMAX
+
where: f : switching frequency [Hz]
S
VIN(MIN)
The switching frequency is programmed by selecting the
resistor connected between the ROSC pin and ground. The
grounded side of this resistor should be directly connected
to the GND pin. Avoid running any noisy signals beneath the
resistor, as injected noise could cause frequency jitter. The
graph in Figure 49 shows the required resistance to program
the frequency.
where: D
V
: minimum duty cycle (ideal) [%]
: maximum input voltage [V]
MIN
IN(MAX)
D: typical duty cycle (ideal) [%]
V
D
V
: typical input voltage [V]
: maximum duty cycle (ideal) [%]
: minimum input voltage [V]
IN(TYP)
MAX
IN(MAX)
These are ideal duty cycle expressions; actual duty cycles
will be marginally higher than these values. Actual duty
cycles are dependent on load due to voltage drops in the
MOSFETs, inductor and current sense resistor.
(3) Output Inductor Selection
Both mechanical and electrical considerations influence
the selection of an output inductor. From a mechanical
perspective, smaller inductor values generally correspond to
smaller physical size. Since the inductor is often one of the
largest components in the power supply, a minimum
inductor value is particularly important in space−
constrained applications. From an electrical perspective, an
inductor is chosen for a set amount of ripple current and to
assure adequate transient response.
Larger inductor values limit the switcher’s ability to slew
current through the output inductor in response to output
load transients, impacting incremental dynamic response.
While the inductor is slewing current during this time,
output capacitors must supply the load current. Therefore,
decreasing the inductance allows for less output capacitance
to hold the output voltage up during a load transient.
(2) Switching Frequency Selection (ROSC)
Selecting the switching frequency is a trade−off between
component size and power losses. Operation at higher
switching frequencies allows the use of smaller inductor and
capacitor values to achieve the same inductor current ripple
and output voltage ripple. However, increasing the
frequency increases the switching losses of the MOSFETs,
leading to decreased efficiency, especially noticeable at light
loads.
Typically, the switching frequency is selected to avoid
interfering with signals of known frequencies. Often, in this
case, the frequency can be programmed to a lower value
with ROSC and then a higher−frequency signal can be
www.onsemi.com
25
NCV881930
A ripple current dI equaling 20−40% of the output rated
current is a typical objective when selecting an inductor
value for a duty ratio D normally selected at the nominal
input operating voltage. The inductor value may be
calculated using the following expression:
Alternative current measurement methods such as
lossless inductor current sensing may be feasible but beyond
the scope of this document.
L
(5) Output Capacitor Selection
When used in conjuncture with ceramic capacitors,
VOUT @ (1 * D)
aluminum
polymer/hybrid
bulk
capacitors
are
(eq. 13)
L +
dIL @ fS
recommended instead of aluminum electrolytic capacitors
due to their low −40°C/25°C ESR ratio. Use of EMI bulk
capacitors having a high −40°C/25°C ESR ratio may result
in an ineffective output filter along with potential stability
issues under cold temperature operating conditions.
The output capacitor is a basic component for the fast
response of the power supply. During the first few
microseconds following a load step, it supplies the
incremental load current. The controller immediately
recognizes the load step and increases the duty cycle, but the
current slew rate is limited by the inductor. During a load
release, the output voltage will overshoot. The capacitance
will decrease this undesirable response, decreasing the
amount of voltage overshoot.
Inductor saturation current is specified by inductor
manufacturers as the current at which the inductance value
has dropped a certain percentage from the nominal value,
typically 10−30%. It is recommended to choose an inductor
with saturation current sufficiently higher than the peak
output current, such that the inductance is very close to the
nominal value at the peak output current. This introduces a
safety factor and allows for more optimized compensation.
Inductor efficiency is another consideration when
selecting an output inductor. Inductor losses include DC and
AC winding losses as well as core losses. Core losses are
proportional to the amplitude of the ripple current and
operating frequency.
The worst case is when initial current is at the current limit
and the initial voltage is at the output voltage set point,
calculating. The overshoot is:
AC winding losses are based on the AC resistance of the
winding and the RMS ripple current through the inductor,
which is much lower than the DC current. AC winding losses
are due to skin and proximity effects and are typically much
less than the DC losses, but increase with frequency. The DC
winding losses in the inductor can be calculated with the
following equation:
L
(eq. 16)
+ Ǹ
dVOS(MAX)
@ ICL 2 ) VOUT 2 * VOUT
C
Accordingly, a minimum amount of capacitance can be
chosen for a maximum allowed output voltage overshoot:
PL(DC) + IOUT 2 @ RDC
(eq. 14)
2
L @ ICL
Cmin
+
(eq. 17)
where: P
: DC winding losses in the output inductor
: DC resistance of the output inductor (DCR)
L(DC)
@ ǒ2 @ V
Ǔ
dVOS(MAX)
OUT ) dVOS(MAX)
R
DC
where: C
: minimum amount of capacitance to minimize
MIN
(4) Current Sense Resistor Selection
voltage overshoot to dV
[F]
OS(MAX)
Current sensing for peak current mode control relies on
the amplitude of the inductor current. The current is
translated into a voltage via a current sense resistor placed
in series with the output inductor located between the output
inductor and capacitors. The resulting voltage is then
measured differentially by a current sense amplifier,
generating a single−ended output to use as a control signal.
If a current sense p−filter is implemented as in Figure , the
following expression may be used to determine the current
sense resistor value.
dV
: maximum allowed voltage overshoot
OS(MAX)
during a load release to 0 A [V]
A maximum amount of capacitance can be found based on
the output inductor overshoot current and current limit. To
calculate the output inductor startup overshoot current, the
following approximation may be used (inductor ripple
current not considered):
COUT @ V
IL(OS)
+
OUT ) IOUT(i)
(eq. 18)
tss
where: I
: Output inductor overshoot current during
VPCL,N ) RSF2 @ ICSN
L(OS)
(eq. 15)
Ri +
startup [A]
: Output current during startup [A]
IL(PK) @ Ë
I
OUT(i)
where: V
R
: positive current limit threshold voltage [V]
During soft−start, the inductor current must provide
current to the load as well as current to charge the output
capacitor. The current limit defines the maximum current
which the inductor is allowed to conduct. Setting the inrush
current to the current limit places a limit on the maximum
capacitor size as follows:
PCL,N
: p−filter CSN−V
resistor [W] (set value in
SF2
OUT
expression to 0 W if there is no filter)
: peak inductor current at rated output current
I
L(PK)
[A]
κ
: design margin to account for inductor variation
as well as extra current required to support load
transient response. A value of ~120% is commonly
used [%].
ǒ
Ǔ
ICL * IOUT @ tss
CMAX
+
(eq. 19)
VOUT
where: C
: maximum output capacitance [F]
MAX
www.onsemi.com
26
NCV881930
Capacitors should also be chosen to provide acceptable
scrutiny due to poor ESR cold temperature characteristics.
As a result of the large ripple current, it is common to place
ceramic capacitors in parallel with the bulk
electrolytic/polymer input capacitors to reduce switching
voltage ripple. A value of 0.01 mF to 0.1 mF placed near the
MOSFETs is also recommended.
output voltage ripple with a DC load, in addition to limiting
voltage overshoot during a dynamic response. Key
specifications are equivalent series resistance (ESR) and
equivalent series inductance (ESL). The output capacitors
must have very low ESL for best transient response. The
PCB traces will add to the ESL, but by positioning the output
capacitors close to the load, this effect can be minimized and
ESL neglected when determining output voltage ripple.
Output impedance magnitude of the EMI filter
Z
(f) must be much smaller than input impedance
outFILTER
magnitude of the filtered converter Z (f).
inSMPS
The total peak−to−peak ripple dV
is defined as:
OUT
ŤZ
Ť
(f) tt ŤZ
(f)Ť
(eq. 24)
outFILTER
inSMPS
1
Analysis of these impedances may require complex
calculations or simulations. For simple LC input EMI filters,
a good first order approximation for evaluating the
inequality may be obtained with the use of the following
approximation:
ǒ
Ǔ
dVOUT + dIL @
) rESR
(eq. 20)
8 @ C @ fSW
Where: dV
: total output voltage ripple due to output
capacitance and its ESR [V ]
OUT
pp
r
: output capacitor ESR [W]
ESR
Capacitor ESR corresponding to the operating frequency
f must be used. The steady−state power lost from the
capacitor ESR may be calculated as follows:
LEMI
CEMI
ZoutFILTER
[
Ǹ
(eq. 25)
s
VIN 2 @ h
POUT
1
3
PC(ESR)
+
@ dIL 2 @ rESR
ZinSMPS [
(eq. 21)
(eq. 26)
where: h = power supply efficiency [%]
(6) Input Capacitor Selection
The input EMI capacitors must sustain the ripple current
produced during the on time of the high−side MOSFET and
must have a low ESR to minimize the losses. The RMS value
of this ripple is:
(7) Thermal Considerations
This controller is intended to be used in applications
where currents of above 10 A may exist. The following
should be considered for best performance.
• Use of 2 oz (70 micron) copper for the high current
handling layers.
• 4 layer (or more) boards are best suited to facilitate
thermal management of lossy devices (output inductor,
MOSFETs, IC)
Ǹ
IIN(RMS) + IOUT @ D @ (1 * D)
(eq. 22)
where: I
= input RMS current [A]
IN(RMS)
The peak harmonic current will be at the switching
frequency. The above equation reaches its maximum value
with D = 0.5, I
= I /2. The input capacitors must
OUT
IN(RMS)
♦ High frequency layout methods dictate that the
controller will be placed near the synchronous
MOSFET switches. Inadequate thermal management
of the power dissipating devices will result in
significant localized PCB temperature rise from
thermal coupling between devices and case−ambient
thermal resistances. Resulting IC (and MOSFET)
case temperatures may become significantly higher
than ambient temperature.
be rated to handle the RMS ripple current.
Input capacitor RMS current losses may be calculated
with the following equation:
PCIN + IIN(RMS) 2 @ RESR(CIN)
(eq. 23)
where: P
= power loss from the input capacitors
CIN
R
= effective series resistance of the input
ESR(CIN)
capacitance
Due to large current transients through the input
capacitors, electrolytic, polymer or ceramics should be used.
Aluminum electrolytic specifications often require closer
Maximizing thermal dissipation surface area beneath the
IC along with liberal use of thermal vias is recommended.
Table 10. ORDERING INFORMATION
†
Device
Status
Output Voltage
Marking
Package
Shipping
NCV881930MW00R2G
Not Recommended
for New Designs
3.3 V/5.0 V
V8819
3000
QFN24
(Pb−Free)
4000 / Tape & Reel
NCV881930MW00AR2G
Recommended
3.3 V/5.0 V
8819A
3000
QFN24
(Pb−Free)
4000 / Tape & Reel
†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging
Specifications Brochure, BRD8011/D.
NOTE: The NCV881930 will not offer the alternate construction leadframe version illustrated in Detail A and Detail B in the Package
Dimensions.
www.onsemi.com
27
MECHANICAL CASE OUTLINE
PACKAGE DIMENSIONS
QFNW24 4x4, 0.5P
CASE 484AE
ISSUE A
24
1
DATE 07 AUG 2018
SCALE 2:1
NOTES:
D
A
B
L3
L3
1. DIMENSIONING AND TOLERANCING PER
ASME Y14.5M, 1994.
PIN ONE
LOCATION
2. CONTROLLING DIMENSION: MILLIMETERS.
3. DIMENSION b APPLIES TO PLATED
TERMINAL AND IS MEASURED BETWEEN
0.15 AND 0.30 MM FROM THE TERMINAL TIP.
4. COPLANARITY APPLIES TO THE EXPOSED
PAD AS WELL AS THE TERMINALS.
L
L
DETAIL A
ALTERNATE
CONSTRUCTION
E
MILLIMETERS
DIM MIN
NOM
0.85
−−−
0.20 REF
−−−
0.25
4.00
2.80
4.00
2.80
MAX
0.90
0.05
A
A1
A3
A4
b
D
D2
E
0.80
−−−
EXPOSED
COPPER
TOP VIEW
A4
A1
0.10
0.20
3.90
2.70
3.90
2.70
−−−
0.30
4.10
2.90
4.10
2.90
DETAIL B
0.10
0.08
C
PLATING
A1
A4
C
ALTERNATE
CONSTRUCTION
A
L
E2
e
C
C
A3
DETAIL B
0.50 BSC
−−−
0.40
SEATING
PLANE
A1
C
K
L
L3
0.20
0.35
0.00
−−−
0.45
0.10
NOTE 4
SIDE VIEW
0.05
A4
D2
GENERIC
DETAIL A
24X
7
MARKING DIAGRAM*
L3
PLATED
13
SURFACES
XXXXXX
XXXXXX
ALYWG
G
SECTION C−C
E2
K
1
24
19
24X b
e
e/2
XXXXXX = Specific Device Code
0.10 C A B
A
L
= Assembly Location
= Wafer Lot
NOTE 3
0.05 C
BOTTOM VIEW
Y
W
G
= Year
= Work Week
= Pb−Free Package
RECOMMENDED
SOLDERING FOOTPRINT
(Note: Microdot may be in either location)
4.72
*This information is generic. Please refer to
device data sheet for actual part marking.
Pb−Free indicator, “G” or microdot “G”, may
or may not be present. Some products may
not follow the Generic Marking.
24X
0.71
2.90
1
2.90
4.72
24X
0.27
0.50
PITCH
DIMENSIONS: MILLIMETERS
Electronic versions are uncontrolled except when accessed directly from the Document Repository.
Printed versions are uncontrolled except when stamped “CONTROLLED COPY” in red.
DOCUMENT NUMBER:
DESCRIPTION:
98AON17722G
QFNW24 4x4, 0.5P
PAGE 1 OF 1
ON Semiconductor and
are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.
ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding
the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically
disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the
rights of others.
© Semiconductor Components Industries, LLC, 2018
www.onsemi.com
ON Semiconductor and
are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.
ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor’s product/patent
coverage may be accessed at www.onsemi.com/site/pdf/Patent−Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein.
ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability
arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.
Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards,
regardless of any support or applications information provided by ON Semiconductor. “Typical” parameters which may be provided in ON Semiconductor data sheets and/or
specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including “Typicals” must be validated for each customer
application by customer’s technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not
designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification
in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized
application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and
expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such
claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This
literature is subject to all applicable copyright laws and is not for resale in any manner.
PUBLICATION ORDERING INFORMATION
LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com
TECHNICAL SUPPORT
North American Technical Support:
Voice Mail: 1 800−282−9855 Toll Free USA/Canada
Phone: 011 421 33 790 2910
Europe, Middle East and Africa Technical Support:
Phone: 00421 33 790 2910
For additional information, please contact your local Sales Representative
ON Semiconductor Website: www.onsemi.com
◊
www.onsemi.com
相关型号:
©2020 ICPDF网 联系我们和版权申明