PHD16N03T,118 [NXP]

PHD16N03T - N-channel TrenchMOS standard level FET@en-us DPAK 3-Pin;
PHD16N03T,118
型号: PHD16N03T,118
厂家: NXP    NXP
描述:

PHD16N03T - N-channel TrenchMOS standard level FET@en-us DPAK 3-Pin

文件: 总12页 (文件大小:240K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
PHD16N03T  
TrenchMOS™ standard level FET  
Rev. 01 — 18 August 2003  
Product data  
1. Product profile  
1.1 Description  
N-channel enhancement mode field-effect transistor in a plastic package using  
TrenchMOS™ technology.  
Product availability:  
PHD16N03T in SOT428 (D-PAK).  
1.2 Features  
Fast Switching  
TrenchMOSTM technology.  
General purpose switch.  
1.3 Applications  
DC-to-DC converters  
1.4 Quick reference data  
VDS 30 V  
ID 13.1 A  
Ptot 32.6 W  
RDSon 100 m.  
2. Pinning information  
Table 1:  
Pinning - SOT428, simplified outline and symbol  
Pin  
1
Description  
gate (g)  
Simplified outline  
Symbol  
mb  
[1]  
2
drain (d)  
d
3
source (s)  
mb  
mounting base;  
connected to drain (d)  
g
2
s
MBB076  
1
3
Top view  
MBK091  
SOT428 (D-PAK)  
[1] It is not possible to make connection to pin 2 of the SOT428 package.  
PHD16N03T  
TrenchMOS™ standard level FET  
Philips Semiconductors  
3. Limiting values  
Table 2:  
Limiting values  
In accordance with the Absolute Maximum Rating System (IEC 60134).  
Symbol Parameter  
Conditions  
Min  
Max  
30  
Unit  
V
VDS  
VDGR  
VGS  
VGSM  
ID  
drain-source voltage (DC)  
25 °C Tj 175 °C  
-
drain-gate voltage (DC)  
gate-source voltage (DC)  
peak gate-source voltage  
drain current (DC)  
25 °C Tj 175 °C; RGS = 20 kΩ  
-
30  
V
-
±20  
±30  
13.1  
9.2  
V
tp 50 µs; pulsed; duty cycle = 25%  
Tmb = 25 °C; VGS = 10 V; Figure 2 and 3  
Tmb = 100 °C; VGS = 10 V; Figure 2  
Tmb = 25 °C; pulsed; tp 10 µs; Figure 3  
Tmb = 25 °C; Figure 1  
-
V
-
A
-
A
IDM  
Ptot  
Tstg  
Tj  
peak drain current  
-
52.4  
32.6  
+175  
+175  
A
total power dissipation  
storage temperature  
junction temperature  
-
W
°C  
°C  
55  
55  
Source-drain diode  
IS  
source (diode forward) current (DC) Tmb = 25 °C  
-
-
13.1  
52.4  
A
A
ISM  
peak source (diode forward) current Tmb = 25 °C; pulsed; tp 10 µs  
9397 750 11672  
© Koninklijke Philips Electronics N.V. 2003. All rights reserved.  
Product data  
Rev. 01 — 18 August 2003  
2 of 12  
PHD16N03T  
TrenchMOS™ standard level FET  
Philips Semiconductors  
03aa16  
03aa24  
120  
120  
I
der  
(%)  
P
der  
(%)  
80  
80  
40  
40  
0
0
0
50  
100  
150  
200  
( C)  
0
50  
100  
150  
200  
( C)  
T
°
T
°
mb  
mb  
Ptot  
ID  
Pder  
=
× 100%  
Ider  
=
× 100%  
-----------------------  
-------------------  
P
I
°
°
tot(25 C)  
D(25 C)  
Fig 1. Normalized total power dissipation as a  
function of mounting base temperature.  
Fig 2. Normalized continuous drain current as a  
function of mounting base temperature.  
03an46  
2
10  
t
p
= 10 s  
µ
I
D
Limit R  
= V  
/ I  
DS D  
DSon  
(A)  
10  
100  
s
µ
DC  
1 ms  
10 ms  
1
2
10  
1
10  
V
(V)  
DS  
Tmb = 25 °C; IDM is single pulse; VGS = 10 V.  
Fig 3. Safe operating area; continuous and peak drain currents as a function of drain-source voltage.  
9397 750 11672  
© Koninklijke Philips Electronics N.V. 2003. All rights reserved.  
Product data  
Rev. 01 — 18 August 2003  
3 of 12  
PHD16N03T  
TrenchMOS™ standard level FET  
Philips Semiconductors  
4. Thermal characteristics  
Table 3: Thermal characteristics  
Symbol Parameter  
Conditions  
Min  
Typ  
-
Max Unit  
Rth(j-mb) thermal resistance from junction to mounting base Figure 4  
-
-
4.6  
-
K/W  
K/W  
Rth(j-a)  
thermal resistance from junction to ambient  
SOT428 minimum footprint;  
vertical in still air;  
75  
mounted on a PCB  
SOT404 minimum footprint;  
vertical in still air;  
-
50  
-
K/W  
mounted on a PCB  
4.1 Transient thermal impedance  
03an45  
10  
Z
th(j-mb)  
(K/W)  
= 0.5  
δ
0.2  
1
0.1  
t
p
P
δ =  
0.05  
T
0.02  
t
t
p
single pulse  
T
-1  
10  
-5  
10  
-4  
10  
-3  
10  
-2  
10  
-1  
10  
t
(s)  
p
Fig 4. Transient thermal impedance from junction to mounting base as a function of pulse duration.  
9397 750 11672  
© Koninklijke Philips Electronics N.V. 2003. All rights reserved.  
Product data  
Rev. 01 — 18 August 2003  
4 of 12  
PHD16N03T  
TrenchMOS™ standard level FET  
Philips Semiconductors  
5. Characteristics  
Table 4:  
Characteristics  
Tj = 25 °C unless otherwise specified.  
Symbol Parameter  
Conditions  
Min  
Typ  
Max Unit  
Static characteristics  
V(BR)DSS drain-source breakdown voltage  
ID = 250 µA; VGS = 0 V  
Tj = 25 °C  
30  
27  
-
-
-
-
V
V
V
V
V
V
Tj = 55 °C  
VGS(th)  
gate-source threshold voltage  
drain-source leakage current  
ID = 1 mA; VDS = VGS; Figure 9  
Tj = 25 °C  
2
1
-
3
-
4
Tj = 175 °C  
-
Tj = 55 °C  
-
4.4  
IDSS  
VDS = 30 V; VGS = 0 V  
Tj = 25 °C  
-
-
-
0.05 10  
µA  
µA  
nA  
Tj = 175 °C  
-
500  
IGSS  
gate-source leakage current  
VGS = ±20 V; VDS = 0 V  
VGS = 10 V; ID = 13 A; Figure 7 and 8  
Tj = 25 °C  
10  
100  
RDSon  
drain-source on-state resistance  
-
-
72  
100  
190  
mΩ  
mΩ  
Tj = 175 °C  
137  
Dynamic characteristics  
Qg(tot)  
Qgs  
Qgd  
Ciss  
Coss  
Crss  
td(on)  
tr  
total gate charge  
gate-source charge  
gate-drain (Miller) charge  
input capacitance  
output capacitance  
reverse transfer capacitance  
turn-on delay time  
rise time  
ID = 15 A; VDD = 15 V; VGS = 10 V;  
Figure 13  
-
-
-
-
-
-
-
-
-
-
5.2  
2.6  
1.2  
180  
85  
60  
6
-
-
-
-
-
-
-
-
-
-
nC  
nC  
nC  
pF  
pF  
pF  
ns  
ns  
ns  
ns  
VGS = 0 V; VDS = 30 V; f = 1 MHz;  
Figure 11  
VDD = 15 V; RL = 0.6 ;  
VGS = 10 V; RG = 56 Ω  
45  
12  
23  
td(off)  
tf  
turn-off delay time  
fall time  
Source-drain diode  
VSD  
source-drain (diode forward) voltage IS = 10 A; VGS = 0 V; Figure 12  
-
1
1.2  
V
9397 750 11672  
© Koninklijke Philips Electronics N.V. 2003. All rights reserved.  
Product data  
Rev. 01 — 18 August 2003  
5 of 12  
PHD16N03T  
TrenchMOS™ standard level FET  
Philips Semiconductors  
03an49  
03an47  
20  
20  
10 V  
V
> I x R  
D
DS  
DSon  
T = 25 C  
°
j
I
I
D
D
8 V  
(A)  
(A)  
15  
15  
7 V  
6 V  
10  
5
10  
5
5 V  
V
= 4.5 V  
175 C  
°
GS  
T = 25 C  
°
j
0
0
0
2
4
6
8
10  
(V)  
0
0.5  
1
1.5  
2
V
GS  
V
(V)  
DS  
Tj = 25 °C  
Tj = 25 °C and 175 °C; VDS > ID x RDSon  
Fig 5. Output characteristics: drain current as a  
function of drain-source voltage; typical values.  
Fig 6. Transfer characteristics: drain current as a  
function of gate-source voltage; typical values.  
03an48  
03aa27  
2
150  
V
= 7 V  
GS  
T = 25 C  
°
j
7.5 V  
8 V  
a
R
DSon  
(m  
)
1.5  
100  
50  
0
9 V  
10 V  
1
0.5  
0
0
5
10  
15  
20  
-60  
0
60  
120  
180  
I
(A)  
D
°
T ( C)  
j
Tj = 25 °C  
RDSon  
a =  
----------------------------  
RDSon(25 C)  
°
Fig 7. Drain-source on-state resistance as a function  
of drain current; typical values.  
Fig 8. Normalized drain-source on-state resistance  
factor as a function of junction temperature.  
9397 750 11672  
© Koninklijke Philips Electronics N.V. 2003. All rights reserved.  
Product data  
Rev. 01 — 18 August 2003  
6 of 12  
PHD16N03T  
TrenchMOS™ standard level FET  
Philips Semiconductors  
03aa32  
03aa35  
-1  
-2  
-3  
-4  
-5  
-6  
5
10  
I
V
D
(A)  
GS(th)  
(V)  
4
10  
max  
typ  
min  
typ  
max  
3
2
1
0
10  
10  
10  
10  
min  
-60  
0
60  
120  
180  
0
2
4
6
°
T ( C)  
V
(V)  
j
GS  
ID = 1 mA; VDS = VGS  
Tj = 25 °C; VDS = 5 V  
Fig 9. Gate-source threshold voltage as a function of  
junction temperature.  
Fig 10. Sub-threshold drain current as a function of  
gate-source voltage.  
03an51  
3
10  
C
(pF)  
C
iss  
2
10  
C
C
oss  
rss  
10  
-1  
2
10  
10  
1
10  
V
(V)  
DS  
VGS = 0 V; f = 1 MHz  
Fig 11. Input, output and reverse transfer capacitances as a function of drain-source voltage; typical values.  
9397 750 11672  
© Koninklijke Philips Electronics N.V. 2003. All rights reserved.  
Product data  
Rev. 01 — 18 August 2003  
7 of 12  
PHD16N03T  
TrenchMOS™ standard level FET  
Philips Semiconductors  
03an50  
03an52  
20  
10  
V
= 0 V  
V
I
= 15 A  
GS  
GS  
(V)  
D
I
S
(A)  
T = 25 C  
°
j
8
6
4
2
0
15  
V
= 15 V  
DD  
10  
5
175 C  
T = 25 C  
°
°
j
0
0
0.5  
1
1.5  
0
2
4
6
Q
(nC)  
V
(V)  
G
SD  
Tj = 25 °C and 175 °C; VGS = 0 V  
ID = 15 A; VDD = 15 V  
Fig 12. Source (diode forward) current as a function of  
source-drain (diode forward) voltage; typical  
values.  
Fig 13. Gate-source voltage as a function of gate  
charge; typical values.  
9397 750 11672  
© Koninklijke Philips Electronics N.V. 2003. All rights reserved.  
Product data  
Rev. 01 — 18 August 2003  
8 of 12  
PHD16N03T  
TrenchMOS™ standard level FET  
Philips Semiconductors  
6. Package outline  
Plastic single-ended surface mounted package (Philips version of D-PAK); 3 leads  
(one lead cropped)  
SOT428  
seating plane  
y
A
A
E
A
2
A
b
E
1
1
2
mounting  
base  
D
1
D
H
E
L
2
2
L
1
L
1
3
b
b
w
M
A
c
1
e
e
1
0
10  
20 mm  
scale  
DIMENSIONS (mm are the original dimensions)  
(1)  
D
L
y
1
1
A
A
A
b
D
E
E
H
UNIT  
b
b
c
e
e
1
L
L
w
2
1
2
1
E
1
2
max.  
min.  
min.  
0.65  
0.45  
0.89  
0.71  
0.9  
0.5  
2.38  
2.22  
0.93  
0.73  
1.1  
0.9  
5.46  
5.26  
0.4 6.22  
0.2 5.98  
6.73  
6.47  
10.4 2.95  
9.6  
2.55  
4.81  
4.45  
mm  
4.57  
0.2  
0.2  
4.0  
2.285  
0.5  
Note  
1. Measured from heatsink back to lead.  
REFERENCES  
JEDEC  
EUROPEAN  
PROJECTION  
OUTLINE  
VERSION  
ISSUE DATE  
IEC  
JEITA  
99-09-13  
01-12-11  
SOT428  
TO-252  
SC-63  
Fig 14. SOT428.  
9397 750 11672  
© Koninklijke Philips Electronics N.V. 2003. All rights reserved.  
Product data  
Rev. 01 — 18 August 2003  
9 of 12  
PHD16N03T  
TrenchMOS™ standard level FET  
Philips Semiconductors  
7. Revision history  
Table 5:  
Revision history  
CPCN  
Rev Date  
Description  
01 20030818  
-
Product data; initial version (9397 750 11672)  
9397 750 11672  
© Koninklijke Philips Electronics N.V. 2003. All rights reserved.  
Product data  
Rev. 01 — 18 August 2003  
10 of 12  
PHD16N03T  
TrenchMOS™ standard level FET  
Philips Semiconductors  
8. Data sheet status  
Level Data sheet status[1]  
Product status[2][3]  
Definition  
I
Objective data  
Development  
This data sheet contains data from the objective specification for product development. Philips  
Semiconductors reserves the right to change the specification in any manner without notice.  
II  
Preliminary data  
Qualification  
This data sheet contains data from the preliminary specification. Supplementary data will be published  
at a later date. Philips Semiconductors reserves the right to change the specification without notice, in  
order to improve the design and supply the best possible product.  
III  
Product data  
Production  
This data sheet contains data from the product specification. Philips Semiconductors reserves the  
right to make changes at any time in order to improve the design, manufacturing and supply. Relevant  
changes will be communicated via a Customer Product/Process Change Notification (CPCN).  
[1]  
[2]  
Please consult the most recently issued data sheet before initiating or completing a design.  
The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at  
URL http://www.semiconductors.philips.com.  
[3]  
For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.  
customers using or selling these products for use in such applications do so  
at their own risk and agree to fully indemnify Philips Semiconductors for any  
damages resulting from such application.  
9. Definitions  
Short-form specification The data in a short-form specification is  
extracted from a full data sheet with the same type number and title. For  
detailed information see the relevant data sheet or data handbook.  
Right to make changes — Philips Semiconductors reserves the right to  
make changes in the products - including circuits, standard cells, and/or  
software - described or contained herein in order to improve design and/or  
performance. When the product is in full production (status ‘Production’),  
relevant changes will be communicated via a Customer Product/Process  
Change Notification (CPCN). Philips Semiconductors assumes no  
responsibility or liability for the use of any of these products, conveys no  
licence or title under any patent, copyright, or mask work right to these  
products, and makes no representations or warranties that these products are  
free from patent, copyright, or mask work right infringement, unless otherwise  
specified.  
Limiting values definition Limiting values given are in accordance with  
the Absolute Maximum Rating System (IEC 60134). Stress above one or  
more of the limiting values may cause permanent damage to the device.  
These are stress ratings only and operation of the device at these or at any  
other conditions above those given in the Characteristics sections of the  
specification is not implied. Exposure to limiting values for extended periods  
may affect device reliability.  
Application information Applications that are described herein for any  
of these products are for illustrative purposes only. Philips Semiconductors  
make no representation or warranty that such applications will be suitable for  
the specified use without further testing or modification.  
11. Trademarks  
TrenchMOS — is a trademark of Koninklijke Philips Electronics N.V.  
10. Disclaimers  
Life support — These products are not designed for use in life support  
appliances, devices, or systems where malfunction of these products can  
reasonably be expected to result in personal injury. Philips Semiconductors  
Contact information  
For additional information, please visit http://www.semiconductors.philips.com.  
For sales office addresses, send e-mail to: sales.addresses@www.semiconductors.philips.com.  
Fax: +31 40 27 24825  
© Koninklijke Philips Electronics N.V. 2003. All rights reserved.  
11 of 12  
9397 750 11672  
Product data  
Rev. 01 — 18 August 2003  
PHD16N03T  
TrenchMOS™ standard level FET  
Philips Semiconductors  
Contents  
1
Product profile . . . . . . . . . . . . . . . . . . . . . . . . . . 1  
Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1  
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1  
Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . 1  
Quick reference data. . . . . . . . . . . . . . . . . . . . . 1  
1.1  
1.2  
1.3  
1.4  
2
Pinning information. . . . . . . . . . . . . . . . . . . . . . 1  
Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . 2  
Thermal characteristics. . . . . . . . . . . . . . . . . . . 4  
Transient thermal impedance . . . . . . . . . . . . . . 4  
Characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . 5  
Package outline . . . . . . . . . . . . . . . . . . . . . . . . . 9  
Revision history. . . . . . . . . . . . . . . . . . . . . . . . 10  
Data sheet status . . . . . . . . . . . . . . . . . . . . . . . 11  
Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11  
Disclaimers. . . . . . . . . . . . . . . . . . . . . . . . . . . . 11  
Trademarks. . . . . . . . . . . . . . . . . . . . . . . . . . . . 11  
3
4
4.1  
5
6
7
8
9
10  
11  
© Koninklijke Philips Electronics N.V. 2003.  
Printed in The Netherlands  
All rights are reserved. Reproduction in whole or in part is prohibited without the prior  
written consent of the copyright owner.  
The information presented in this document does not form part of any quotation or  
contract, is believed to be accurate and reliable and may be changed without notice. No  
liability will be accepted by the publisher for any consequence of its use. Publication  
thereof does not convey nor imply any license under patent- or other industrial or  
intellectual property rights.  
Date of release: 18 August 2003  
Document order number: 9397 750 11672  

相关型号:

PHD16N8-5A

OT PLD, 5ns, PAD-Type, TTL, PQCC20,
PHILIPS

PHD16N8-5N

OT PLD, 10ns, PDIP20
NXP

PHD16N8-5N

OT PLD, 5ns, PAD-Type, TTL, PDIP20,
PHILIPS

PHD18D-H

Board Connector, 18 Contact(s), 2 Row(s), Male, Straight, 0.079 inch Pitch, Solder Terminal, Locking, Natural Insulator, Receptacle
AUK

PHD18H-H

Board Connector, 18 Contact(s), 2 Row(s), Female, 0.079 inch Pitch, Wire Terminal, Locking, Plug
AUK

PHD18NQ10T

N-channel TrenchMOS transistor
NXP

PHD18NQ10T,118

N-channel TrenchMOS standard level FET DPAK 3-Pin
NXP

PHD18NQ10T/T3

18A, 100V, 0.09ohm, N-CHANNEL, Si, POWER, MOSFET
NXP

PHD18R-H

Board Connector, 18 Contact(s), 2 Row(s), Male, Right Angle, 0.079 inch Pitch, Solder Terminal, Locking, Natural Insulator, Receptacle
AUK

PHD20N06T

N-channel TrenchMOS transistor
NXP

PHD20N06T

Power Field-Effect Transistor, N-Channel, Metal-oxide Semiconductor FET
PHILIPS

PHD20R-H

Board Connector, 20 Contact(s), 2 Row(s), Male, Right Angle, 0.079 inch Pitch, Solder Terminal, Locking, Natural Insulator, Receptacle
AUK