74LVTH32245EC,557 [NXP]
74LVTH32245 - 3.3 V 32-bit bus transceiver; 3-state BGA 96-Pin;型号: | 74LVTH32245EC,557 |
厂家: | NXP |
描述: | 74LVTH32245 - 3.3 V 32-bit bus transceiver; 3-state BGA 96-Pin 信息通信管理 逻辑集成电路 |
文件: | 总13页 (文件大小:93K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
74LVTH32245
3.3 V 32-bit bus transceiver; 3-state
Rev. 01 — 23 January 2008
Product data sheet
1. General description
The 74LVTH32245 is a high-performance BiCMOS product designed for VCC operation at
3.3 V. The 74LVTH32245 is a 32-bit transceiver featuring non-inverting 3-state bus
compatible outputs in both send and receive directions. The device features four output
enable (nOE) inputs for easy cascading and four send/receive (nDIR) inputs for direction
control. Pin nOE controls the outputs so that the buses are effectively isolated. Bus hold
on data inputs eliminates the need for external pull-up resistors to hold unused inputs.
2. Features
I 32-bit bidirectional bus interface
I 3-state buffers
I Output capability: +64 mA and −32 mA
I TTL input and output switching levels
I Input and output interface capability to systems at 5 V supply
I Bus hold data inputs eliminate need for external pull-up resistors to hold unused inputs
I Live insertion and extraction permitted
I Power-up 3-state
I No bus current loading when output is tied to 5 V bus
I Latch-up protection:
N JESD78 Class II level A exceeds 500 mA
I ESD protection:
N HBM JESD22-A114E exceeds 2000 V
N MM JESD22-A115-A exceeds 200 V
3. Ordering information
Table 1.
Ordering information
Type number
Package
Temperature range Name
Description
Version
74LVTH32245EC
−40 °C to +85 °C
LFBGA96 plastic low profile fine-pitch ball grid array package; SOT536-1
96 balls; body 13.5 × 5.5 × 1.05 mm
74LVTH32245
NXP Semiconductors
3.3 V 32-bit bus transceiver; 3-state
4. Functional diagram
2DIR
1DIR
A3
H3
1OE
1B0
1B1
1B2
1B3
1B4
1B5
1B6
1B7
2OE
H4
A4
A2
A1
B2
B1
C2
C1
D2
D1
2A0
2A1
2A2
2A3
2A4
2A5
2A6
2A7
1A0
A5
E5
E6
F5
F6
G5
G6
H6
H5
2B0
E2
1A1
A6
2B1
E1
1A2
B5
2B2
F2
1A3
B6
2B3
F1
1A4
C5
2B4
G2
1A5
C6
2B5
G1
1A6
D5
2B6
H1
1A7
D6
2B7
H2
3DIR
J3
4DIR
T3
3OE
3B0
3B1
3B2
3B3
3B4
3B5
3B6
3B7
4OE
T4
J4
3A0
J5
4A0
4A1
4A2
4A3
4A4
4A5
4A6
4A7
N5
N6
P5
P6
R5
R6
T6
T5
4B0
N2
J2
3A1
J6
4B1
N1
J1
3A2
K5
4B2
P2
K2
K1
L2
L1
M2
M1
3A3
K6
4B3
P1
3A4
L5
4B4
R2
3A5
L6
4B5
R1
3A6
M5
4B6
T1
3A7
M6
4B7
T2
mna476
Fig 1. Logic symbol
74LVTH32245_1
© NXP B.V. 2008. All rights reserved.
Product data sheet
Rev. 01 — 23 January 2008
2 of 13
74LVTH32245
NXP Semiconductors
3.3 V 32-bit bus transceiver; 3-state
V
CC
V
CC
output
data
input
to internal circuit
mna473
001aah682
Fig 2. Schematic of each output
Fig 3. Bus hold circuit
5. Pinning information
5.1 Pinning
mna475
6
5
4
3
2
1
1A1 1A3 1A5 1A7 2A1 2A3 2A5 2A6 3A1 3A3 3A5 3A7 4A1 4A3 4A5 4A6
1A0 1A2 1A4 1A6 2A0 2A2 2A4 2A7 3A0 3A2 3A4 3A6 4A0 4A2 4A4 4A7
1OE GND V
1DIR GND V
GND GND V
GND GND V
GND 2OE 3OE GND V
GND 2DIR 3DIR GND V
GND GND V
GND GND V
GND 4OE
GND 4DIR
CC
CC
CC
CC
CC
CC
CC
CC
1B0 1B2 1B4 1B6 2B0 2B2 2B4 2B7 3B0 3B2 3B4 3B6 4B0 4B2 4B4 4B7
1B1 1B3 1B5 1B7 2B1 2B3 2B5 2B6 3B1 3B3 3B5 3B7 4B1 4B3 4B5 4B6
A
B
C
D
E
F
G
H
J
K
L
M
N
P
R
T
Fig 4. Pin configuration
5.2 Pin description
Table 2.
Pin description
Symbol
Ball
Description
nDIR (n = 1 to 4)
nOE (n = 1 to 4)
1A[0:7]
A3, H3, J3, T3
A4, H4, J4, T4
direction control
output enable input (active LOW)
input or output
A5, A6, B5, B6, C5, C6, D5, D6
A2, A1, B2, B1, C2, C1, D2, D1
E5, E6, F5, F6, G5, G6, H6, H5
E2, E1, F2, F1, G2, G1, H1, H2
J5, J6, K5, K6, L5, L6, M5, M6
J2, J1, K2, K1, L2, L1, M2, M1
N5, N6, P5, P6, R5, R6, T6, T5
1B[0:7]
input or output
2A[0:7]
input or output
2B[0:7]
input or output
3A[0:7]
input or output
3B[0:7]
input or output
4A[0:7]
input or output
74LVTH32245_1
© NXP B.V. 2008. All rights reserved.
Product data sheet
Rev. 01 — 23 January 2008
3 of 13
74LVTH32245
NXP Semiconductors
3.3 V 32-bit bus transceiver; 3-state
Table 2.
Symbol
4B[0:7]
GND
Pin description …continued
Ball
Description
N2, N1, P2, P1, R2, R1, T1, T2
input or output
B3, B4, D3, D4, E3, E4, G3, G4, K3, K4, ground (0 V)
M3, M4, N3, N4, R3, R4
VCC
C3, C4, F3, F4, L3, L4, P3, P4
supply voltage
6. Functional description
Table 3.
Function selection[1]
Input
nOE
L
Input/output
nAn
nDIR
nBn
L
nAn = nBn
inputs
inputs
L
H
X
nBn = nAn
Z
H
Z
[1] H = HIGH voltage level; L = LOW voltage level; X = don’t care; Z = high-impedance OFF-state
7. Limiting values
Table 4.
Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V)[1][2]
Symbol Parameter
Conditions
Min
−0.5
−0.5
−0.5
−50
−50
-
Max
+4.6
+7.0
+7.0
-
Unit
V
VCC
VI
supply voltage
[3]
[3]
input voltage
V
VO
IIK
output voltage
output in OFF or HIGH-state
VI < 0 V
V
input clamping current
output clamping current
output current
mA
mA
mA
mA
°C
°C
IOK
IO
VO < 0 V
-
output in LOW-state
output in HIGH-state
128
-
−64
−65
-
Tstg
Tj
storage temperature
junction temperature
+150
150
[1] Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the
device at these or any other conditions beyond indicated under Section 8 “Recommended operating conditions” is not implied. Exposure
to absolute-maximum-rated conditions for extended periods may affect device reliability.
[2] The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction
temperatures which are detrimental to reliability.
[3] The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed.
74LVTH32245_1
© NXP B.V. 2008. All rights reserved.
Product data sheet
Rev. 01 — 23 January 2008
4 of 13
74LVTH32245
NXP Semiconductors
3.3 V 32-bit bus transceiver; 3-state
8. Recommended operating conditions
Table 5.
Recommended operating conditions
Symbol Parameter
Conditions
Min
2.7
0
Typ
Max
3.6
5.5
-
Unit
V
VCC
VI
supply voltage
-
-
-
-
-
input voltage
V
IOH
IOL
HIGH-level output current
LOW-level output current
−32
-
mA
mA
mA
none
32
64
current duty cycle ≤ 50 %;
f ≥ 1 kHz
-
Tamb
∆t/∆V
Ptot
ambient temperature
in free air
−40
-
-
-
+85
10
°C
input transition rise and fall rate outputs enabled
total power dissipation
-
-
ns/V
mW
[1]
1000
[1] Above 70 °C the value of Ptot derates linearly with 1.8 mW/K.
9. Static characteristics
Table 6.
Static characteristics
At recommended operating conditions; voltages are referenced to GND (ground = 0 V).
Symbol Parameter
Conditions
Min
Typ
Max
Unit
Tamb = −40 °C to +85 °C[1]
VIK
VIH
VIL
input clamping voltage
VCC = 2.7 V; IIK = −18 mA
−1.2
2.0
-
−0.85
-
V
V
V
V
V
V
V
V
V
V
V
HIGH-level input voltage
LOW-level input voltage
HIGH-level output voltage
-
-
-
0.8
-
VOH
VCC = 2.7 V to 3.6 V; IOH = −100 µA
VCC = 2.7 V; IOH = −8 mA
VCC = 3.0 V; IOH = −32 mA
VCC = 2.7 V; IOL = 100 µA
VCC = 2.7 V; IOL = 24 mA
VCC = 3.0 V; IOL = 16 mA
VCC = 3.0 V; IOL = 32 mA
VCC = 3.0 V; IOL = 64 mA
control pins
VCC − 0.2 VCC
2.4
2.5
-
2.0
2.3
-
VOL
LOW-level output voltage
input leakage current
-
-
-
-
-
0.07
0.3
0.2
0.5
0.4
0.5
0.55
0.25
0.3
0.4
II
VCC = 3.6 V; VI = VCC or GND
VCC = 0 V or 3.6 V; VI = 5.5 V
input/output data pins; VCC = 3.6 V
VI = 5.5 V
-
-
0.1
0.1
±1
µA
µA
10
[2]
-
0.1
0.5
−0.1
0.1
75
20
µA
µA
µA
µA
µA
µA
VI = VCC
-
10
VI = 0 V
−5
-
-
IOFF
ILO
power-off leakage current
output leakage current
VCC = 0 V; VI or VO = 0 V to 4.5 V
output HIGH; VO = 5.5 V; VCC = 3.0 V
±100
125
±100
-
[4]
IO(pu/pd) power-up/power-down
output current
VCC ≤ 1.2 V; VO = 0.5 V to VCC
;
-
40
VI = GND or VCC; nOE = don’t care
74LVTH32245_1
© NXP B.V. 2008. All rights reserved.
Product data sheet
Rev. 01 — 23 January 2008
5 of 13
74LVTH32245
NXP Semiconductors
3.3 V 32-bit bus transceiver; 3-state
Table 6.
Static characteristics …continued
At recommended operating conditions; voltages are referenced to GND (ground = 0 V).
Symbol Parameter
Conditions
Min
75
-
Typ
135
−135
-
Max
Unit
µA
IBHL
bus hold LOW current
VCC = 3 V; VI = 0.8 V
VCC = 3 V; VI = 2.0 V
VCC = 0 V to 3.6 V; VI = 3.6 V
-
IBHH
IBHLO
bus hold HIGH current
−75
µA
[3]
[3]
bus hold LOW overdrive
current
500
-
µA
IBHHO
ICC
bus hold HIGH overdrive
current
VCC = 0 V to 3.6 V; VI = 3.6 V
-
-
−500
µA
supply current
VCC = 3.6 V; VI = GND or VCC; IO = 0 A
outputs HIGH
-
-
-
-
0.14
8.4
0.24
12
mA
mA
mA
mA
outputs LOW
[5]
[6]
outputs disabled
0.14
0.1
0.24
0.2
∆ICC
additional supply current
per input pin; VCC = 3 V to 3.6 V;
one input at VCC − 0.6 V; other inputs
at VCC or GND
CI
input capacitance
control pins; VO = 0 V or 3.0 V
-
-
3
9
-
-
pF
pF
CI/O
input/output capacitance
input/output data pins; outputs
disabled; VCC = 3.6 V; IO = 0 A;
VI = GND or VCC
[1] All typical values are at VCC = 3.3 V and Tamb = 25 °C unless otherwise specified.
[2] Unused pins at VCC or GND.
[3] This is the bus-hold overdrive current required to force the input to the opposite logic state.
[4] This parameter is valid for any VCC between 0 V and 1.2 V with a transition time of up to 10 ms. From VCC = 1.2 V to VCC = 3.3 V ± 0.3 V
a transition time of 100 µs is permitted. This parameter is valid for Tamb = 25 °C only.
[5] ICC is measured with outputs pulled to VCC or GND.
[6] This is the increase in supply current for each input at the specified voltage level other than VCC or GND.
10. Dynamic characteristics
Table 7.
Dynamic characteristics
Voltages are referenced to GND (ground = 0 V); for load circuit see Figure 7.
Symbol Parameter
Conditions
Min
Typ[1] Max
Unit
Tamb = −40 °C to +85 °C
tPLH
tPHL
tPZH
LOW to HIGH propagation delay nAn to nBn or nBn to nAn; see Figure 5
VCC = 2.7 V
-
-
3.5
3.3
ns
ns
VCC = 3.0 V to 3.6 V
HIGH to LOW propagation delay nAn to nBn or nBn to nAn; see Figure 5
VCC = 2.7 V
1.0
1.9
-
-
3.5
3.3
ns
ns
VCC = 3.0 V to 3.6 V
1.0
1.7
OFF-state to HIGH propagation
delay
nOE to nAn or nBn; see Figure 6
VCC = 2.7 V
-
-
5.3
4.5
ns
ns
VCC = 3.0 V to 3.6 V
1.0
2.8
74LVTH32245_1
© NXP B.V. 2008. All rights reserved.
Product data sheet
Rev. 01 — 23 January 2008
6 of 13
74LVTH32245
NXP Semiconductors
3.3 V 32-bit bus transceiver; 3-state
Table 7.
Dynamic characteristics …continued
Voltages are referenced to GND (ground = 0 V); for load circuit see Figure 7.
Symbol Parameter
Conditions
Min
Typ[1] Max
Unit
tPZL
tPHZ
tPLZ
OFF-state to LOW propagation
delay
nOE to nAn or nBn; see Figure 6
VCC = 2.7 V
-
-
5.1
4.1
ns
ns
VCC = 3.0 V to 3.6 V
nOE to nAn or nBn; see Figure 6
VCC = 2.7 V
1.0
2.8
HIGH to OFF-state propagation
delay
-
-
5.7
5.1
ns
ns
VCC = 3.0 V to 3.6 V
nOE to nAn or nBn; see Figure 6
VCC = 2.7 V
1.5
3.2
LOW to OFF-state propagation
delay
-
-
4.6
4.6
ns
ns
VCC = 3.0 V to 3.6 V
1.5
3.0
[1] All typical values are at VCC = 3.3 V and Tamb = 25 °C.
11. Waveforms
V
I
nAn, nBn
input
V
M
GND
t
t
PHL
PLH
V
OH
nBn, nAn
output
V
M
mna477
V
OL
Measurement points are given in Table 8.
VOL and VOH are typical voltage output levels that occur with the output load.
Fig 5. Input to output propagation delays
74LVTH32245_1
© NXP B.V. 2008. All rights reserved.
Product data sheet
Rev. 01 — 23 January 2008
7 of 13
74LVTH32245
NXP Semiconductors
3.3 V 32-bit bus transceiver; 3-state
V
I
V
nOE input
output
M
GND
3.0 V
t
t
PZL
PLZ
V
M
LOW-to-OFF
OFF-to-LOW
V
X
V
OL
t
t
PHZ
PZH
V
OH
V
Y
output
HIGH-to-OFF
OFF-to-HIGH
V
M
GND
outputs
enabled
outputs
disabled
outputs
enabled
001aah683
Measurement points are given in Table 8.
VOL and VOH are typical voltage output levels that occur with the output load.
Fig 6. enable and disable times
Table 8. Measurement points
Supply voltage
VCC
Input
VM
Output
VM
VX
VY
OH − 0.3 V
2.7 V to 3.6 V
1.5 V
1.5 V
VOL + 0.3 V
V
74LVTH32245_1
© NXP B.V. 2008. All rights reserved.
Product data sheet
Rev. 01 — 23 January 2008
8 of 13
74LVTH32245
NXP Semiconductors
3.3 V 32-bit bus transceiver; 3-state
t
W
V
I
90 %
negative
pulse
V
V
V
M
M
10 %
0 V
t
t
r
f
t
t
f
r
V
I
90 %
positive
pulse
V
M
M
10 %
0 V
t
W
V
EXT
V
CC
R
L
V
V
O
I
PULSE
GENERATOR
DUT
R
T
C
L
R
L
001aae235
Test data is given in Table 9.
Definitions test circuit:
RL = Load resistance.
CL = Load capacitance including jig and probe capacitance.
RT = Termination resistance should be equal to output impedance Zo of the pulse generator.
VEXT = External voltage for measuring switching times.
Fig 7. Load circuitry for switching times
Table 9.
Input
VI
Test data
VEXT
Load
RL
fi
tW
tr, tf
CL
tPHZ, tPZH
GND
tPLZ, tPZL
tPLH, tPHL
2.7 V
≤ 10 MHz
500 ns
≤ 2.5 ns
500 Ω
50 pF
6 V
open
74LVTH32245_1
© NXP B.V. 2008. All rights reserved.
Product data sheet
Rev. 01 — 23 January 2008
9 of 13
74LVTH32245
NXP Semiconductors
3.3 V 32-bit bus transceiver; 3-state
12. Package outline
LFBGA96: plastic low profile fine-pitch ball grid array package; 96 balls; body 13.5 x 5.5 x 1.05 mm SOT536-1
B
A
D
ball A1
index area
A
2
A
E
A
1
detail X
e
1
C
1/2 e
y
y
v M
w M
C
C
A B
C
1
e
b
T
R
P
N
e
M
L
K
J
H
G
F
e
2
1/2 e
E
D
C
B
A
ball A1
index area
1
2
3
4
5
6
X
0
5
10 mm
scale
DIMENSIONS (mm are the original dimensions)
A
UNIT
A
A
b
e
e
e
v
w
y
y
1
D
E
1
2
1
2
max.
0.41
0.31
1.2
0.9
0.51
0.41
5.6
5.4
13.6
13.4
mm
1.5
4
12
0.1
0.2
0.8
0.15
0.1
REFERENCES
JEDEC JEITA
OUTLINE
VERSION
EUROPEAN
PROJECTION
ISSUE DATE
IEC
00-03-04
03-02-05
SOT536-1
Fig 8. Package outline SOT536-1 (LFBGA96)
74LVTH32245_1
© NXP B.V. 2008. All rights reserved.
Product data sheet
Rev. 01 — 23 January 2008
10 of 13
74LVTH32245
NXP Semiconductors
3.3 V 32-bit bus transceiver; 3-state
13. Abbreviations
Table 10. Abbreviations
Acronym
BiCMOS
DUT
Description
Bipolar Complementary Metal-Oxide Semiconductor
Device Under Test
ESD
ElectroStatic Discharge
HBM
Human Body Model
MM
Machine Model
TTL
Transistor-Transistor Logic
14. Revision history
Table 11. Revision history
Document ID
Release date
20080123
Data sheet status
Change notice
Supersedes
74LVTH32245_1
Product data sheet
-
-
74LVTH32245_1
© NXP B.V. 2008. All rights reserved.
Product data sheet
Rev. 01 — 23 January 2008
11 of 13
74LVTH32245
NXP Semiconductors
3.3 V 32-bit bus transceiver; 3-state
15. Legal information
15.1 Data sheet status
Document status[1][2]
Product status[3]
Development
Definition
Objective [short] data sheet
This document contains data from the objective specification for product development.
This document contains data from the preliminary specification.
This document contains the product specification.
Preliminary [short] data sheet Qualification
Product [short] data sheet Production
[1]
[2]
[3]
Please consult the most recently issued document before initiating or completing a design.
The term ‘short data sheet’ is explained in section “Definitions”.
The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status
information is available on the Internet at URL http://www.nxp.com.
damage. NXP Semiconductors accepts no liability for inclusion and/or use of
NXP Semiconductors products in such equipment or applications and
therefore such inclusion and/or use is at the customer’s own risk.
15.2 Definitions
Draft — The document is a draft version only. The content is still under
internal review and subject to formal approval, which may result in
modifications or additions. NXP Semiconductors does not give any
representations or warranties as to the accuracy or completeness of
information included herein and shall have no liability for the consequences of
use of such information.
Applications — Applications that are described herein for any of these
products are for illustrative purposes only. NXP Semiconductors makes no
representation or warranty that such applications will be suitable for the
specified use without further testing or modification.
Limiting values — Stress above one or more limiting values (as defined in
the Absolute Maximum Ratings System of IEC 60134) may cause permanent
damage to the device. Limiting values are stress ratings only and operation of
the device at these or any other conditions above those given in the
Characteristics sections of this document is not implied. Exposure to limiting
values for extended periods may affect device reliability.
Short data sheet — A short data sheet is an extract from a full data sheet
with the same product type number(s) and title. A short data sheet is intended
for quick reference only and should not be relied upon to contain detailed and
full information. For detailed and full information see the relevant full data
sheet, which is available on request via the local NXP Semiconductors sales
office. In case of any inconsistency or conflict with the short data sheet, the
full data sheet shall prevail.
Terms and conditions of sale — NXP Semiconductors products are sold
subject to the general terms and conditions of commercial sale, as published
at http://www.nxp.com/profile/terms, including those pertaining to warranty,
intellectual property rights infringement and limitation of liability, unless
explicitly otherwise agreed to in writing by NXP Semiconductors. In case of
any inconsistency or conflict between information in this document and such
terms and conditions, the latter will prevail.
15.3 Disclaimers
General — Information in this document is believed to be accurate and
reliable. However, NXP Semiconductors does not give any representations or
warranties, expressed or implied, as to the accuracy or completeness of such
information and shall have no liability for the consequences of use of such
information.
No offer to sell or license — Nothing in this document may be interpreted
or construed as an offer to sell products that is open for acceptance or the
grant, conveyance or implication of any license under any copyrights, patents
or other industrial or intellectual property rights.
Right to make changes — NXP Semiconductors reserves the right to make
changes to information published in this document, including without
limitation specifications and product descriptions, at any time and without
notice. This document supersedes and replaces all information supplied prior
to the publication hereof.
Quick reference data — The Quick reference data is an extract of the
product data given in the Limiting values and Characteristics sections of this
document, and as such is not complete, exhaustive or legally binding.
Suitability for use — NXP Semiconductors products are not designed,
authorized or warranted to be suitable for use in medical, military, aircraft,
space or life support equipment, nor in applications where failure or
malfunction of an NXP Semiconductors product can reasonably be expected
to result in personal injury, death or severe property or environmental
15.4 Trademarks
Notice: All referenced brands, product names, service names and trademarks
are the property of their respective owners.
16. Contact information
For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: salesaddresses@nxp.com
74LVTH32245_1
© NXP B.V. 2008. All rights reserved.
Product data sheet
Rev. 01 — 23 January 2008
12 of 13
74LVTH32245
NXP Semiconductors
3.3 V 32-bit bus transceiver; 3-state
17. Contents
1
2
3
4
General description . . . . . . . . . . . . . . . . . . . . . . 1
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Ordering information. . . . . . . . . . . . . . . . . . . . . 1
Functional diagram . . . . . . . . . . . . . . . . . . . . . . 2
5
5.1
5.2
Pinning information. . . . . . . . . . . . . . . . . . . . . . 3
Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 3
6
Functional description . . . . . . . . . . . . . . . . . . . 4
Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . 4
Recommended operating conditions. . . . . . . . 5
Static characteristics. . . . . . . . . . . . . . . . . . . . . 5
Dynamic characteristics . . . . . . . . . . . . . . . . . . 6
Waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
Package outline . . . . . . . . . . . . . . . . . . . . . . . . 10
Abbreviations. . . . . . . . . . . . . . . . . . . . . . . . . . 11
Revision history. . . . . . . . . . . . . . . . . . . . . . . . 11
7
8
9
10
11
12
13
14
15
Legal information. . . . . . . . . . . . . . . . . . . . . . . 12
Data sheet status . . . . . . . . . . . . . . . . . . . . . . 12
Definitions. . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
Trademarks. . . . . . . . . . . . . . . . . . . . . . . . . . . 12
15.1
15.2
15.3
15.4
16
17
Contact information. . . . . . . . . . . . . . . . . . . . . 12
Contents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
Please be aware that important notices concerning this document and the product(s)
described herein, have been included in section ‘Legal information’.
© NXP B.V. 2008.
All rights reserved.
For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: salesaddresses@nxp.com
Date of release: 23 January 2008
Document identifier: 74LVTH32245_1
相关型号:
74LVTH32952GX
Low Voltage 32-Bit Registered Transceiver with 3-STATE Outputs (Preliminary)
FAIRCHILD
74LVTH373MSA
Bus Driver, LVT Series, 1-Func, 8-Bit, True Output, BICMOS, PDSO20, 5.30 MM, EIAJ TYPE2, SSOP-20
FAIRCHILD
©2020 ICPDF网 联系我们和版权申明