74HC595D-Q100 [NEXPERIA]
8-bit serial-in, serial or parallel-out shift register with output latches; 3-stateProduction;型号: | 74HC595D-Q100 |
厂家: | Nexperia |
描述: | 8-bit serial-in, serial or parallel-out shift register with output latches; 3-stateProduction |
文件: | 总20页 (文件大小:295K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
74HC595-Q100; 74HCT595-Q100
8-bit serial-in, serial or parallel-out shift register with output
latches; 3-state
Rev. 4 — 11 March 2020
Product data sheet
1. General description
The 74HC595-Q100; 74HCT595-Q100 is an 8-bit serial-in/serial or parallel-out shift register with
a storage register and 3-state outputs. Both the shift and storage register have separate clocks.
The device features a serial input (DS) and a serial output (Q7S) to enable cascading and an
asynchronous reset MR input. A LOW on MR will reset the shift register. Data is shifted on the
LOW-to-HIGH transitions of the SHCP input. The data in the shift register is transferred to the
storage register on a LOW-to-HIGH transition of the STCP input. If both clocks are connected
together, the shift register will always be one clock pulse ahead of the storage register. Data in the
storage register appears at the output whenever the output enable input (OE) is LOW. A HIGH on
OE causes the outputs to assume a high-impedance OFF-state. Operation of the OE input does
not affect the state of the registers. Inputs include clamp diodes. This enables the use of current
limiting resistors to interface inputs to voltages in excess of VCC
.
This product has been qualified to the Automotive Electronics Council (AEC) standard Q100
(Grade 1) and is suitable for use in automotive applications.
2. Features and benefits
•
Automotive product qualification in accordance with AEC-Q100 (Grade 1)
Specified from -40 °C to +85 °C and from -40 °C to +125 °C
•
•
•
•
•
•
•
•
8-bit serial input
8-bit serial or parallel output
Storage register with 3-state outputs
Shift register with direct clear
100 MHz (typical) shift out frequency
Complies with JEDEC standard no. 7A
Input levels:
•
•
For 74HC595-Q100: CMOS level
For 74HCT595-Q100: TTL level
•
ESD protection:
•
•
•
MIL-STD-883, method 3015 exceeds 2000 V
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0 Ω)
•
•
Multiple package options
DHVQFN package with Side-Wettable Flanks enabling Automatic Optical Inspection (AOI) of
solder joints
3. Applications
•
•
Serial-to-parallel data conversion
Remote control holding register
Nexperia
74HC595-Q100; 74HCT595-Q100
8-bit serial-in, serial or parallel-out shift register with output latches; 3-state
4. Ordering information
Table 1. Ordering information
Type number
Package
Temperature range Name
Description
Version
74HC595D-Q100
-40 °C to +125 °C
-40 °C to +125 °C
-40 °C to +125 °C
SO16
plastic small outline package; 16 leads;
body width 3.9 mm
SOT109-1
74HCT595D-Q100
74HC595PW-Q100
74HCT595PW-Q100
74HC595BQ-Q100
74HCT595BQ-Q100
TSSOP16
plastic thin shrink small outline package; 16 leads; SOT403-1
body width 4.4 mm
DHVQFN16 plastic dual in-line compatible thermal
enhanced very thin quad flat package; no leads;
16 terminals; body 2.5 × 3.5 × 0.85 mm
SOT763-1
5. Functional diagram
14 DS
11 SHCP
10 MR
8-STAGE SHIFT REGISTER
Q7S
9
12 STCP
13 OE
8-BIT STORAGE REGISTER
3-STATE OUTPUTS
Q0
15
Q1 Q2 Q3 Q4 Q5 Q6 Q7
1
2
3
4
5
6
7
mna554
Fig. 1. Functional diagram
13
12
EN3
C2
11
12
10
11
SHCP
SRG8
STCP
R
9
15
1
C1/
Q7S
Q0
Q1
Q2
Q3
Q4
Q5
Q6
14
15
1
1D
2D
3
2
2
14
3
DS
3
4
4
5
5
6
6
7
Q7
7
MR
10
OE
9
13
mna552
mna553
Fig. 2. Logic symbol
Fig. 3. IEC logic symbol
©
74HC_HCT595_Q100
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2020. All rights reserved
Product data sheet
Rev. 4 — 11 March 2020
2 / 20
Nexperia
74HC595-Q100; 74HCT595-Q100
8-bit serial-in, serial or parallel-out shift register with output latches; 3-state
STAGE 0
Q
STAGES 1 TO 6
STAGE 7
D Q
DS
Q7S
D
D
Q
FF7
CP
FF0
CP
R
R
SHCP
MR
D
Q
D
Q
LATCH
CP
LATCH
CP
STCP
OE
mna555
Q0
Q1 Q2 Q3 Q4 Q5 Q6
Q7
Fig. 4. Logic diagram
6. Pinning information
6.1. Pinning
74HC595-Q100
74HCT595-Q100
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
Q1
Q2
V
CC
74HC595-Q100
74HCT595-Q100
Q0
Q3
DS
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
Q1
Q2
Q3
Q4
Q5
Q6
Q7
V
CC
Q0
DS
OE
Q4
OE
Q5
STCP
SHCP
MR
Q6
STCP
SHCP
MR
Q7
GND
Q7S
GND
Q7S
aaa-003476
aaa-003477
Fig. 5. Pin configuration for SOT109-1 (SO16)
Fig. 6. Pin configuration for SOT403-1 (TSSOP16)
©
74HC_HCT595_Q100
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2020. All rights reserved
Product data sheet
Rev. 4 — 11 March 2020
3 / 20
Nexperia
74HC595-Q100; 74HCT595-Q100
8-bit serial-in, serial or parallel-out shift register with output latches; 3-state
74HC595-Q100
74HCT595-Q100
terminal 1
index area
2
3
4
5
6
7
15
14
13
12
11
10
Q2
Q3
Q4
Q5
Q6
Q7
Q0
DS
OE
STCP
SHCP
MR
(1)
GND
aaa-003478
Transparent top view
(1) This is not a ground pin. There is no electrical or mechanical requirement to solder the pad. In case soldered,
the solder land should remain floating or connected to GND.
Fig. 7. Pin configuration for SOT763-1 (DHVQFN16)
6.2. Pin description
Table 2. Pin description
Symbol
Pin
Description
Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7
15, 1, 2, 3, 4, 5, 6, 7
parallel data output
ground (0 V)
GND
Q7S
MR
8
9
serial data output
10
11
12
13
14
15
16
master reset (active LOW)
shift register clock input
storage register clock input
output enable input (active LOW)
serial data input
SHCP
STCP
OE
DS
Q0
parallel data output 0
supply voltage
VCC
©
74HC_HCT595_Q100
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2020. All rights reserved
Product data sheet
Rev. 4 — 11 March 2020
4 / 20
Nexperia
74HC595-Q100; 74HCT595-Q100
8-bit serial-in, serial or parallel-out shift register with output latches; 3-state
7. Functional description
Table 3. Function table
H = HIGH voltage state; L = LOW voltage state; ↑ = LOW-to-HIGH transition;
X = don’t care; NC = no change; Z = high-impedance OFF-state.
Control
Input Output
Function
SHCP STCP OE
MR
L
DS
X
Q7S Qn
X
X
X
↑
X
↑
L
L
H
L
L
L
L
NC
L
a LOW-level on MR only affects the shift registers
empty shift register loaded into storage register
L
X
X
X
L
X
Z
shift register clear; parallel outputs in high-impedance OFF-state
H
H
Q6S NC
logic HIGH-level shifted into shift register stage 0. Contents of all
shift register stages shifted through, e.g. previous state of stage 6
(internal Q6S) appears on the serial output (Q7S).
X
↑
↑
↑
L
L
H
H
X
X
NC
QnS contents of shift register stages (internal QnS) are transferred to the
storage register and parallel output stages
Q6S QnS contents of shift register shifted through; previous contents of the
shift register is transferred to the storage register and the parallel
output stages
SHCP
DS
STCP
MR
OE
Q0
Z-state
Z-state
Q1
Z-state
Z-state
Q6
Q7
Q7S
mna556
Fig. 8. Timing diagram
©
74HC_HCT595_Q100
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2020. All rights reserved
Product data sheet
Rev. 4 — 11 March 2020
5 / 20
Nexperia
74HC595-Q100; 74HCT595-Q100
8-bit serial-in, serial or parallel-out shift register with output latches; 3-state
8. Limiting values
Table 4. Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).
Symbol Parameter
Conditions
Min
Max
+7
Unit
V
VCC
IIK
supply voltage
-0.5
input clamping current
output clamping current
output current
VI < -0.5 V or VI > VCC + 0.5 V
VO < -0.5 V or VO > VCC + 0.5 V
VO = -0.5 V to (VCC + 0.5 V)
pin Q7S
-
-
±20
±20
mA
mA
IOK
IO
-
-
±25
±35
70
mA
mA
mA
mA
°C
pins Qn
ICC
supply current
-
IGND
Tstg
Ptot
ground current
-70
-65
-
-
storage temperature
total power dissipation
+150
500
[1]
mW
[1] For SOT109-1 (SO16) package: Ptot derates linearly with 12.4 mW/K above 110 °C.
For SOT403-1 (TSSOP16) package: Ptot derates linearly with 8.5 mW/K above 91 °C.
For SOT763-1 (DHVQFN16) package: Ptot derates linearly with 11.2 mW/K above 106 °C.
9. Recommended operating conditions
Table 5. Recommended operating conditions
Symbol Parameter
Conditions
74HC595-Q100
74HCT595-Q100
Unit
Min
Typ
Max
Min
4.5
Typ
Max
VCC
VI
supply voltage
input voltage
output voltage
2.0
5.0
6.0
VCC
VCC
625
139
83
5.0
5.5
VCC
VCC
-
V
0
0
-
0
0
-
V
VO
-
-
-
-
V
Δt/ΔV
input transition rise and fall
rate
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
-
-
ns/V
-
1.67
-
-
1.67
-
139 ns/V
ns/V
+125 °C
-
-
-
Tamb
ambient temperature
-40
+25
+125
-40
+25
10. Static characteristics
Table 6. Static characteristics
At recommended operating conditions; voltages are referenced to GND (ground = 0 V).
Symbol Parameter
Conditions
-40 °C to +85 °C
-40 °C to +125 °C
Unit
Min
Typ
Max
Min
Max
74HC595-Q100
VIH
HIGH-level
input voltage
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
1.5
1.2
2.4
3.2
0.8
2.1
2.8
-
-
1.5
-
-
V
V
V
V
V
V
3.15
3.15
4.2
-
4.2
-
VIL
LOW-level
input voltage
-
-
-
0.5
1.35
1.8
-
-
-
0.5
1.35
1.8
©
74HC_HCT595_Q100
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2020. All rights reserved
Product data sheet
Rev. 4 — 11 March 2020
6 / 20
Nexperia
74HC595-Q100; 74HCT595-Q100
8-bit serial-in, serial or parallel-out shift register with output latches; 3-state
Symbol Parameter
Conditions
-40 °C to +85 °C
-40 °C to +125 °C
Unit
Min
Typ
Max
Min
Max
VOH
HIGH-level
output voltage
VI = VIH or VIL
all outputs
IO = -20 μA; VCC = 2.0 V
1.9
4.4
5.9
2.0
4.5
6.0
-
-
-
1.9
4.4
5.9
-
-
-
V
V
V
IO = -20 μA; VCC = 4.5 V
IO = -20 μA; VCC = 6.0 V
Q7S output
IO = -4 mA; VCC = 4.5 V
IO = -5.2 mA; VCC = 6.0 V
Qn bus driver outputs
IO = -6 mA; VCC = 4.5 V
IO = -7.8 mA; VCC = 6.0 V
VI = VIH or VIL
3.84
5.34
4.32
5.81
-
-
3.7
5.2
-
-
V
V
3.84
5.34
4.32
5.81
-
-
3.7
5.2
-
-
V
V
VOL
LOW-level
output voltage
all outputs
IO = 20 μA; VCC = 2.0 V
IO = 20 μA; VCC = 4.5 V
IO = 20 μA; VCC = 6.0 V
Q7S output
-
-
-
0
0
0
0.1
0.1
0.1
-
-
-
0.1
0.1
0.1
V
V
V
IO = 4 mA; VCC = 4.5 V
IO = 5.2 mA; VCC = 6.0 V
Qn bus driver outputs
IO = 6 mA; VCC = 4.5 V
IO = 7.8 mA; VCC = 6.0 V
-
-
0.15
0.16
0.33
0.33
-
-
0.4
0.4
V
V
-
-
-
0.15
0.16
-
0.33
0.33
±1.0
-
-
-
0.4
0.4
V
V
II
input leakage VI = VCC or GND; VCC = 6.0 V
current
±1.0
μA
IOZ
ICC
CI
OFF-state
output current VO = VCC or GND
VI = VIH or VIL; VCC = 6.0 V;
-
-
-
-
-
±5.0
80
-
-
-
-
±10
160
-
μA
μA
pF
supply current VI = VCC or GND; IO = 0 A;
VCC = 6.0 V
input
3.5
capacitance
74HCT595-Q100
VIH
HIGH-level
input voltage
VCC = 4.5 V to 5.5 V
VCC = 4.5 V to 5.5 V
2.0
-
1.6
1.2
-
2.0
-
-
V
V
VIL
LOW-level
0.8
0.8
input voltage
VOH
HIGH-level
output voltage
VI = VIH or VIL; VCC = 4.5 V
all outputs
IO = -20 μA
4.4
3.84
3.7
4.5
-
-
-
4.4
3.7
3.7
-
-
-
V
V
V
Q7S output
IO = -4 mA
4.32
4.32
Qn bus driver outputs
IO = -6 mA
©
74HC_HCT595_Q100
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2020. All rights reserved
Product data sheet
Rev. 4 — 11 March 2020
7 / 20
Nexperia
74HC595-Q100; 74HCT595-Q100
8-bit serial-in, serial or parallel-out shift register with output latches; 3-state
Symbol Parameter
Conditions
-40 °C to +85 °C
-40 °C to +125 °C
Unit
Min
Typ
Max
Min
Max
VOL
LOW-level
output voltage
VI = VIH or VIL; VCC = 4.5 V
all outputs
IO = 20 μA
-
-
0
0.1
-
-
0.1
0.4
V
V
Q7S output
IO = 4.0 mA
0.15
0.33
Qn bus driver outputs
IO = 6.0 mA
-
-
0.16
-
0.33
±1.0
-
-
0.4
V
II
input leakage VI = VCC or GND; VCC = 5.5 V
current
±1.0
μA
IOZ
ICC
ΔICC
OFF-state
output current VO = VCC or GND
VI = VIH or VIL; VCC = 5.5 V;
-
-
-
-
±5.0
80
-
-
±10
160
μA
μA
supply current VI = VCC or GND; IO = 0 A;
VCC = 5.5 V
additional
per input pin;
supply current other inputs at VCC or GND;
IO = 0 A; VI = VCC - 2.1 V;
VCC = 4.5 V to 5.5 V
pins MR, SHCP, STCP, OE
pin DS
-
-
-
150
25
675
113
-
-
-
-
735
123
-
μA
μA
pF
CI
input
3.5
capacitance
11. Dynamic characteristics
Table 7. Dynamic characteristics
Voltages are referenced to GND (ground = 0 V); for test circuit see Fig. 14.
Symbol Parameter
Conditions
25 °C
-40 °C to
+85 °C
-40 °C to
+125 °C
Unit
Min Typ[1] Max
Min
Max
Min
Max
74HC595-Q100
tpd
propagation
delay
SHCP to Q7S; see Fig. 9
VCC = 2 V
[2]
[2]
-
-
-
52
19
15
160
32
-
-
-
200
40
-
-
-
240 ns
VCC = 4.5 V
48
41
ns
ns
VCC = 6 V
27
34
STCP to Qn; see Fig. 10
VCC = 2 V
-
-
-
55
20
16
175
35
-
-
-
220
44
-
-
-
265 ns
VCC = 4.5 V
53
45
ns
ns
VCC = 6 V
30
37
tPHL
HIGH to LOW MR to Q7S; see Fig. 12
propagation
delay
VCC = 2 V
-
-
-
47
17
14
175
35
-
-
-
220
44
-
-
-
265 ns
VCC = 4.5 V
53
45
ns
ns
VCC = 6 V
30
37
©
74HC_HCT595_Q100
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2020. All rights reserved
Product data sheet
Rev. 4 — 11 March 2020
8 / 20
Nexperia
74HC595-Q100; 74HCT595-Q100
8-bit serial-in, serial or parallel-out shift register with output latches; 3-state
Symbol Parameter
Conditions
25 °C
-40 °C to
+85 °C
-40 °C to
+125 °C
Unit
Min Typ[1] Max
Min
Max
Min
Max
ten
tdis
tW
enable time
disable time
pulse width
OE to Qn; see Fig. 13
VCC = 2 V
[3]
[4]
-
-
-
47
17
14
150
30
-
-
-
190
38
-
-
-
225 ns
VCC = 4.5 V
45
38
ns
ns
VCC = 6 V
26
33
OE to Qn; see Fig. 13
VCC = 2 V
-
-
-
41
15
12
150
30
-
-
-
190
38
-
-
-
225 ns
VCC = 4.5 V
45
38
ns
ns
VCC = 6 V
27
33
SHCP HIGH or LOW; see Fig. 9
VCC = 2 V
75
15
13
17
6
-
-
-
95
19
16
-
-
-
110
22
-
-
-
ns
ns
ns
VCC = 4.5 V
VCC = 6 V
5
19
STCP HIGH or LOW;
see Fig. 10
VCC = 2 V
VCC = 4.5 V
75
15
13
11
4
-
-
-
95
19
16
-
-
-
110
22
-
-
-
ns
ns
ns
VCC = 6 V
3
19
MR LOW; see Fig. 12
VCC = 2 V
75
15
13
17
6
-
-
-
95
19
16
-
-
-
110
22
-
-
-
ns
ns
ns
VCC = 4.5 V
VCC = 6 V
5
19
tsu
set-up time
DS to SHCP; see Fig. 11
VCC = 2 V
50
10
9
11
4
-
-
-
65
13
11
-
-
-
75
15
13
-
-
-
ns
ns
ns
VCC = 4.5 V
VCC = 6 V
3
SHCP to STCP; see Fig. 11
VCC = 2 V
75
15
13
22
8
-
-
-
95
19
16
-
-
-
110
22
-
-
-
ns
ns
ns
VCC = 4.5 V
VCC = 6 V
7
19
th
hold time
DS to SHCP; see Fig. 11
VCC = 2 V
3
3
3
-6
-2
-2
-
-
-
3
3
3
-
-
-
3
3
3
-
-
-
ns
ns
ns
VCC = 4.5 V
VCC = 6 V
trec
recovery time MR to SHCP; see Fig. 12
VCC = 2 V
VCC = 4.5 V
VCC = 6 V
50
10
9
-19
-7
-
-
-
65
13
11
-
-
-
75
15
13
-
-
-
ns
ns
ns
-6
©
74HC_HCT595_Q100
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2020. All rights reserved
Product data sheet
Rev. 4 — 11 March 2020
9 / 20
Nexperia
74HC595-Q100; 74HCT595-Q100
8-bit serial-in, serial or parallel-out shift register with output latches; 3-state
Symbol Parameter
Conditions
25 °C
-40 °C to
+85 °C
-40 °C to
+125 °C
Unit
Min Typ[1] Max
Min
Max
Min
Max
fmax
maximum
frequency
SHCP or STCP;
see Fig. 9 and Fig. 10
VCC = 2 V
9
30
35
-
30
91
-
-
-
-
4.8
24
28
-
-
-
-
-
4
-
MHz
MHz
MHz
pF
VCC = 4.5 V
20
24
-
-
-
-
VCC = 6 V
108
115
CPD
power
fi = 1 MHz; VI = GND to VCC
[5]
[6]
dissipation
capacitance
74HCT595-Q100; VCC = 4.5 V to 5.5 V
tpd
propagation
delay
SHCP to Q7S; see Fig. 9
STCP to Qn; see Fig. 10
[2]
[2]
-
-
-
25
24
23
42
40
40
-
-
-
53
50
50
-
-
-
63
60
60
ns
ns
ns
tPHL
HIGH to LOW MR to Q7S; see Fig. 12
propagation
delay
ten
tdis
tW
enable time
disable time
pulse width
OE to Qn; see Fig. 13
[3]
[4]
-
21
18
6
35
30
-
-
44
38
-
-
53
45
-
ns
ns
ns
ns
OE to Qn; see Fig. 13
-
-
-
SHCP HIGH or LOW; see Fig. 9
16
16
20
20
24
24
STCP HIGH or LOW;
see Fig. 10
5
-
-
-
MR LOW; see Fig. 12
20
16
16
3
8
5
-
-
-
-
-
-
25
20
20
3
-
-
-
-
-
-
30
24
24
3
-
-
-
-
-
-
ns
tsu
set-up time
hold time
DS to SHCP; see Fig. 11
SHCP to STCP; see Fig. 11
DS to SHCP; see Fig. 11
ns
8
ns
th
-2
-7
52
ns
trec
fmax
recovery time MR to SHCP; see Fig. 12
10
30
13
24
15
20
ns
maximum
frequency
SHCP and STCP;
see Fig. 9 and Fig. 10
MHz
CPD
power
dissipation
capacitance
fi = 1 MHz;
VI = GND to VCC - 1.5 V
[5]
[6]
-
130
-
-
-
-
-
pF
[1] Typical values are measured at nominal supply voltage.
[2] tpd is the same as tPHL and tPLH
[3] ten is the same as tPZL and tPZH
[4] tdis is the same as tPLZ and tPHZ
.
.
.
[5] CPD is used to determine the dynamic power dissipation (PD in μW).
PD = CPD × VCC2 × fi + Σ(CL × VCC2 × fo) where:
fi = input frequency in MHz;
fo = output frequency in MHz;
Σ(CL × VCC2 × fo) = sum of outputs;
CL = output load capacitance in pF;
VCC = supply voltage in V.
[6] All 9 outputs switching.
©
74HC_HCT595_Q100
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2020. All rights reserved
Product data sheet
Rev. 4 — 11 March 2020
10 / 20
Nexperia
74HC595-Q100; 74HCT595-Q100
8-bit serial-in, serial or parallel-out shift register with output latches; 3-state
11.1. Waveforms and test circuit
1/f
max
V
I
SHCP input
GND
V
M
t
W
t
t
PHL
PLH
V
OH
V
Q7S output
V
M
OL
mna557
Measurement points are given in Table 8.
VOL and VOH are typical output voltage levels that occur with the output load.
Fig. 9. Shift clock pulse, maximum frequency and input to output propagation delays
V
I
SHCP input
GND
V
M
1/f
max
t
su
V
I
STCP input
GND
V
M
t
t
W
t
PHL
PLH
V
OH
V
Qn output
M
V
OL
mna558
Measurement points are given in Table 8.
VOL and VOH are typical output voltage levels that occur with the output load.
Fig. 10. Storage clock to output propagation delays
©
74HC_HCT595_Q100
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2020. All rights reserved
Product data sheet
Rev. 4 — 11 March 2020
11 / 20
Nexperia
74HC595-Q100; 74HCT595-Q100
8-bit serial-in, serial or parallel-out shift register with output latches; 3-state
V
I
V
SHCP input
M
GND
t
t
su
su
M
t
t
h
h
V
I
V
DS input
GND
V
OH
V
Q7S output
M
V
OL
mna560
Measurement points are given in Table 8.
The shaded areas indicate when the input is permitted to change for predictable output performance.
VOL and VOH are typical output voltage levels that occur with the output load.
Fig. 11. Data set-up and hold times
V
I
V
MR input
M
GND
t
t
rec
W
V
I
SHCP input
Q7S output
V
M
GND
t
PHL
V
OH
V
M
V
OL
mna561
Measurement points are given in Table 8.
VOL and VOH are typical output voltage levels that occur with the output load.
Fig. 12. Master reset to output propagation delays
©
74HC_HCT595_Q100
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2020. All rights reserved
Product data sheet
Rev. 4 — 11 March 2020
12 / 20
Nexperia
74HC595-Q100; 74HCT595-Q100
8-bit serial-in, serial or parallel-out shift register with output latches; 3-state
t
t
r
f
90 %
V
OE input
M
10 %
t
t
PZL
PLZ
Qn output
V
LOW-to-OFF
OFF-to-LOW
M
10 %
t
t
PHZ
PZH
90 %
Qn output
V
HIGH-to-OFF
OFF-to-HIGH
M
outputs
enabled
outputs
enabled
outputs
disabled
msa697
Measurement points are given in Table 8.
VOL and VOH are typical output voltage levels that occur with the output load.
Fig. 13. Enable and disable times
Table 8. Measurement points
Type
Input
VM
Output
VM
74HC595-Q100
74HCT595-Q100
0.5VCC
1.3 V
0.5VCC
1.3 V
©
74HC_HCT595_Q100
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2020. All rights reserved
Product data sheet
Rev. 4 — 11 March 2020
13 / 20
Nexperia
74HC595-Q100; 74HCT595-Q100
8-bit serial-in, serial or parallel-out shift register with output latches; 3-state
t
W
V
I
90 %
negative
pulse
V
V
V
M
M
10 %
0 V
t
t
r
f
t
t
f
r
V
I
90 %
positive
pulse
V
M
M
10 %
0 V
t
W
V
V
CC
CC
V
I
V
O
R
L
S1
G
open
DUT
R
T
C
L
001aad983
Test data is given in Table 9.
Definitions for test circuit:
CL = load capacitance including jig and probe capacitance.
RL = load resistance.
RT = termination resistance should be equal to the output impedance Zo of the pulse generator.
S1 = test selection switch.
Fig. 14. Test circuit for measuring switching times
Table 9. Test data
Type
Input
VI
Load
CL
S1 position
tPHL, tPLH
open
tr, tf
6 ns
6 ns
RL
tPZH, tPHZ
GND
tPZL, tPLZ
VCC
74HC595-Q100
74HCT595-Q100
VCC
3 V
50 pF
50 pF
1 kΩ
1 kΩ
open
GND
VCC
©
74HC_HCT595_Q100
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2020. All rights reserved
Product data sheet
Rev. 4 — 11 March 2020
14 / 20
Nexperia
74HC595-Q100; 74HCT595-Q100
8-bit serial-in, serial or parallel-out shift register with output latches; 3-state
12. Package outline
SO16: plastic small outline package; 16 leads; body width 3.9 mm
SOT109-1
D
E
A
X
v
c
y
H
M
A
E
Z
16
9
Q
A
2
A
(A )
3
A
1
pin 1 index
θ
L
p
L
1
8
e
w
M
detail X
b
p
0
2.5
scale
5 mm
DIMENSIONS (inch dimensions are derived from the original mm dimensions)
A
(1)
(1)
(1)
UNIT
A
A
A
b
c
D
E
e
H
E
L
L
p
Q
v
w
y
Z
θ
1
2
3
p
max.
0.25
0.10
1.45
1.25
0.49
0.36
0.25
0.19
10.0
9.8
4.0
3.8
6.2
5.8
1.0
0.4
0.7
0.6
0.7
0.3
mm
1.27
0.05
1.05
0.041
1.75
0.25
0.01
0.25
0.1
0.25
0.01
8o
0o
0.0100
0.0075
0.010 0.057
0.004 0.049
0.019
0.014
0.39
0.38
0.16
0.15
0.244
0.228
0.039 0.028
0.016 0.020
0.028
0.012
inches
0.069
0.01 0.004
Note
1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.
REFERENCES
OUTLINE
EUROPEAN
PROJECTION
ISSUE DATE
VERSION
IEC
JEDEC
JEITA
99-12-27
03-02-19
SOT109-1
076E07
MS-012
Fig. 15. Package outline SOT109-1 (SO16)
©
74HC_HCT595_Q100
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2020. All rights reserved
Product data sheet
Rev. 4 — 11 March 2020
15 / 20
Nexperia
74HC595-Q100; 74HCT595-Q100
8-bit serial-in, serial or parallel-out shift register with output latches; 3-state
TSSOP16: plastic thin shrink small outline package; 16 leads; body width 4.4 mm
SOT403-1
D
E
A
X
c
y
H
v
M
A
E
Z
9
16
Q
(A )
3
A
2
A
A
1
pin 1 index
θ
L
p
L
1
8
detail X
w
M
b
p
e
0
2.5
5 mm
scale
DIMENSIONS (mm are the original dimensions)
A
(1)
(2)
(1)
UNIT
A
A
A
b
c
D
E
e
H
L
L
Q
v
w
y
Z
θ
1
2
3
p
E
p
max.
8o
0o
0.15
0.05
0.95
0.80
0.30
0.19
0.2
0.1
5.1
4.9
4.5
4.3
6.6
6.2
0.75
0.50
0.4
0.3
0.40
0.06
mm
1.1
0.65
1
0.2
0.13
0.1
0.25
Notes
1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.
REFERENCES
OUTLINE
EUROPEAN
PROJECTION
ISSUE DATE
VERSION
IEC
JEDEC
JEITA
99-12-27
03-02-18
SOT403-1
MO-153
Fig. 16. Package outline SOT403-1 (TSSOP16)
©
74HC_HCT595_Q100
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2020. All rights reserved
Product data sheet
Rev. 4 — 11 March 2020
16 / 20
Nexperia
74HC595-Q100; 74HCT595-Q100
8-bit serial-in, serial or parallel-out shift register with output latches; 3-state
DHVQFN16: plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads;
16 terminals; body 2.5 x 3.5 x 0.85 mm
SOT763-1
B
A
D
A
A
1
E
c
detail X
terminal 1
index area
C
terminal 1
index area
e
1
y
y
e
b
v
M
C
C
A
B
C
1
w
M
2
7
L
1
8
9
E
h
e
16
15
10
D
h
X
0
2.5
scale
5 mm
DIMENSIONS (mm are the original dimensions)
(1)
A
(1)
(1)
UNIT
A
1
b
c
E
h
e
e
y
D
D
E
L
v
w
y
1
1
h
max.
0.05 0.30
0.00 0.18
3.6
3.4
2.15
1.85
2.6
2.4
1.15
0.85
0.5
0.3
mm
0.05
0.1
1
0.2
0.5
2.5
0.1
0.05
Note
1. Plastic or metal protrusions of 0.075 mm maximum per side are not included.
REFERENCES
OUTLINE
EUROPEAN
PROJECTION
ISSUE DATE
VERSION
IEC
JEDEC
JEITA
02-10-17
03-01-27
SOT763-1
- - -
MO-241
- - -
Fig. 17. Package outline SOT763-1 (DHVQFN16)
©
74HC_HCT595_Q100
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2020. All rights reserved
Product data sheet
Rev. 4 — 11 March 2020
17 / 20
Nexperia
74HC595-Q100; 74HCT595-Q100
8-bit serial-in, serial or parallel-out shift register with output latches; 3-state
13. Abbreviations
Table 10. Abbreviations
Acronym
CMOS
DUT
Description
Complementary Metal-Oxide Semiconductor
Device Under Test
ESD
ElectroStatic Discharge
Human Body Model
HBM
MIL
Military
MM
Machine Model
TTL
Transistor-Transistor Logic
14. Revision history
Table 11. Revision history
Document ID
Release date
Data sheet status
Change notice
Supersedes
74HC_HCT595_Q100 v.4 20200311
Product data sheet
-
74HC_HCT595_Q100 v.3
Modifications:
•
•
•
Type numbers 74HC595DB-Q100 and 74HCT595DB-Q100 (SOT338-1) removed.
Section 2 updated.
Table 4: Derating values for Ptot total power dissipation updated.
74HC_HCT595_Q100 v.3 20170228
Product data sheet
-
74HC_HCT595_Q100 v.2
Modifications:
•
•
The format of this data sheet has been redesigned to comply with the identity guidelines of
Nexperia.
Legal texts have been adapted to the new company name where appropriate.
74HC_HCT595_Q100 v.2 20130410
Product data sheet
-
74HC_HCT595_Q100 v.1
-
Modifications:
•
Type numbers 74HC595DB-Q100 and 74HCT595DB-Q100 added.
74HC_HCT595_Q100 v.1 20120802
Product data sheet
-
©
74HC_HCT595_Q100
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2020. All rights reserved
Product data sheet
Rev. 4 — 11 March 2020
18 / 20
Nexperia
74HC595-Q100; 74HCT595-Q100
8-bit serial-in, serial or parallel-out shift register with output latches; 3-state
equipment, nor in applications where failure or malfunction of an Nexperia
product can reasonably be expected to result in personal injury, death or
severe property or environmental damage. Nexperia and its suppliers accept
no liability for inclusion and/or use of Nexperia products in such equipment or
applications and therefore such inclusion and/or use is at the customer's own
risk.
15. Legal information
Data sheet status
Quick reference data — The Quick reference data is an extract of the
product data given in the Limiting values and Characteristics sections of this
document, and as such is not complete, exhaustive or legally binding.
Document status Product
Definition
[1][2]
status [3]
Applications — Applications that are described herein for any of these
products are for illustrative purposes only. Nexperia makes no representation
or warranty that such applications will be suitable for the specified use
without further testing or modification.
Objective [short]
data sheet
Development
This document contains data from
the objective specification for
product development.
Preliminary [short]
data sheet
Qualification
Production
This document contains data from
the preliminary specification.
Customers are responsible for the design and operation of their applications
and products using Nexperia products, and Nexperia accepts no liability for
any assistance with applications or customer product design. It is customer’s
sole responsibility to determine whether the Nexperia product is suitable
and fit for the customer’s applications and products planned, as well as
for the planned application and use of customer’s third party customer(s).
Customers should provide appropriate design and operating safeguards to
minimize the risks associated with their applications and products.
Product [short]
data sheet
This document contains the product
specification.
[1] Please consult the most recently issued document before initiating or
completing a design.
[2] The term 'short data sheet' is explained in section "Definitions".
[3] The product status of device(s) described in this document may have
changed since this document was published and may differ in case of
multiple devices. The latest product status information is available on
the internet at https://www.nexperia.com.
Nexperia does not accept any liability related to any default, damage, costs
or problem which is based on any weakness or default in the customer’s
applications or products, or the application or use by customer’s third party
customer(s). Customer is responsible for doing all necessary testing for the
customer’s applications and products using Nexperia products in order to
avoid a default of the applications and the products or of the application or
use by customer’s third party customer(s). Nexperia does not accept any
liability in this respect.
Definitions
Draft — The document is a draft version only. The content is still under
internal review and subject to formal approval, which may result in
modifications or additions. Nexperia does not give any representations or
warranties as to the accuracy or completeness of information included herein
and shall have no liability for the consequences of use of such information.
Limiting values — Stress above one or more limiting values (as defined in
the Absolute Maximum Ratings System of IEC 60134) will cause permanent
damage to the device. Limiting values are stress ratings only and (proper)
operation of the device at these or any other conditions above those
given in the Recommended operating conditions section (if present) or the
Characteristics sections of this document is not warranted. Constant or
repeated exposure to limiting values will permanently and irreversibly affect
the quality and reliability of the device.
Short data sheet — A short data sheet is an extract from a full data sheet
with the same product type number(s) and title. A short data sheet is
intended for quick reference only and should not be relied upon to contain
detailed and full information. For detailed and full information see the relevant
full data sheet, which is available on request via the local Nexperia sales
office. In case of any inconsistency or conflict with the short data sheet, the
full data sheet shall prevail.
Terms and conditions of commercial sale — Nexperia products are
sold subject to the general terms and conditions of commercial sale, as
published at http://www.nexperia.com/profile/terms, unless otherwise agreed
in a valid written individual agreement. In case an individual agreement is
concluded only the terms and conditions of the respective agreement shall
apply. Nexperia hereby expressly objects to applying the customer’s general
terms and conditions with regard to the purchase of Nexperia products by
customer.
Product specification — The information and data provided in a Product
data sheet shall define the specification of the product as agreed between
Nexperia and its customer, unless Nexperia and customer have explicitly
agreed otherwise in writing. In no event however, shall an agreement be
valid in which the Nexperia product is deemed to offer functions and qualities
beyond those described in the Product data sheet.
No offer to sell or license — Nothing in this document may be interpreted
or construed as an offer to sell products that is open for acceptance or the
grant, conveyance or implication of any license under any copyrights, patents
or other industrial or intellectual property rights.
Disclaimers
Export control — This document as well as the item(s) described herein
may be subject to export control regulations. Export might require a prior
authorization from competent authorities.
Limited warranty and liability — Information in this document is believed
to be accurate and reliable. However, Nexperia does not give any
representations or warranties, expressed or implied, as to the accuracy
or completeness of such information and shall have no liability for the
consequences of use of such information. Nexperia takes no responsibility
for the content in this document if provided by an information source outside
of Nexperia.
Translations — A non-English (translated) version of a document is for
reference only. The English version shall prevail in case of any discrepancy
between the translated and English versions.
In no event shall Nexperia be liable for any indirect, incidental, punitive,
special or consequential damages (including - without limitation - lost
profits, lost savings, business interruption, costs related to the removal
or replacement of any products or rework charges) whether or not such
damages are based on tort (including negligence), warranty, breach of
contract or any other legal theory.
Trademarks
Notice: All referenced brands, product names, service names and
trademarks are the property of their respective owners.
Notwithstanding any damages that customer might incur for any reason
whatsoever, Nexperia’s aggregate and cumulative liability towards customer
for the products described herein shall be limited in accordance with the
Terms and conditions of commercial sale of Nexperia.
Right to make changes — Nexperia reserves the right to make changes
to information published in this document, including without limitation
specifications and product descriptions, at any time and without notice. This
document supersedes and replaces all information supplied prior to the
publication hereof.
Suitability for use in automotive applications — This Nexperia product
has been qualified for use in automotive applications. Unless otherwise
agreed in writing, the product is not designed, authorized or warranted to
be suitable for use in life support, life-critical or safety-critical systems or
©
74HC_HCT595_Q100
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2020. All rights reserved
Product data sheet
Rev. 4 — 11 March 2020
19 / 20
Nexperia
74HC595-Q100; 74HCT595-Q100
8-bit serial-in, serial or parallel-out shift register with output latches; 3-state
Contents
1. General description......................................................1
2. Features and benefits.................................................. 1
3. Applications.................................................................. 1
4. Ordering information....................................................2
5. Functional diagram.......................................................2
6. Pinning information......................................................3
6.1. Pinning.........................................................................3
6.2. Pin description.............................................................4
7. Functional description................................................. 5
8. Limiting values............................................................. 6
9. Recommended operating conditions..........................6
10. Static characteristics..................................................6
11. Dynamic characteristics.............................................8
11.1. Waveforms and test circuit.......................................11
12. Package outline........................................................ 15
13. Abbreviations............................................................18
14. Revision history........................................................18
15. Legal information......................................................19
© Nexperia B.V. 2020. All rights reserved
For more information, please visit: http://www.nexperia.com
For sales office addresses, please send an email to: salesaddresses@nexperia.com
Date of release: 11 March 2020
©
74HC_HCT595_Q100
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2020. All rights reserved
Product data sheet
Rev. 4 — 11 March 2020
20 / 20
相关型号:
74HC595D.118
8-bit serial-in, serial or parallel-out shift register with output latches; 3-state
NXP
74HC595DB,112
74HC(T)595 - 8-bit serial-in, serial or parallel-out shift register with output latches; 3-state SSOP1 16-Pin
NXP
74HC595DB,118
74HC(T)595 - 8-bit serial-in, serial or parallel-out shift register with output latches; 3-state SSOP1 16-Pin
NXP
74HC595DB-Q100
8-bit serial-in, serial or parallel-out shift register with output latches; 3-state
NXP
74HC595DB-Q100J
74HC(T)595-Q100 - 8-bit serial-in, serial or parallel-out shift register with output latches; 3-state SSOP1 16-Pin
NXP
74HC595DB-T
IC HC/UH SERIES, 8-BIT RIGHT SERIAL IN PARALLEL OUT SHIFT REGISTER, TRUE OUTPUT, PDSO16, 5.30 MM, PLASTIC, MO-150, SOT-338-1, SSOP-16, Shift Register
NXP
74HC595DR2G
8−Bit Serial−Input/Serial or Parallel−Output Shift Register with Latched 3−State Outputs
ONSEMI
74HC595DTR2G
8−Bit Serial−Input/Serial or Parallel−Output Shift Register with Latched 3−State Outputs
ONSEMI
74HC595N,112
74HC(T)595 - 8-bit serial-in, serial or parallel-out shift register with output latches; 3-state DIP 16-Pin
NXP
©2020 ICPDF网 联系我们和版权申明