SY69952_11 [MICREL]

OC-3/STS-3 CLOCK RECOVERING TRANSCEIVER; OC - 3 / STS- 3时钟再现收发器
SY69952_11
型号: SY69952_11
厂家: MICREL SEMICONDUCTOR    MICREL SEMICONDUCTOR
描述:

OC-3/STS-3 CLOCK RECOVERING TRANSCEIVER
OC - 3 / STS- 3时钟再现收发器

时钟
文件: 总8页 (文件大小:99K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
OC-3/STS-3  
CLOCK RECOVERING  
TRANSCEIVER  
SY69952  
FEATURES  
DESCRIPTION  
„ A complete ATM compatible single chip Transmitter  
Micrel's SY69952 contains fully integrated transmitter  
and receiver functions designed to provide clock recovery  
and generation for either 51.84Mbit/s OC/STS-1 or  
155.52Mbps OC/STS-3 SONET/SDH (SY69952) and ATM  
applications.  
and Receiver  
„ Seamless operation with PMC-Sierra PM5345, VLSI  
VNS67200, IgT WAC-013-B/WAC-413-A and NEC  
µPD98402 UNI Processors  
On-chip clock generation is performed by a low-jitter  
phase-locked loop (PLL) allowing use of 19.44MHz  
reference for 155.52MHz generation or a 6.48MHz  
reference for 51.84MHz generation. Clock recovery is  
performed by synchronizing the on-chip VCO directly to  
the incoming data stream.  
„ Supports clock and data recovery from 51.84Mbps  
or 155.52Mbps NRZ or NRZI data stream  
„ 155.52MHz clock multiplication from 19.44MHz  
source or 51.84MHz clock multiplication from  
6.48MHz source  
„ Line Receiver Inputs: No external buffering needed  
„ Differential output buffering  
„ Link Status Indication  
The SY69952 meets the jitter compliance criteria of  
Bellcore, ITU/CCITT and ANSI standards. Low jitter is  
ensured by Micrel's advanced PLL technology and  
positive ECL (PECL) I/O.  
Micre's circuit design techniques coupled with  
ASSET™ bipolar technology result in ultra-fast  
performance with low noise and low power dissipation.  
„ Loop-back testing  
„ 100K ECL compatible I/O  
„ Single +5 volt power supply  
„ Replacement for Cypress CY7B952  
„ The SY69952 complies with Bellcore, ITU/CCITT and  
ANSI specifications  
„ Available in 28-pin SOIC package  
FUNCTIONAL BLOCK DIAGRAM  
PLL2+  
LOOP  
PLL2-  
MODE  
ROUT+  
ROUT-  
RIN+  
RIN-  
RCLK+  
RCLK-  
RSER+  
RSER-  
PLL  
CD  
LFI  
TSER+  
TSER-  
TOUT+  
TOUT-  
TCLK+  
TCLK-  
PLL  
x8  
REFCLK+  
REFCLK-  
PLL1+  
PLL1-  
ASSET is a trademark of Micrel, Inc.  
Rev.: N  
Amendment:/0  
M9999-062805  
hbwhelp@micrel.comor(408)955-1690  
1
Issue Date: June 2005  
Micrel, Inc.  
SY69952  
PACKAGE/ORDERINGINFORMATION  
Ordering Information(1)  
ROUT+  
ROUT-  
RIN+  
1
28  
27  
26  
25  
24  
23  
22  
21  
20  
19  
18  
17  
16  
15  
RCLK-  
RCLK+  
RSER-  
RSER+  
LFI  
2
Package  
Operating  
Range  
Package  
Marking  
Lead  
Finish  
3
RIN-  
4
Part Number  
SY69952ZC  
SY69952ZH  
Type  
Z28-1  
Z28-1  
MODE  
5
Commercial  
Commercial  
SY69952ZC  
Sn-Pb  
6
VCC  
CD  
7
VEE  
TOP VIEW  
SOIC  
SY69952ZH with  
Pb-Free bar-line indicator  
Pb-Free  
NiPdAu  
LOOP  
REFCLK-  
REFCLK+  
TOUT-  
TOUT+  
PLL1+  
PLL1-  
8
VCC  
9
TCLK-  
TCLK+  
TSER+  
TSER-  
PLL2+  
PLL2-  
10  
11  
12  
13  
14  
Notes:  
1. Contact factory for die availability. Dice are guaranteed at TA = 25°C, DC electricals only.  
28-Pin SOIC (Z28-1)  
M9999-062805  
hbwhelp@micrel.comor(408)955-1690  
2
Micrel, Inc.  
SY69952  
PIN DESCRIPTIONS  
INPUTS  
RSER± – Differential PECL Output  
Recovered Serial Data. These Positive ECL 100K outputs  
(+5V referenced) represent the recovered data from the  
input data stream (RIN±). This recovered data is aligned  
with the recovered clock (RCLK±) with a sampling window  
compatible with most data processing devices.  
RIN± – Differential PECL Input  
Receive Input. These built-in line receiver inputs are  
connected to the differential Receive serial input data stream.  
An internal Receive PLL recovers the embedded clock  
(RCLK±) and data (RSER±) information. The incoming data  
rate can be within one of two frequency ranges depending  
on the state of the MODE pin.  
RCLK± – Differential PECL Output  
Recovered Clock. These Positive ECL 100K outputs (+5V  
referenced) represent the recovered clock from the input  
data stream (RIN±). This recovered clock is used to sample  
the recovered data (RSER±) and has timing compatible  
with most data processing devices.  
CD – PECL/TTL Input  
Carrier Detect. This input controls the recovery function  
of the Receive PLL and can be driven by the carrier detect  
output from optical modules or from external transition  
detection circuitry. When this input is at an ECL HIGH, the  
input data stream (RIN±) is recovered normally by the  
Receive PLL. When this input is at an ECL LOW, the  
Receive PLL no longer aligns to RIN±, but instead aligns  
with the REFCLKx8 frequency. Also, the Link Fault Indicator  
(LFI) will transition LOW, and the recovered data outputs  
(RSER) will remain LOW regardless of the signal level on  
the Receive data stream inputs (RIN). When the CD input  
is at a TTL LOW (-0.8V), the internal transition detection  
circuitry is disabled.  
LFI – TTL Output  
Link Fault Indicator. This input indicates the status of the  
input data stream (RIN±). It is controlled by three functions;  
the Carrier Detect (CD) input, the internal Transition Detector,  
and the Out of Lock (OOL) detector. The Transition Detector  
determines if RIN± contains enough transitions to be  
accurately recovered by the Receive PLL. The Out of Lock  
detector determines if RIN± is within the frequency range of  
the Receive PLL. When CD is HIGH and RIN± has sufficient  
transitions and is within the frequency range of the Receive  
PLL, the LFI input will be high. If CD is at an ECL LOW or  
RIN± does not contain sufficient transitions or RIN± is outside  
the frequency range of the Receive PLL then the LFI output  
will be LOW. If CD is at a TTL LOW then the LFI output will  
only transition LOW when the frequency of RIN± is outside  
the range of the Receive PLL.  
TSER± – Differential PECL Input  
Transmit Serial Data. These built-in line receiver inputs  
are connected to the differential Transmit serial input data  
stream. These inputs can receive very low amplitude signals  
and are compatible with all PECL signal levels.  
REFCLK± – Differential PECL/TTL Input  
TOUT± – Differential PECL Output  
Reference Clock. This input is the clock frequency  
reference for the clock and data recovery Receive PLL.  
REFCLK is multiplied internally by eight and sets the  
approximate center frequency for the internal Receive PLL  
to track the incoming bit stream. This input is also multiplied  
by eight by the frequency multiplier Transmit PLL to produce  
the bit rate Transmit Clock (TCLK±). REFCLK can be  
connected to either a differential PECL or single-ended TTL  
frequency source. When either REFCLK+ or REFCLK- is at  
a TTL LOW, the opposite REFCLK signal becomes a TTL  
level input.  
Transmit Output. These Positive ECL 100K outputs (+5V  
referenced) represent the buffered version of the Transmit  
data stream (TSER±). This Transmit path is used to take  
weak input signals and rebuffer them to drive low impedance  
copper media.  
TCLK± – Differential PECL Output  
Transmit Clock. These Positive ECL 100K outputs (+5V  
referenced) provide the bit rate frequency source for external  
Transmit data processing devices. This output is synthesized  
by the Transmit PLL and is derived by multiplying the  
REFCLK frequency by eight.  
OUTPUTS  
LOOP – TTL Input  
ROUT± – Differential PECL Output  
Loop Back Select. This input is used to select the input  
data stream source that the Receive PLL used for clock  
and data recovery. When the LOOP input is HIGH, the  
Receive input data stream (RIN±) is used for clock and  
data recovery. When LOOP is LOW, the Transmit input  
data stream (TSER±) is used by the Receive PLL for clock  
and data recovery.  
Receive Output. These Positive ECL 100K outputs (+5V  
referenced) represent the buffered version of the input data  
stream (RIN±). This output pair can be used for Receiver  
input data equalization in copper based systems, reducing  
the system impact of data dependent jitter. All PECL outputs  
can be powered down by connecting both outputs to VCC  
or leaving them both unconnected.  
M9999-062805  
hbwhelp@micrel.comor(408)955-1690  
3
Micrel, Inc.  
SY69952  
PIN DESCRIPTIONS  
PLL1±, PLL2± – Loop Filter Inputs  
MODE – 3 Level Input  
These pins are used to connect the external loop filters  
for the two on-board PLLs. See below:  
Frequency Mode Select. This three-level input selects  
the frequency range for the clock and data recovery receive  
PLL and the frequency multiplier transmit PLL. When the  
input is held PECL HIGH (VCC –0.9 typ.), the two PLLs  
operate at the SONET (SDH) STS-3 (STM-1) line rate of  
155.52MHz. When this input is held TTL LOW (connected  
to GND), the two PLLs operate at one SONET STS-1 line  
rate of 51.84MHz. The REFCLK± frequency in both operating  
modes is 1/8 of the operating frequency. When the MODE  
input is ECL LOW (VCC – 1.7 typ), the device enters into  
test mode, the TSER± inputs substitue for the internal PLL  
VCO for use in factory testing.  
Figure 1. Suggested Loop Filter Values  
DESCRIPTION  
lowest operating range of the device is selected. A 6.48MHz  
± 1% source must drive the REFCLK inputs and the two  
PLLs will multiply this rate by 8 to provide output clocks that  
operate at 51.84MHz ± 1%.  
General  
The SY69952 Serial SONET/SDH Transceiver is used in  
SONET/SDH and ATM applications to recover clock and  
data information from a 155.52MHz or 51.84MHz NRZ (Non  
Return to Zero) or NRZI (Non Return to Zero Invert on  
ones) serial data stream. This device also provides a bit-  
rate Transmit clock, from a byte rate source through the  
use of a frequency multiplier PLL, and differential data  
buffering for the Transmit side of the system. This device is  
compliant with all relevant SONET/SDH specifications  
including ANSI T1X1.6/91-022, ANSI T1X1.3/93-006R1 Draft  
and ITU/CCITT G958.  
Transmit Functions  
The transmit section of the SY69952 contains a PLL that  
takes a REFCLK input and multiplies it by 8 (REFCLKx8) to  
produce a PECL (Positive ECL) differential output clock  
(TCLK±). The transmitter has two operating ranges that are  
selectable with the three-level MODE pin as explained  
above. The SY69952 Transmit frequency multiplier PLL  
allows low-cost byte rate clock sources to be used to time  
the upstream serial data transmitter.  
Operating Frequency  
The REFCLK± input can be configured three ways. When  
both REFCLK+ and REFCLK- are connected to a differential  
100K-compatible PECL source, the REFCLK input will  
behave as a differential PECL input. When either the  
REFCLK+ or the REFCLK- input is at a TTL LOW, the  
other REFCLK input becomes a TTL-level input allowing it  
to be connected to a low-cost TTL crystal oscillator. The  
REFCLK input structure, therefore, can be used as a  
differential PECL input, a single TTL input, or as a dual TTL  
clock multiplexing input.  
The SY69952 operates at either of two frequency ranges.  
The MODE input selects which of the two frequency ranges  
the Transmit frequency multiplier PLL and the Receive clock  
and data recovery PLL will operate. When MODE is  
connected to VCC, the highest operating range of the device  
is selected. A 19.44MHz ± 1% source must drive the  
REFCLK input and the two PLLs will multiply this rate by 8  
to provide output clocks that operate at 155.52MHz ± 1%.  
When the MODE input is connected to ground (GND), the  
M9999-062805  
hbwhelp@micrel.comor(408)955-1690  
4
Micrel, Inc.  
SY69952  
DESCRIPTION  
The Transmit PECL differential input pair (TSER±) is  
buffered by the SY69952 yielding the differential data outputs  
(TOUT±). These outputs can be used to directly drive  
transmission media such as Printed Circuit Board (PCB)  
traces, optical drivers, twisted pair, or coaxial cable.  
with the REFCLKx8 frequency and the recovered data  
outputs (RSER) will remain LOW regardless of the signal  
level on the Receive data-stream inputs (RIN).  
In addition, the SY69952 has a built-in transitions detector  
that also checks the quality of the incoming data stream.  
The absence of data transitions can be caused by a broken  
transmission media, a broken transmitter, or a problem with  
the transmit or receive media coupling. The SY69952 will  
detect a quiet link by counting the number of bit times that  
have passed without a data transition. A bit time is defined  
as the period of RCLK±. When 512 bit times have passed  
without a data transition on RIN±, LFI will transition LOW.  
The receiver will assume that the serial data stream is invalid  
and, instead of allowing the RCLK± frequency to wander in  
the absence of data, the PLL will lock to the REFCLKx8  
frequency. This will insure that RCLK± is as close to the  
correct link operating frequency as the REFCLK accuracy.  
LFI will be driven HIGH again and the receiver will recover  
clock and data from the incoming data stream when the  
transition detection circuitry determines that adequate  
transitions to ensure reliable clock and data recovery have  
been detected within 512 bit-times.  
Receive Functions  
The primary function of the receiver is to recover clock  
(RCLK±) and data (RSER±) from the incoming differential  
PECL data stream (RIN±) without the need for external  
buffering. These built-in line receiver inputs, as well as the  
TSER± inputs mentioned above, have a wide common-  
mode range (2.5V) and the ability to receive signals with as  
little as 50mV differential voltage. They are compatible with  
all PECL signals and any copper media.  
The clock recovery function is performed using an  
embedded PLL. The recovered clock is not only passed to  
the RCLK± outputs, but also used internally to sample the  
input serial stream in order to recover the data pattern. The  
Receive PLL uses the REFCLK input as a byte-rate  
reference. This input is multiplied by 8 (REFCLKx8) and is  
used to improve PLL lock time and to provide a center  
frequency for operation in the absence of input data stream  
transitions. The receiver can recover clock and data in two  
different frequency ranges depending on the state of the  
MODE pin as explained earlier. To insure accurate data  
and clock recovery, REFCLKx8 must be within 1000 ppm of  
the transmit bit rate. The standards, however, specify that  
the REFCLKx8 frequency accuracy be within 20-100 ppm.  
The differential input serial data (RIN±) is not only used  
by the PLL to recover the clock and data, but it is also  
buffered and presented as the PECL differential output pair  
ROUT±. This output pair can be used as part of the  
transmission line interface circuit for base line wander  
compensation, improving system performance by providing  
reduced input jitter and increased data eye opening.  
The Transition Detector can be turned off by pulling the  
CD input to a TTL LOW (-0.8V). When CD is pulled to a  
TTL LOW the LFI will only be driven LOW if the recovered  
clock is not locked to the incoming data stream. LFI LOW in  
this will only indicate that the Receiver PLL is Out of Lock  
(OOL). The CD pin should not be left unconnected.  
Loop Back Testing  
The TTL level LOOP pin is used to perform loop-back  
testing. When LOOP is asserted (held LOW) the Transmitter  
serial input (TSER±) is used by the Receiver PLL for clock  
and data recovery. This allows in-system testing to be  
performed on the entire device except for the differential  
Transmit drivers (TOUT±) and the differential Receiver inputs  
(RIN±). For example, an ATM controller can present ATM  
cells to the input of the ATM cell processor and check to  
see that these same cells are received. When the LOOP  
input is deasserted (held HIGH) the Receive PLL is once  
again connected to the Receiver serial inputs (RIN±).  
The LOOP feature can also be used in applications where  
clock and data recovery are to be performed from either of  
two data streams. In these systems the LOOP pin is used  
to select whether the TSER± or the RIN± inputs are used  
by the Receive PLL for clock and data recovery. In the  
Loop back testing mode, regardless of the presence of data  
at the input (RIN±), the transmit serial data stream from  
(TSER±) will flow through the Receive PLL to the Recovered  
serial data output (RSER±).  
Carrier Detect and Link Fault Indicator Functions  
The Link Fault Indicator (LFI) output is a TTL-level output  
that indicates the status of the receiver. This output can  
used by an external controller for Loss of Signal (LOS),  
Loss of Frame (LOF), or Out of Frame (OOF) indications.  
LFI is controlled by the Carrier Detect input, the internal  
Transitions Detector, and the PLL Out of Lock (OOL)  
circuitry.  
The CD input may be driven by external circuitry that is  
monitoring the incoming data stream. Optical modules have  
CD outputs that indicate the presence of light on the optical  
fiber and some copper based systems use external threshold  
detection circuitry to monitor the incoming data stream. The  
CD input is a 100K PECL compatible signal that should be  
held HIGH when the incoming data stream is valid. When  
CD is pulled to a PECL LOW (-2.5V max.), the LFI output  
will transition LOW and the Receiver PLL will align itself  
M9999-062805  
hbwhelp@micrel.comor(408)955-1690  
5
Micrel, Inc.  
SY69952  
(1)  
ABSOLUTE MAXIMUM RATINGS  
Symbol  
Parameter  
Rating  
0 to +7  
Unit  
V
VCC, TVCC, AVCC  
Power Supply (GND, TGND, AGND = 0V)  
Input Voltage (GND, TGND, AGND = 0V)  
VI  
0 to VCC  
V
IOUT  
Output Current  
Continuous  
Surge  
50  
mA  
100  
TA  
Ambient Temperature Range  
Storage Temperature Range  
0 to +85  
°C  
°C  
Tstore  
-65 to +150  
NOTE:  
1. PermanentdevicedamagemayoccurifABSOLUTEMAXIMUMRATINGSareexceeded. Thisisastressratingonlyandfunctionaloperationisnotimplied  
at conditions other than those detailed in the operational sections of this data sheet. Exposure to ABSOLUTE MAXIMUM RATING conditions for extended  
periods may affect device reliability.  
PECL DC ELECTRICAL CHARACTERISTICS  
(1)  
VCC = TVCC = AVCC = 4.75V to 5.25V; GND, TGND, AGND = 0V, TA = 0°C to +85°C  
TA = 0°C to 85°C  
Symbol  
VOH  
VOL  
VIH  
Parameter  
Output HIGH Voltage  
Min.  
Typ.  
VCC –.955  
VCC –1.705  
Max.  
VCC –.830  
VCC –1.570  
VCC –.880  
VCC –1.475  
Unit  
V
VCC –1.075  
VCC –1.860  
VCC –1.165  
VCC –1.810  
0.5  
Output LOW Voltage  
Input HIGH Voltage(2)  
Input LOW Voltage(2)  
Input LOW Current  
V
V
VIL  
V
IIL  
µA  
NOTES:  
1. Equilibrium temperature  
2. Forcing one input at a time. Apply VIH (max) or VIL (min) to all other inputs.  
TTL DC ELECTRICAL CHARACTERISTICS  
VCC = TVCC = AVCC = 4.75V to 5.25V; GND, TGND, AGND = 0V, TA = 0°C to +85°C  
Symbol  
VOH  
VOL  
Parameter  
Output HIGH Voltage  
Output LOW Voltage  
Output Short Circuit Current  
Input HIGH Voltage  
Input LOW Voltage  
Min.  
2.4  
Max.  
Unit  
V
Condition  
IOH = –2mA  
IOL = 4mA  
VOUT = 0V  
0.45  
–60  
V
IOS  
–150  
2.0  
mA  
V
VIH  
VIL  
0.8  
V
(1), (2), (3)  
DC ELECTRICAL CHARACTERISTICS  
VCC = +5V ±5%; VEE = GND = 0V, TA = 0°C to +85°C  
Symbol  
IEE  
Parameter  
Min.  
Typ.  
Max.  
Unit  
mA  
mA  
Condition  
Internal Operating Current  
Termination Output Current  
140  
11  
200  
IOUT  
50to Vcc -2, 50% duty cycle  
NOTES:  
1. To calculate total power supply current into the VCC pins: ICC = (n * IOUT); where n = number of ECL output pins used (ie, terminated).  
2. To calculate total device power dissipation; PD = [IEE * (VCC - VEE)] + [n * IOUT * 1.33](3).  
3. Average ECL output voltage is calculated as VOAVG = (VOH(max) + VOH(min) + VOL(max) + VOL(min)) /4 = 1.33V.  
M9999-062805  
hbwhelp@micrel.comor(408)955-1690  
6
Micrel, Inc.  
SY69952  
AC ELECTRICAL CHARACTERISTICS  
VCC = +5V ±5%; VEE = GND = 0V, TA = 0°C to +85°C  
Symbol  
Parameter  
Min.  
Typ.  
Max.  
Units  
Condition  
fREF  
Reference Frequency  
6.41  
19.24  
6.48  
19.44  
6.55  
19.64  
MHz  
MHZ  
MODE = 0  
MODE = 1  
fB  
Bit Time(1)  
19.5  
6.50  
19.3  
6.43  
19.1  
6.36  
ns  
ns  
MODE = 0  
MODE = 1  
tODC  
Output Duty Cycle(2)  
(TCLK±, RCLK±)  
48  
52  
%
tRF  
ECL Output Rise/Fall Tiime(2)  
PLL Lock Time(2)  
0.4  
1.2  
1
ns  
µs  
5pf load, 50to VCC –2 (20% to 80%)  
tLOCK  
tRPWH  
RIN transition density 25%  
REFCLK Pulse Width High  
3.3  
10  
ns  
ns  
MODE = 0  
MODE = 1  
tRPWL  
REFCLK Pulse Width Low  
3.3  
10  
ns  
ns  
MODE = 0  
MODE = 1  
tDV  
tDH  
tPD  
Data Valid  
Data Hold  
3
1
10  
ns  
ns  
ns  
Prior to RCLK+ rising edge  
After RCLK+ rising edge  
Propagation Delay(3)  
(RIN to ROUT, TSER to TOUT)  
NOTES:  
1. fB is calculated as 1/(fREF * 8).  
2. Tested initially and after any design or process changes that may affect these parameters.  
3. The ECL switching threshold is the differential zero crossing (ie, the point where + and – signals cross).  
TIMING WAVEFORMS  
M9999-062805  
hbwhelp@micrel.comor(408)955-1690  
7
Micrel, Inc.  
SY69952  
28 LEAD SOIC .300" WIDE (Z28-1)  
MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA  
TEL + 1 (408) 944-0800 FAX + 1 (408) 474-1000 WEB http://www.micrel.com  
The information furnished by Micrel in this datasheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use.  
Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.  
Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can  
reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the  
body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser’s use or  
sale of Micrel Products for use in life support appliances, devices or systems is at Purchaser’s own risk and Purchaser agrees to fully indemnify Micrel for any  
damages resulting from such use or sale.  
©2005Micrel,Incorporated.  
M9999-062805  
hbwhelp@micrel.comor(408)955-1690  
8

相关型号:

SY7.5

10 WATT VOLTAGE REGULATOR
SEMTECH

SY7120-3DZ-C10

VALVE BODY 110V
ETC

SY7120-5LOU-C10

VALVE BODY 24V DC
ETC

SY7140-3DZ

VALVE BASE 110V
ETC

SY7140-5LOU-Q

VALVE BASE 24VDC
ETC

SY7200

30V High Current Boost LED Driver
ETC

SY7200A

背光IC
ETC

SY7200AABC

背光IC
ETC

SY7220-5LOU-C10

VALVE BODY 24V DC
ETC

SY7240-5LOU-Q

VALVE BASE 24VDC
ETC

SY7320-5LOU-C10

VALVE BODY 24V DC
ETC

SY733021U

2.5/3.3V 1-to-1 Differential to LVCMOS/LVTTL Translator
MICREL