D167233 [MAXIM]

I2C 32-Bit Binary Counter RTC; I²C 32​​位二进制计数器RTC
D167233
元器件型号: D167233
生产厂家: MAXIM INTEGRATED PRODUCTS    MAXIM INTEGRATED PRODUCTS
描述和应用:

I2C 32-Bit Binary Counter RTC
I²C 32​​位二进制计数器RTC

计数器
PDF文件: 总15页 (文件大小:515K)
下载文档:  下载PDF数据表文档文件
MAX34334CSE前5页PDF页面详情预览
DS1672
I
2
C 32-Bit Binary Counter RTC
www.maxim-ic.com
GENERAL DESCRIPTION
The DS1672 incorporates a 32-bit counter and
power-monitoring functions. The 32-bit counter
is designed to count seconds and can be used to
derive time-of-day, week, month, month, and
year by using a software algorithm. A precision,
temperature-compensated
reference
and
comparator circuit monitors the status of V
CC
.
When an out-of-tolerance condition occurs, an
internal power-fail signal is generated that forces
the reset to the active state. When V
CC
returns to
an in-tolerance condition, the reset signal is kept
in the active state for a period of time to allow
the power supply and processor to stabilize.
FEATURES
32-Bit Counter
I
2
C
*
Serial Interface
Automatic Power-Fail Detect and Switch
Circuitry
Power-Fail Reset Output
Low-Voltage Oscillator Operation
(1.3V min)
Trickle-Charge Capability
Underwriters Laboratory (UL) Recognized
-40°C to +85°C Operating Temperature
Range
TYPICAL OPERATING CIRCUIT
PIN CONFIGURATION
TOP VIEW
X1
X2
V
BACKUP
GND
1
2
3
4
8
7
6
5
V
CC
RST
SCL
SDA
DS1672
DIP
SO
µSOP
*Purchase of I C components from Maxim Integrated Products,
Inc., or one of its sublicensed Associated Companies, conveys a
2
license under the Philips I C Patent Rights to use these
2
components in an I C system, provided that the system conforms
2
to the I C Standard Specification defined by Philips.
2
1 of 15
REV: 031406
DS1672
ORDERING INFORMATION
PART
DS1672-2
DS1672-3
DS1672-33
DS1672S-2
DS1672S-2+
DS1672S-3
DS1672S-3+
DS1672S-33
DS1672S-33+
DS1672S-3/T&R
DS1672S-3+T&R
DS1672S-33/T&R
DS1672S-33+T&R
DS1672U-2
DS1672U-2+
DS1672U-3
DS1672U-3+
DS1672U-33
DS1672U-33+
DS1672U-33/T&R
DS1672U-33+T&R
TEMP RANGE
-40°C to +85°C
-40°C to +85°C
-40°C to +85°C
-40°C to +85°C
-40°C to +85°C
-40°C to +85°C
-40°C to +85°C
-40°C to +85°C
-40°C to +85°C
-40°C to +85°C
-40°C to +85°C
-40°C to +85°C
-40°C to +85°C
-40°C to +85°C
-40°C to +85°C
-40°C to +85°C
-40°C to +85°C
-40°C to +85°C
-40°C to +85°C
-40°C to +85°C
-40°C to +85°C
VOLTAGE (V) PIN-PACKAGE
2.0
3.0
3.3
2.0
2.0
3.0
3.0
3.3
3.3
3.0
3.0
3.3
3.3
2.0
2.0
3.0
3.0
3.3
3.3
3.3
3.3
8 DIP (300 mils)
8 DIP (300 mils)
8 DIP (300 mils)
8 SO (150 mils)
8 SO (150 mils)
8 SO (150 mils)
8 SO (150 mils)
8 SO (150 mils)
8 SO (150 mils)
8 SO (150 mils)/Tape
and Reel
8 SO (150 mils)/Tape
and Reel
8 SO (150 mils)/Tape
and Reel
8 SO (150 mils)/Tape
and Reel
8
µSOP
(3mm)
8
µSOP
(3mm)
8
µSOP
(3mm)
8
µSOP
(3mm)
8
µSOP
(3mm)
8
µSOP
(3mm)
8
µSOP
(3mm)/Tape
and Reel
8
µSOP
(3mm)/Tape
and Reel
TOP MARK*
DS1672-2
DS1672-3
DS1672-33
DS1672-2
D1672-2
DS1672-3
D1672-3
DS167233
D167233
DS1672-3
D1672-3
DS167233
D167233
1672
rr -2
1672
rr -2
1672
rr -3
1672
rr -3
1672
rr -33
1672
rr -33
1672
rr -33
1672
rr -33
+
Denotes a lead-free/RoHS-compliant device.
*
A “+” anywhere on the top mark denotes a lead-free device. rr = 2-digit alphanumeric revision code.
2 of 15
DS1672
ABSOLUTE MAXIMUM RATINGS
Voltage Range on Any Pin Relative to Ground……………………………………………..-0.5V to +6.0V
Operating Temperature Range (noncondensing) ...…………………………………………-40°C to +85°C
Storage Temperature Range……………………………………………………………….-55°C to +125°C
Soldering Temperature………………………………………….See IPC/JEDEC J-STD-020 Specification
This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operation
sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time can affect device
reliability.
RECOMMENDED DC OPERATING CONDITIONS
(T
A
= -40°C to +85°C)
PARAMETER
DS1672-2
Supply
DS1672-3
Voltage
DS1672-33
Logic 1
Logic 0
Backup Supply Voltage
SYMBOL
V
CC
V
CC
V
CC
V
IH
V
IL
V
BACKUP
MIN
1.8
2.7
2.97
0.7 x V
CC
-0.5
1.3
TYP
2.0
3.0
3.3
3.0
MAX
2.2
3.3
3.63
V
CC
+ 0.5
+0.3 x V
CC
3.63
UNITS
V
V
V
V
NOTES
1
1
1
1
DC ELECTRICAL CHARACTERISTICS
(V
CCMIN
< V
CC
< V
CCMAX,
T
A
= -40°C to +85°C.)
PARAMETER
Active Supply Current
Standby Current
Power-Fail Voltage
V
BACKUP
Leakage Current
Logic 0 Output (V
OL
= 0.4V)
(V
CC
> 2V;
Logic 0
V
OL
= 0.4V)
Output
(V
CC
< 2V;
(DS1672-2)
V
OL
= 0.2 x V
CC
)
Note 1:
All voltages referenced to ground.
Note 2:
I
CCA
specified with SCL clocking at max frequency (400kHz), trickle charger disabled.
Note 3:
I
CCS
specified with V
CC
= V
CCTYP
and SDA, SCL = V
CCTYP
, trickle charger disabled.
Note 4:
SDA and
RST.
SYMBOL
I
CCA
I
CCS
V
PF
I
BACKUPLKG
I
OL
I
OL
MIN
TYP
2.70
2.45
1.58
2.88
2.6
1.7
25
MAX
600
500
2.97
2.7
1.8
50
3
3
UNITS
µA
µA
V
nA
mA
mA
NOTES
2
3
1, 4
1, 4
3
3 of 15
DS1672
DC ELECTRICAL CHARACTERISTICS
(V
CC
= 0V,
T
A
= -40°C to +85°C.)
PARAMETER
V
BACKUP
Current (Oscillator On)
V
BACKUP
Current (Oscillator Off)
SYMBOL
I
BACKUPOSC
I
BACKUP
MIN
TYP
0.425
MAX
1
200
UNITS
µA
nA
NOTES
5
Note 5:
Using the recommended crystal on X1 and X2.
CRYSTAL SPECIFICATIONS
*
PARAMETER
Nominal Frequency
Series Resistance
Load Capacitance
SYMBOL
f
O
ESR
C
L
MIN
TYP
32.768
6
MAX
45
UNITS
kHz
kΩ
pF
NOTES
*The crystal, traces, and crystal input pins should be isolated from RF generating signals. Refer to
Application Note 58: Crystal
Considerations for Dallas Real-Time Clocks
for additional specifications
4 of 15
DS1672
AC ELECTRICAL CHARACTERISTICS
(V
CC
= 0V, T
A
= -40°C to +85°C.)
PARAMETER
SCL Clock
Frequency
Bus Free Time
Between a STOP and
START Condition
Hold Time
(Repeated) START
Condition
LOW Period of SCL
Clock
HIGH Period of SCL
Clock
Setup Time for a
Repeated START
Condition
Data Hold Time
Data Setup Time
Rise Time of Both
SDA and SCL
Signals
Fall Time of Both
SDA and SCL
Signals
Setup Time for STOP
Condition
Capacitive Load for
Each Bus Line
I/O Capacitance
SYMBOL
f
SCL
CONDITIONS
Fast mode
Standard mode
Fast mode
Standard mode
Fast mode
Standard mode
Fast mode
Standard mode
Fast mode
Standard mode
Fast mode
Standard mode
Fast mode
Standard mode
Fast mode
Standard mode
Fast mode
Standard mode
Fast mode
Standard mode
Fast mode
Standard mode
0.6
4.0
400
10
20 + 0.1C
B
1.3
4.7
0.6
4.0
1.3
4.7
0.6
4.0
0.6
4.7
0
0
100
250
20 + 0.1C
B
300
1000
300
300
0.9
MIN
100
TYP
MAX
400
100
UNITS
kHz
NOTES
t
BUF
t
HD:STA
t
LOW
t
HIGH
t
SU:STA
t
HD:DAT
t
SU:DAT
t
R
t
F
µs
µs
µs
µs
µs
µs
ns
ns
ns
µs
pF
pF
10
7, 8
9
10
10
6
t
SU:STO
C
B
C
I/O
Note 6:
After this period, the first clock pulse is generated.
Note 7:
A device must internally provide a hold time of at least 300ns for the SDA signal (referenced to the V
IHMIN
of the SCL signal) in
order to bridge the undefined region of the falling edge of SCL.
Note 8:The
maximum t
HD:DAT
has only to be met if the device does not stretch the LOW period (t
LOW
) of the SCL signal.
Note 9:
A fast-mode device can be used in a standard-mode system, but the requirement t
SU:DAT
to 250ns must then be met. This will
automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW
period of the SCL signal, it must output the next data bit to the SDA line t
R
max + t
SU:DAT
= 1000 + 250 = 1250ns before the SCL
line is released.
Note 10:
C
B
–Total capacitance of one bus line in pF.
5 of 15
相关元器件产品Datasheet PDF文档

D1673C1B

Converter IC
52 ETC

D1673C1C

Converter IC
16 ETC

D1673C2B

Converter IC
7 ETC

D1673C2C

Converter IC
10 ETC

D1673C3B

Converter IC
20 ETC

D1673C3C

Converter IC
11 ETC