PM25LV016-100BCE [ISSI]
Flash, 2MX8, PDSO8,;型号: | PM25LV016-100BCE |
厂家: | INTEGRATED SILICON SOLUTION, INC |
描述: | Flash, 2MX8, PDSO8, 光电二极管 |
文件: | 总31页 (文件大小:325K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
ADVANCED INFORMATION
Pm25LV080 / 016
8 Mbit / 16 Mbit Single Operation Voltage
Serial Flash Memory With 100 MHz SPI Bus Interface
FEATURES
Sector, Block or Chip Erase Operation
- Typical 40 ms sector, block or chip erase
Single Power Supply Operation
- Low voltage range: 2.7 V - 3.6 V
Software Write Protection
• Memory Organization
- The Block Protect (BP2, BP1, BP0) bits allow partial
or entire memory to be configured as read-only
- Pm25LV080: 1M x 8 (8 Mbit)
- Pm25LV016: 2M x 8 (16 Mbit)
Hardware Write Protection
- Protect and unprotect the device from write operation
by Write Protect (WP#) Pin
Cost Effective Sector/Block Architecture
- 8Mb : Uniform 4Kbyte sectors / Sixteen uniform
64Kbyte blocks
- 16Mb : Uniform 4Kbyte sectors / Thirty-two uniform
64Kbyte blocks
- Bottom sector is configurable as one 4Kbyte sector
or four 1Kbyte sectors
Low Power Consumption
- Typical 10 mA active read current
- Typical 15 mA program/erase current
High Product Endurance
- Guarantee 100,000 program/erase cycles per single
sector
Serial Peripheral Interface (SPI) Compatible
- Supports SPI Modes 0 (0,0) and 3 (1,1)
- Maximum 33 MHz clock rate for normal read
- Maximum 100 MHz clock rate for fast read
- Minimum 20 years data retention
Industrial Standard Pin-out and Package
- 8-pin 208mil SOIC
- 8-contact WSON
Page Program (up to 256 Bytes) Operation
- Typical 2 ms per page program
- Optional lead-free (Pb-free) package
GENERAL DESCRIPTION
The Pm25LV080/016 are 8 Mbit/16 Mbit 3.0 Volt-only Serial Peripheral Interface (SPI) Flash memories. The devices
are designed to support 33 MHz fastest clock rate in the industry in normal read mode, 100 MHz in fast read mode
and the bottom 4 Kbyte sector into four smaller 1 Kbyte sectors features. The devices use a single low voltage,
ranging from 2.7 Volt to 3.6 Volt, power supply to perform read, erase and program operations. The devices can be
programmed in standard EPROM programmers as well.
The Pm25LV080/016 are accessed through a 4-wire SPI Interface consists of Serial Data Input (Sl), Serial Data
Output (SO), Serial Clock (SCK), and Chip Enable (CE#) pins. The devices support page program mode, 1 to 256
bytes data can be programmed into the memory in one program operation. These products are divided into uniform
4 Kbyte sectors or uniform 64 Kbyte blocks (sector group - consists of sixteen adjacent sectors). The devices have
an innovative feature to configure the bottom 4 Kbyte sector into four smaller 1 Kbyte sectors for eliminating
additional serial EEPROM needed for storing data. This is a further cost reduction for overall system.
The Pm25LV080/016 are manufactured on pFLASH™’s advanced nonvolatile CMOS technology. The devices are
offered in 8-pin SOIC 208mil and 8-contact WSON packages with operation frequency up to 100 MHz in fast read
and 33 MHz in normal read mode.
Chingis Technology Corporation
1
Issue Date: June, 2006, Rev: 1.3
ADVANCED INFORMATION
Pm25LV080/016
CONNECTION DIAGRAMS
CE#
SO
1
2
3
4
8
7
6
5
Vcc
CE#
SO
1
2
3
4
8
7
6
5
Vcc
HOLD#
SCK
SI
HOLD#
SCK
SI
WP#
GND
WP#
GND
8-Pin SOIC
8-Contact WSON
PIN DESCRIPTIONS
SYMBOL
TYPE
DESCRIPTION
Chip Enable: CE# goes low activates the devices internal circuitries for
device operation. CE# goes high deselects the devices and switches into
standby mode to reduce the power consumption. When the devices are not
selected, data will not be accepted via the serial input pin (Sl), and the
serial output pin (SO) will remain in a high impedance state.
CE#
INPUT
SCK
SI
INPUT
Serial Data Clock
Serial Data Input
Serial Data Output
Ground
INPUT
SO
OUTPUT
GND
Vcc
Device Power Supply
Write Protect: A hardware program/erase protection for all or partial of
memory array. When the WP# pin is pulled to low, whole or partial of
memory array is write protected depends on the setting of BP2, BP1 and
BP0 bits in the Status Register. When the WP# is pulled high, the devices
are not write protected.
WP#
INPUT
INPUT
Hold: Pause serial communication with the master device without resetting
the serial sequence.
HOLD#
Chingis Technology Corporation
Issue Date: June, 2006, Rev: 1.3
2
ADVANCED INFORMATION
Pm25LV080/016
PRODUCT ORDERING INFORMATION
Pm25LVxxx -100
B
C
E
Environmental Attribute
E = Lead-free (Pb-free) package
Blank = Standard package
Temperature Range
C = Commercial Grade (-40°C to +105°C)
Package Type
B = 8-pin SOIC 208 mil (8B)
Q = 8-contact WSON (8Q)
Operating Frequency
-100 : 33MHz normal read and 100MHz fast read
Device Number
Pm25LV080/016
Part Number
Operating Frequency (MHz)
Package
Temperature Range
Pm25LV080-100BCE
8B
100
208mil SOIC
Pm25LV016-100BCE
Pm25LV080-100QCE
Pm25LV016-100QCE
Commercial Grade
(-40oC to +105oC)
8Q
WSON
100
Chingis Technology Corporation
Issue Date: June, 2006, Rev: 1.3
3
ADVANCED INFORMATION
Pm25LV080/016
BLOCK DIAGRAM
Control Logic
High Voltage Generator
I/O Buffers and
Data Latches
Status
Register
256 Bytes
Page Buffer
CE#
SCK
W P #
SI
Y-DECODER
SO
HOLD#
Address Latch
& Counter
Chingis Technology Corporation
Issue Date: June, 2006, Rev: 1.3
4
ADVANCED INFORMATION
Pm25LV080/016
SPI MODES DESCRIPTION
Multiple Pm25LV080/016 devices can be serially con- The difference between these two modes is the clock
nected onto the SPI serial bus controlled by a SPI Mas- polarity when the SPI master is in Stand-by mode: the
ter i.e. microcontroller as shown in Figure 1. The devices serial clock remains at “0” (SCK = 0) for Mode 0 and the
support either of the two SPI modes:
Mode 0 (0, 0)
clock remains at “1” (SCK = 1) for Mode 1. Please refer
to Figure 2. For both modes, the input data is latched on
the rising edge of Serial Clock (SCK), and the output
data is available from the falling edge of SCK.
Mode 3 (1, 1)
Figure 1. Connection Diagram among SPI Master and SPI Slaves (Memory Devices)
SDO
SPI Interface with
(0, 0) or (1, 1)
SDI
SCK
SCK SO
SI
SCK SO
SI
SCK SO
SI
SPI Master
(i.e. Microcontroller)
SPI Memory
Device
SPI Memory
Device
SPI Memory
Device
CS3 CS2 CS1
CE#
WP# HOLD# CE#
WP# HOLD# CE#
WP# HOLD#
Note: 1. The Write Protect (WP#) and Hold (HOLD#) signals should be driven, High or Low as appropriate.
Figure 2. SPI Modes Supported
Mode 0 (0, 0)
Mode 3 (1, 1)
SCK
SCK
SI
MSB
SO
MSB
Chingis Technology Corporation
Issue Date: June, 2006, Rev: 1.3
5
ADVANCED INFORMATION
Pm25LV080/016
REGISTERS
The Pm25LV080/016 are designed to interface directly
with the synchronous Serial Peripheral Interface (SPI) of
Motorola MC68HCxx series of microcontrollers or all the
SPI interface equipped system controllers.
The devices have an option to configure the 4 Kbyte
bottom sector (Sector 0) into four 1 Kbyte smaller
sectors (Sector 0_0, Sector 0_1, Sector 0_2 and
Sector 0_3). The finer granularity sector size archi-
tecture allows user to update data more efficiently.
This feature allows user to eliminate the need of
addtional serial EEPROM.
The devices have two superset features can be enabled
through the specific software instructions and Configura-
tion Register:
Refer to Table 1 for Configuration Register and Table 2 for
Configuration Register Bit Definition.
1. Configurable sector size: The memory array of
Pm25LV080/160 are divided into uniform 4 Kbyte sec-
tors or uniform 64 Kbyte blocks (sector group - con-
sists of sixteen adjacent sectors).
Table 1. Configuration Register Format
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
X
X
X
SP0_3
SP0_2
SP0_1
SP0_0
SCFG
Table 2. Configuration Register Bit Definition
Bit
Name
Definition
Read/Write
Sector Configuration:
"0" indicates the bottom sector is one 4 Kbyte sector (default)
"1" indicates the bottom sector is broken down to four 1 Kbyte sectors
This feature can be implemented only when BP0,BP1&BP2 of status
register were enabled to "1" which is in protection mode.
Bit 0
SCFG
R/W
1 Kbyte Sector 0_0 Protection:
Bit 1
Bit 2
Bit 3
Bit 4
SP0_0
SP0_1
SP0_2
SP0_3
"0" indicates sector protection is disabled (default)
"1" indicates sector protection is enabled
R/W
R/W
R/W
R/W
1 Kbyte Sector 0_1Protection:
"0" indicates sector protection is disabled (default)
"1" indicates sector protection is enabled
1 Kbyte Sector 0_2 Protection:
"0" indicates sector protection is disabled (default)
"1" indicates sector protection is enabled
1 Kbyte Sector 0_3 Protection:
"0" indicates sector protection is disabled (default)
"1" indicates sector protection is enabled
Bit 5 - 6 RES
Bit 7 RES
Reserved for future (don't care)
Reserved for future (don't use)
N/A
N/A
Chingis Technology Corporation
Issue Date: June, 2006, Rev: 1.3
6
ADVANCED INFORMATION
Pm25LV080/016
REGISTERS (CONTINUED)
CONFIGURATIONREGISTER
The BP0, BP1, BP2, and SRWD are non-volatile memory
cells that can be written by Write Status Register (WRSR)
instruction. The default value of BP0, BP1, BP2, and
SRWD bits were set as “0” at factory. Once those bits
are written as “0” or “1”, it will not be changed by devices
power-up or power-down until next WRSR instruction al-
ters its value. The Status Register can be read by Read
Status Register (RDSR) instruction for its value and sta-
tus. Refer to Table 8 for Instruction Set.
The Configuration Register is built by latchs need to be
set each time after power-up before enabling the 1 Kbyte
smaller sector size and 1 Kbyte sector write protection.
The Bit 0 - Bit 7 of Configuration Register are set as “0”s
after power-up reset. Therefore, the devices will be al-
ways set as normal mode - the bottom sector set as 4
Kbyte by default after power-up to maintain the back-
ward-compatibility.
The function of Configuration Register is described as
following:
The function of Status Register is described as following:
WIP bit: The Write In Progress (WIP) bit can be used to
detact the progress or completion of program or erase
operation. When WIP bit is “0”, the devices are ready for
write status register, program or erase operation. When
WIP bit is “1”, the devices are busy.
SCFG bit: The 1 Kbyte smaller sector mode is enabled
by writing “1” to SCFG bit, then Sector 0 is configured
as Sector 0_0, Sector 0_1, Sector 0_2 and Sector 0_3.
A Sector Erase (SECTOR_ER) instruction can be used
to erase any one of those four 1 Kbyte sectors. The
SCFG bit will be reset “0” state automatically at power
on stage. Thus, the 1 Kbyte smaller sector mode is
disabled at power on till SCFG bit was set.
WEL bit: The Write Enable Latch (WEL) bit indicates
the status of internal write enable latch. When WEL bit
is “0”, the write enable latch is disabled, all write opera-
tions include write status register, write configuration reg-
ister, page program, sector erase, block and chip erase
operations are inhibited. When WEL bit is “1”, the write
enablelatchisenabled. Thenwriteoperationsareallowed.
The WEL bit is enabled by Write Enable (WREN) instruc-
tion. All write register, program and erase instructions
must be preceded by a WREN instruction every time.
The WEL bit can be disabled by Write Disable (WRDI)
instruction or automatically return to reset state after the
completion of a write instruction.
The SCFG bit only can be enabled to “1” when BP0,
BP1&BP2 of status register were “1” state which in pro-
tection mode. On the other word, SCFG bit will be cleared
to “0” state when BPx were “0” to disable the protection
mode.
SP0_x bits: The write protection to those four 1 Kbyte
sectors can be activated by writing “1”s to the SP0_0,
SP0_1, SP0_2 and SP0_3 bits. The 1 Kbyte sector write
protection function can only be enabled when the SCFG
is also enabled.
BP2, BP1, BP0 bits: The Block Protection (BP2 , BP1,
BP0) bits are used to define the portion of memory area
to be protected. Refer to Table 5, 6 and 7 Block Write
Protection Bits Setting . When one of the combination of
BP2, BP1 and BP0 bits were set as “1”, the relevant
memory area is protected. Any program or erase opera-
tion to that area will be prohibited. Especially, the Chip
Erase (CHIP_ER) instruction is executed only if all the
Block Protection Bits are set as “0”s.
The Write Configuration Register (WRCR) instruction can
be used to write “0”s or “1”s into Configuration Register.
And the Read Configuration Register (RDCR) instruc-
tion can be used to read the setting of Configuration
Register. Refer to Table 8 for Instruction Set.
STATUS REGISTER
The Status Register contains WIP and WEL status bits
to indicate the status of the devices, the Block Protec-
tion Bits (BP0, BP1 and BP2) to define the portion of
memory blocks to be write protected,
If SCFG bit was enabled to support 1KB x4 sectores on
Sector 0, Sector 0’s protection status will respect SP0_x
in Configuration Register and ignore BPx bits status
whatever protection status.
and SRWD control bits to be set for status register write
protection. Refer to Table 3 and Table 4 for Status Reg-
ister Format and Status Register Bit Definition.
Chingis Technology Corporation
Issue Date: June, 2006, Rev: 1.3
7
ADVANCED INFORMATION
Pm25LV080/016
REGISTERS (CONTINUED)
SRWD bit: The Status Register Write Disable (SRWD) WP# is pulled low (VIL), the non-volatile bits of Status
bit is operated in conjuction with the Write Protection Register (SRWD, BP2, BP1, BP0) become read-only
(WP#) signal to provide a Hardware Protection Mode. and the WRSR instruction will be prohibited. If the SRWD
When the SRWD is set to “0”, the Status Register is not is set to “1” but WP# is pulled high (VIH), the Status
write protected. When the SRWD is set to “1” and the
Register is still changeable by WRSR instruction.
Table 3. Status Register Format
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
SRWD
0
0
BP2
BP1
BP0
WEL
WIP
Table 4. Status Register Bit Definition
Read- Non-Volatile
/Write bit
Bit
Name
Definition
Write In Progress Bit:
"0" indicates the device is ready
"1" indicates the write cycle is in progress and the device is busy
Bit 0
WIP
R
No
No
Write Enable Latch:
"0" indicates the device is not write enabled (default)
"1" indicates the device is write enabled
Bit 1
WEL
R/W
Bit 2
Bit 3
Bit 4
BP0
BP1
BP2
Block Protection Bit: (See Table 5 and Table 6 for details)
"0" indicates the specific blocks are not write protected (default)
"1" indicates the specific blocks are write protected
R/W
Yes
Yes
Reserved: Always "0"s
N/A
Bits 5 - 6 N/A
Status Register Write Disable: (See Table 7 for details)
"0" indicates the Status Register is not write protected (default)
"1" indicates the Status Register is write protected
Bit 7
SRWD
R/W
Table 5. Block Write Protect Bits for Pm25LV080
Status Register Bits
Protected Memory Area
8 Mbit
BP2
0
BP1
0
BP0
0
None
0
0
1
Upper sixteenth (block : 15): 0F0000h - 0FFFFFh
Upper eighth (two blocks :14 and 15): 0E0000h - 0FFFFFh
Upper quarter (four blocks :12 to 15): 0C0000h - 0FFFFFh
Upper half (eight blocks :8 to 15): 080000h - 0FFFFFh
0
1
0
0
1
1
1
0
0
1
0
1
All blocks (sixteen blocks : 0 to 15):
000000h - 0FFFFFh
1
1
0
1
1
1
Chingis Technology Corporation
Issue Date: June, 2006, Rev: 1.3
8
ADVANCED INFORMATION
Pm25LV080/016
REGISTERS (CONTINUED)
Table 7. Block Write Protect Bits for Pm25LV016
Status Register Bits
Protected Memory Area
16 Mbit
BP2
0
BP1
0
BP0
0
None
0
0
1
Upper 32nd (block : 31): 1F0000h - 1FFFFFh
0
1
0
Upper sixteenth (two blocks :30 and 31): 1E0000h - 1FFFFFh
Upper eighth (four blocks :28 to 31): 1C0000h - 1FFFFFh
Upper quarter (eight blocks :24 to 31): 180000h - 1FFFFFh
Upper half (sixteen blocks :10 to 31): 100000h - 1FFFFFh
0
1
1
1
0
0
1
0
1
1
1
0
All blocks (32 blocks : 0 to 31):
000000h - 1FFFFFh
1
1
1
Chingis Technology Corporation
Issue Date: June, 2006, Rev: 1.3
9
ADVANCED INFORMATION
Pm25LV080/016
PROTECTION MODE
The Pm25LV080/016 have two protection modes: hard-
ware write protection and software write protection to
prevent any irrelevant operation under a possible noisy
environment and protect the data integrity.
Table 8. Hardware Write Protection on Status
Register
SRWD
WP#
Low
Low
High
High
Status Register
Writable
0
1
0
1
HARDWARE WRITE PROTECTION
Protected
Writable
The devices provide two hardware write protection
features:
a. When input any program, erase or write status regis-
ter instruction, the number of clock pulse will be
checked whether it is a multiple of eight before the
execution of such instruction. Any incomplete instruc-
tion command sequence will be ignored.
Writable
b. The devices feature a Write Protection (WP#) pin to
provide a hardware write protection method for BP2,
BP1,BP0 abd SRWD in the Status Register.
(1)When the WP# is pulled low (VIL), the Status
Register is write protected if the SRWD bit is enabled
(Refer to Table 7 for Hardware Write Protection on
Status Register). Hence part or whole memory area
can be write protected depends on the setting of BP2,
BP1 and BP0 bits.
(2) When the WP# is pulled high (VIH), the Status
Register is not protected, BP2,BP1,BP0 and SRWD
can be changed.
SOFTWARE WRITE PROTECTION
The Pm25LV080/016 also provide two software write pro-
tection features:
a. Before the execution of any program, erase or write
status register instruction, the Write Enable Latch
(WEL) bit must be enabled by execution of the Write
Enable (WREN) instruction. If the WEL bit is not en-
abled first, the program, erase or write register in-
struction will be ignored.
b. The Block Protection (BP2, BP1, BP0) bits allow part
or whole memory area to be write protected.
Chingis Technology Corporation
Issue Date: June, 2006, Rev: 1.3
10
ADVANCED INFORMATION
Pm25LV080/016
DEVICE OPERATION
The Pm25LV080/016 utilize an 8-bit instruction register. Every instruction sequence starts with a one-byte in-
Refer to Table 8 Instruction Set for the detail Instructions struction code and might be followed by address bytes,
and Instruction Codes. All instructions, addresses, and data bytes, or address bytes and data bytes depends
data are shifted in with the most significant bit (MSB) on the type of instruction. The CE# must be driven high
first on Serial Data Input (SI). The input data on SI is (VIH) after the last bit of the instruction sequence has
latched on the rising edge of Serial Clock (SCK) after been shifted in.
the Chip Enable (CE#) is driven low (VIL).
Table 9. Instruction Set
Instruction
Format
Maximum
Frenquency
Instruction Name
Hex Code Operation
WREN
0000 0110
0000 0100
0000 0101
0000 0001
0000 0011
0000 1011
1010 1011
1001 1111
0000 0010
1010 0001
1111 0001
1101 0111
1101 1000
1100 0111
06h
04h
05h
01h
03h
0Bh
ABh
9Fh
02h
A1h
F1h
D7h
D8h
C7h
Write Enable
100 MHz
100 MHz
100 MHz
100 MHz
33 MHz
WRDI
Write Disable
RDSR
Read Status Register
WRSR
Write Status Register
READ
Read Data Bytes from Memory at Normal Read Mode
Read Data Bytes from Memory at Fast Read Mode
Read Manufacturer and Product ID
FAST_READ
RDID
100 MHz
100 MHz
JEDEC ID READ
PAGE_ PROG
RDCR
Read Manufacturer and Prduct ID by JEDEC ID Command 100 MHz
Page Program Data Bytes Into Memory
Read Configuration Register
Write Configuration Register
Sector Erase
100 MHz
100 MHz
100 MHz
100 MHz
100 MHz
100 MHz
WRCR
SECTOR_ER
BLOCK_ER
CHIP_ER
Block Erase
Chip Erase
HOLD OPERATION
with the master device without resetting the serial
sequence. To pause, the HOLD# must be brought low
while the SCK signal is low. To resume serial communi-
cation, the HOLD# is brought high while the SCK signal
is low (SCK may still toggle during HOLD). Inputs to the
Sl will be ignored while the SO is in the high impedance
state.
The HOLD# is used in conjunction with the CE# to se-
lect the Pm25LV080/016. When the devices are selected
and a serial sequence is underway, HOLD# can be used
to pause the serial communication
Chingis Technology Corporation
Issue Date: June, 2006, Rev: 1.3
11
ADVANCED INFORMATION
Pm25LV080/016
DEVICE OPERATION (CONTINUED)
Table 10. Product Identification
READ PRODUCT IDENTIFICATION OPERATION
The Read Product Identification (RDID) instruction al-
lows the user to read the manufacturer and product ID of
the devices. Refer to Table 9 Product Identification for
pFLASH™ manufacturer ID and device ID. The RDID in-
struction code is followed by three dummy bytes, each
bit being latched-in on SI during the rising edge of SCK.
Then the first manufacturer ID (9Dh) is shifted out on SO
with the MSB first, followed by the device ID and the
second manufacturer ID (7Fh), each bit been shifted out
during the falling edge of SCK. If the CE# stays low after
the last bit of second manufacturer ID is shifted out, the
manufacturer ID and device ID will be looping until the
pulled high of CE# signal.
Product Identification
Data
9Dh
7Fh
First Byte
Second Byte
Manufacturer ID
Device ID:
Pm25LV080
13h
14h
Pm25LV016
Figure 3. Read Product Identification Sequence
CE#
7
9
46
0
1
8
38 39
47
54
31
SCK
SI
INSTRUCTION
1010 1011b
3 Dummy Bytes
HIGH IMPEDANCE
SO
Manufacture ID1
Device ID
Manufacture ID2
Chingis Technology Corporation
Issue Date: June, 2006, Rev: 1.3
12
ADVANCED INFORMATION
Pm25LV080/016
DEVICE OPERATION (CONTINUED)
READ PRODUCT IDENTIFICATION BY JEDEC ID
COMMAND
The JEDEC ID READ instruction allows the user to read
the manufacturer and product ID of the devices. Refer to
Table 9 Product Identification for pFLASH™ manufac-
turer ID and device ID. The second manufacturer ID (7Fh)
is shifted out on SO with the MSB first after JEDEC ID
READ command input, followed by the first manufac-
turer ID (9Dh) and the device ID, each bit been shifted
out during the falling edge of SCK.
If the CE# stays low after the last bit of device ID is
shifted out, the manufacturer ID and device ID will be loop-
ing until the pulled high of CE# signal.
Figure 4. Read Product Identification by JEDEC ID READ Sequence
CE#
0
7
8
15 16
23 24
31
SCK
SI
INSTRUCTION
1001 1111b
HIGH IMPEDANCE
SO
Manufacture ID2
Manufacture ID1
Device ID
Chingis Technology Corporation
Issue Date: June, 2006, Rev: 1.3
13
ADVANCED INFORMATION
Pm25LV080/016
DEVICE OPERATION (CONTINUED)
WRITE ENABLE OPERATION
The Write Enable (WREN) instruction is used to set the chip erase, page program, write status register, and write
Write Enable Latch (WEL) bit. The WEL bit of the configuration register operations. The WEL bit will be
Pm25LV080/016aresetaswritedisablestateafterpower- reset back to write disable state automatically after the
up. The WEL bit must be write enabled before any write completion of a write operation. The WREN instruction
operation includes sector, block and
is required before any above instruction is executed.
Figure 5. Write Enable Sequence
CE#
SCK
SI
INSTRUCTION = 0000 0110b
HI-Z
SO
WRITE DISABLE OPERATION
To protect the device against inadvertent writes, the Write required after the execution of a write instruction. The
Disable (WRDI) instruction resets the WEL bit and dis- WEL will be automatically reset.
ables all write instructions. The WRDI instruction is not
Figure 6. Write Disable Sequence
CE#
SCK
SI
INSTRUCTION = 0000 0100b
HI-Z
SO
Chingis Technology Corporation
Issue Date: June, 2006, Rev: 1.3
14
ADVANCED INFORMATION
Pm25LV080/016
DEVICE OPERATION (CONTINUED)
READ STATUS REGISTER OPERATION
The Read Status Register (RDSR) instruction provides instructions will be ignored except the RDSR instruction
access to the status register. During the execution of a can be used for detecting the progress or completion of
program, erase or write status register operation, all other the operations by reading the WIP bit of status register.
Figure 7. Read Status Register Sequence
CE#
1
2
3
7
9
0
5
6
8
10 11
12 13
14 15
4
SCK
SI
INSTRUCTION = 0000 0101b
DATA OUT
HIGH IMPEDANCE
7
6
5
4
3
2
1
0
SO
MSB
WRITE STATUS REGISTER OPERATION
The Write Status Register (WRSR) instruction allows or “1”s into those non-volatile BP2, BP1, BP0 and SRWD
the user to enable or disable the block protection and bits. The erase operation for those non-volatile bits are
status register write protection features by writting “0”s not required.
Figure 8. Write Status Register Sequence
CE#
0
1
2
3
4
5
6
7
8
7
9
6
10
11
12
13
14
15
SCK
DATA IN
3
SI
2
INSTRUCTION = 0000 0001b
5
4
1
0
HIGH IMPEDANCE
SO
Chingis Technology Corporation
Issue Date: June, 2006, Rev: 1.3
15
ADVANCED INFORMATION
Pm25LV080/016
DEVICE OPERATION (CONTINUED)
READ CONFIGURATION REGISTER OPERATION
bottom Sector 0 and the write protection setting for each
individual 1 Kbyte sector (Sector 0_0 ~ Sector 0_3) within
the Sector 0.
The Read Configuration Register (RDCR) instruction pro-
vides access to the Configuration Register. This instruc-
tion can be used to verify the configuration setting of
Figure 9. Read Configuration Register Sequence
CE#
1
2
3
7
9
0
5
6
8
10 11
12 13
14 15
4
SCK
SI
INSTRUCTION = 1010 0001b
DATA OUT
HIGH IMPEDANCE
7
6
5
4
3
2
1
0
SO
MSB
WRITE CONFIGURATION REGISTER OPERATION
Do not require WREN command before this WRCR
operation. Because Configuration Register is a data latch
architecture not a flash cell.
The Write Configuration Register (WRCR) instruction al-
lows user to enable or disable four smaller 1K byte
sectors and protection for each 1K byte sector by writ-
ing “0”s or “1”s into SCFG and SP0_3 ~SP0_1 in the
congiguration register. please refer table 2 for details.
Figure 10. Write Configuration Register Sequence
CE#
0
1
2
3
4
5
6
7
8
9
6
10
11
12
13
14
15
SCK
DATA IN
SI
4
0
7
5
3
2
1
INSTRUCTION = 1111 0001b
HIGH IMPEDANCE
SO
Chingis Technology Corporation
Issue Date: June, 2006, Rev: 1.3
16
ADVANCED INFORMATION
Pm25LV080/016
DEVICE OPERATION (CONTINUED)
READ DATA OPERATION
TheReadData(READ)instructionisusedtoreadmemory
data of Pm25LV080/016 under normal mode running up
to 33 MHz.
The first byte data D7 - D0 addressed (can be at any
location) is then shifted out onto the SO line. A single
byte data or up to whole memory array can be read out
in one READ instruction. The address is automatically
increamented to the next higher address after each byte
of data is shifted out. The read operation can be termi-
nated any time by driving the CE# high (VIH) after the
data comes out. When the highest address of the de-
vices is reached, the address counter will roll over to the
000000h address allowing the entire memory to be read
in one continuous READ instruction.
The READ instruction is activated by pulling the CE#
line of the selected device to low (VIL), and the READ
instruction code is transmitted via the Sl line followed by
three bytes address (A23 - A0) to be read. There are
total 24 address bits will be shifted in, only the AMS (most-
significant address) - A0 will be decoded and the rest of
A23 - AMS can be don’t cared. Refer to Table 10 for the
related Address Key. Upon completion, any data on the
Sl will be ignored.
Table 10. Address Key
Address
AN
Pm25LV080
A19 - A0
Pm25LV016
A21 - A0
Don't Care Bits
A23 - A20
A23 - A22
Figure 11. Read Data Sequence
CE#
0
1
2
3
4
5
6
7
8
9
10 11 28 29 30 31 32 33 34 35 36 37 38 39
SCK
3-BYTE ADDRESS
...
SI
23 22 21
3
2
1
0
INSTRUCTION = 0000 0011b
HIGH IMPEDANCE
7
6
5
4
3
2
1
0
SO
Chingis Technology Corporation
Issue Date: June, 2006, Rev: 1.3
17
ADVANCED INFORMATION
Pm25LV080/016
DEVICE OPERATION (CONTINUED)
FAST READ DATA OPERATION
addressed is shifted out on SO line, each bit being shifted
out at a maximum frequency fCT, during the falling edge
of SCK.
The Pm25LV080/016 also feature a Fast Read
(FAST_READ) instruction. This FAST_READ instruction
is used to read memory data in 100MHz clock rate where
the FAST_READ instruction proceeding.
The first byte addressed can be at any location. The
address is automatically incremented to the next higher
address after each byte of data is shifted out. When the
highest address is reached, the address counter will roll
over to the 000000h address allowing the entire memory
to be read with a single FAST_READ instruction. The
FAST_READ instruction is terminated by driving CE#
high (VIH).
The devices are first selected by driving CE# low (VIL).
The FAST_READ instruction code followed by three bytes
address (A23 - A0) and a dummy byte (8 clocks) is
trasmitted via the SI line, each bit being latched-in dur-
ing the rising edge of SCK. Then the first data byte
Figure 12. Fast Read Data Sequence
CE#
0
1
2
3
4
5
6
7
8
9
10 11 28 29 30 31
SCK
3-BYTE ADDRESS
...
SI
23 22 21
3
2
1
0
INSTRUCTION = 0000 1011b
HIGH IMPEDANCE
SO
CE#
32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48
SCK
DUMMY BYTE
3
7
6
5
4
2
1
0
SI
DATA OUT 1
DATA OUT 2
HIGH IMPEDANCE
7
6
5
4
3
2
1
0
7
6
5
4
3
2
1
0
SO
Chingis Technology Corporation
Issue Date: June, 2006, Rev: 1.3
18
ADVANCED INFORMATION
Pm25LV080/016
DEVICE OPERATION (CONTINUED)
PAGE PROGRAM OPERATION
The Page Program (PAGE_PROG) instruction allow up by reading the WIP bit in Status Register through a RDSR
to 256 bytes data to be programmed into memory in one instruction. If WIP bit = “1”, the program operation is still
program operation page by page. The destination of the in progress. If WIP bit = “0”, the program operation has
memory to be programmed must be outside the pro- completed.
tected memory area set by the Block Protection (BP2,
BP1, BP0) bits. A PAGE_PROG instruction attemps to A single PAGE_PROG instruction programs 1 to 256
program into a page which is write protected will be consecutive bytes within a page if it is not write protected.
ignored. Before the execution of PAGE_PROG If more than 256 bytes data are sent to the devices, the
instruction, the Write Enable Latch (WEL) must be en- address counter will roll over on the same page and the
abled through a Write Enable (WREN) instruction.
previously latched data are discarded and the last 256
bytes data are kept to be programmed into the page.
The PAGE_PROG instruction is activated, after the CE# The starting byte can be anywhere within the same page.
is pulled low to select the device and staying low during When the end of the page is reached, the address will
the entire instruction sequence, by shifting in the wrap around to the beginning of the same page. If the
PAGE_PROG instruction code, three address bytes and data to be programmed are less than a full page, the
program data (1 to 256 bytes) to be programmed via the data of all other bytes on the same page will remain
Sl line. Program operation will start immediately after unchanged.
the CE# is brought high, otherwise the PAGE_PROG
instruction will not be executed. The internal control logic A program operation can alter “1”s into “0”s, but an erase
automatically handles the programming voltages and tim- operation is required to change “0”s back to “1”s. The
ing. During a program operation, all instructions will be same byte cannot be reprogrammed without erasing the
ignored except the RDSR instruction. The progress or whole sector or block first.
completion of the program operation can be determined
Figure 13. Page Program Sequence
CE#
0
1
2
3
4
5
6
7
8
9
10 11 28 29 30 31 32 33 34
SCK
256th BYTE DATA-IN
1st BYTE DATA-IN
3-BYTE ADDRESS
SI
INSTRUCTION = 0000 0010b
23 22 21
3
2
1
0
7
6
5
4
3
2
1
0
HIGH IMPEDANCE
SO
Chingis Technology Corporation
Issue Date: June, 2006, Rev: 1.3
19
ADVANCED INFORMATION
Pm25LV080/016
DEVICE OPERATION (CONTINUED)
BLOCK ERASE OPERATION
ERASEOPERATION
A Block Erase (BLOCK_ER) instruction erases a 64 Kbyte
block for the Pm25LV080/016. Before the execution of
BLOCK_ER instruction, the Write Enable Latch (WEL)
must be enabled through a Write Enable (WREN) instruc-
tion. The WEL will be reset automatically after the
completion of block erase operation.
The memory array of Pm25LV080/016 are organized into
uniform 4 Kbyte sectors or 64 Kbyte uniform blocks (sec-
tor group - consists of sixteen adjacent sectors). The
bottom sector (Sector 0) of the devices can be config-
ured into four 1 Kbyte smaller sectors.
Before a byte can be reprogrammed, the sector or block
which contains this byte must be erased first. In order to
erase the devices, there are three erase instructions in-
clude Sector Erase (SECTOR_ER), Block Erase
(BLOCK_ER) and Chip Erase (CHIP_ER) instructions
can be used. A sector erase operation allows to erase
any individual sector without affecting the data in others.
A block erase operation allows to erase any individual
block. And a chip erase operation allows to erase the
whole memory array of the devices. Pre-programs the
devices are not required prior to a sector erase, block
erase or chip erase operation.
The BLOCK_ER instruction is entered, after the CE# is
pulled low to select the device and staying low during
the entire instruction sequence, by shifting in the
BLOCK_ER instruction code and three address bytes
via the SI. Erase operation will start immediately after
the CE# is pulled high, otherwise the BLOCK_ER in-
struction will not be executed. The internal control logic
automatically handles the erase voltage and timing. Re-
fer to Figure 14 for Block Erase Sequence.
CHIP ERASE OPERATION
A Chip Erase (CHIP_ER) instruction erases the whole
memory array of Pm25LV080/016. Before the execution
of CHIP_ER instruction, the Write Enable Latch (WEL)
must be enabled through a Write Enable (WREN) instruc-
tion. The WEL will be reset automatically after the
completion of chip erase operation.
SECTOR ERASE OPERATION
A SECTOR_ER instruction erases a 4 Kbyte sector or a
1 Kbyte smaller sector (Sector 0_3, Sector 0_2, Sector
0_1, Sector 0_0) if the bottom Sector 0 has been config-
ured as four smaller sectors. Before the execution of
SECTOR_ER instruction, the Write Enable Latch (WEL)
must be enabled through a Write Enable (WREN) instruc-
tion. The WEL will be reset automatically after the
completion of sector erase operation.
The CHIP_ER instruction is entered, after the CE# is
pulled low to select the device and staying low during
the entire instruction sequence, by shifting in the
CHIP_ER instruction code via the SI. Erase operation
will start immediately after the CE# is pulled high, other-
wise the CHIP_ER instruction will not be executed. The
internal control logic automatically handles the erase
voltage and timing. Refer to Figure 15 for Chip Erase
Sequence.
The SECTOR_ER instruction is entered, after the CE#
is pulled low to select the device and staying low during
the entire instruction sequence, by shifting in the
SECTOR_ER instruction code and three address bytes
via the SI. Erase operation will start immediately after
the CE# is pulled high, otherwise the SECTOR_ER in-
struction will not be executed. The internal control logic
automatically handles the erase voltage and timing. Re-
fer to Figure 13 for Sector Erase Sequence.
During a erase operation, all instruction will be ignored
except the Read Status Register (RDSR) instruction.
The progress or completion of the erase opertion can be
determined by reading the WIP bit in Status Register
through a RDSR instruction. If WIP bit = “1”, the erase
operation is still in progress. If WIP bit = “0”, the erase
operation has been completed.
Chingis Technology Corporation
Issue Date: June, 2006, Rev: 1.3
20
ADVANCED INFORMATION
Pm25LV080/016
DEVICE OPERATION (CONTINUED)
Figure 14. Sector Erase Sequence
CE#
0
1
2
3
4
5
6
7
8
9
10 11 28 29 30
31
SCK
SI
3-BYTE ADDRESS
...
INSTRUCTION = 1101 0111b
23 22 21
3
2
1
0
HIGH IMPEDANCE
SO
Figure 15. Block Erase Sequence
CE#
0
1
2
3
4
5
6
7
8
9
10 11 28 29 30
31
SCK
SI
3-BYTE ADDRESS
...
INSTRUCTION = 1101 1000b
23 22 21
3
2
1
0
HIGH IMPEDANCE
SO
Figure 16. Chip Erase Sequence
CE#
0
1
2
3
4
5
6
7
SCK
SI
INSTRUCTION = 1100 0111b
HIGH IMPEDANCE
SO
Chingis Technology Corporation
Issue Date: June, 2006, Rev: 1.3
21
ADVANCED INFORMATION
Pm25LV080/016
BLOCK/SECTOR ADDRESS
Table 12. Block/Sector Addresses of Pm25LV080/016
Block Size
(Kbytes)
Sector Size
Address Range
(Kbytes)
Memory Density
Block No.
Sector No.
(1)
Sector 0
4
4
000000h - 000FFFh
001000h - 001FFFh
Sector 1
:
Block 0
64
:
4
4
4
:
:
Sector 15
Sector 16
Sector 17
:
00F000h - 00FFFFh
010000h - 010FFFh
011000h - 011FFFh
:
Block 1
Block 2
64
64
16 Mbit
8 Mbit
Sector 31
4
01F000h - 01FFFFh
020000h - 02FFFFh
:
:
:
:
:
:
:
:
:
:
:
:
:
:
:
:
Block 13
64
0D0000h - 0DFFFFh
Block 14
Block 15
:
64
64
:
0E0000h - 0EFFFFh
:
:
:
:
:
:
0F0000h - 0FFFFFh
:
:
:
:
:
:
:
:
:
:
:
:
Block 29
64
1D0000h - 1DFFFFh
1E0000h - 1EFFFFh
1F0000h - 1FFFFFh
Block 30
Block 31
64
64
:
:
:
Note: 1. Sector 0 can be configured into four smaller 1 Kbyte sectors (Sector 0_0: 000000h - 0003FFh, Sector
0_1: 000400h - 0007FFh, Sector 0_2: 000800h - 000BFFh, and Sector 0_3: 000C00h - 000FFFh).
Chingis Technology Corporation
Issue Date: June, 2006, Rev: 1.3
22
ADVANCED INFORMATION
Pm25LV080/016
ABSOLUTE MAXIMUM RATINGS (1)
Temperature Under Bias
Storage Temperature
-65oC to +125oC
-65oC to +125oC
Standard Package
Lead-free Package
240oC 3 Seconds
260oC 3 Seconds
-0.5 V to VCC + 0.5 V
-0.5 V to VCC + 0.5 V
-0.5 V to +6.0 V
Surface Mount Lead Soldering Temperature
(2)
Input Voltage with Respect to Ground on All Pins
All Output Voltage with Respect to Ground
(2)
VCC
Notes:
1. Stresses under those listed in “Absolute Maximum Ratings” may cause permanent damage
to the device. This is a stress rating only. The functional operation of the device or any other
conditions under those indicated in the operational sections of this specification is not
implied. Exposure to absolute maximum rating condition for extended periods may affected
device reliability.
2. Maximum DC voltage on input or I/O pins are VCC + 0.5 V. During voltage transitioning
period, input or I/O pins may overshoot to VCC + 2.0 V for a period of time up to 20 ns.
Minimum DC voltage on input or I/O pins are -0.5 V. During voltage transitioning period,
input or I/O pins may undershoot GND to -2.0 V for a period of time up to 20 ns.
DC AND AC OPERATING RANGE
Part Number
Pm25LV080/016
-40oC to 105oC
2.7 V - 3.6 V
Operating Temperature (Commercial Grade)
Vcc Power Supply
Chingis Technology Corporation
Issue Date: June, 2006, Rev: 1.3
23
ADVANCED INFORMATION
Pm25LV080/016
DC CHARACTERISTICS
Applicable over recommended operating range from:
TAC = -40°C to +105°C, VCC = 2.7 V to 3.6 V (unless otherwise noted).
Symbol
Parameter
Condition
Min
Typ
Max
Units
V
CC = 3.6V at 33 MHz, SO = Open
ICC1
ICC2
ISB1
ISB2
ILI
Vcc Active Read Current
Vcc Program/Erase Current
Vcc Standby Current CMOS
Vcc Standby Current TTL
Input Leakage Current
Output Leakage Current
Input Low Voltage
10
15
15
mA
mA
VCC = 3.6V at 33 MHz, SO = Open
VCC = 3.6V, CE# = VCC
30
50
µ
A
VCC = 3.6V, CE# = VIH to VCC
VIN = 0V to VCC
3
mA
1
1
µA
µA
V
VIN = 0V to VCC, TAC = 0oC to 85oC
ILO
VIL
-0.5
0.8
VIH
VOL
VOH
Input HIgh Voltage
0.7VCC
VCC + 0.3
0.45
V
Output Low Voltage
IOL = 2.1 mA
V
2.7V < VCC < 3.6V
Output High Voltage
IOH = -100 A
VCC - 0.2
V
µ
Chingis Technology Corporation
Issue Date: June, 2006, Rev: 1.3
24
ADVANCED INFORMATION
Pm25LV080/016
AC CHARACTERISTICS
Applicable over recommended operating range from TA = -40°C to +105°C, VCC = 2.7 V to 3.6 V
CL = 1TTL Gate and 10 pF (unless otherwise noted).
Symbol
fCT
Parameter
Min
0
Typ
Max
100
33
8
Units
MHz
MHz
ns
Clock Frequency for fast read mode
Clock Frequency for read mode
Input Rise Time
fC
0
tRI
tFI
Input Fall Time
8
ns
tCKH
tCKL
tCEH
tCS
SCK High Time
4
4
ns
SCK Low Time
ns
CE# High Time
25
10
10
2
ns
CE# Setup Time
ns
tCH
CE# Hold Time
ns
tDS
Data In Setup Time
Data in Hold Time
Hold Setup Time
ns
tDH
2
ns
tHS
15
15
ns
tHD
tV
Hold Time
ns
ns
ns
ns
ns
ns
Output Valid
8.5
tOH
tLZ
tHZ
tDIS
Output Hold Time Normal Mode
Hold to Output Low Z
Hold to Output High Z
Output Disable Time
0
200
200
100
100
5
tEC
tPP
tW
ms
ms
ms
µs
40
2
Secter/Block/Chip Erase Time
Page Program Time
Write Status Register Time
40
100
tVCS
VCC Set-up Time
50
Chingis Technology Corporation
Issue Date: June, 2006, Rev: 1.3
25
ADVANCED INFORMATION
Pm25LV080/016
AC CHARACTERISTICS (CONTINUED)
SERIAL INPUT/OUTPUT TIMING(1)
tCEH
VIH
CE#
VIL
tCS
tCH
VIH
tCKL
SCK
SI
tCKH
VIL
tDS
tDH
VIH
VIL
VALID IN
tOH
tDIS
tV
VOH
HI-Z
HI-Z
SO
VOL
Note: 1. For SPI Mode 0 (0,0)
Chingis Technology Corporation
Issue Date: June, 2006, Rev: 1.3
26
ADVANCED INFORMATION
Pm25LV080/016
AC CHARACTERISTICS (CONTINUED)
HOLD TIMING
CE#
tH D
tH D
SCK
tH S
tH S
HOLD#
tH Z
SO
tLZ
PIN CAPACITANCE ( f = 1 MHz, T = 25°C )
Typ
4
Max
6
Units
pF
Conditions
VIN = 0 V
CIN
COUT
8
12
pF
VOUT = 0 V
Note: These parameters are characterized but not 100% tested.
OUTPUT TEST LOAD
INPUT TEST WAVEFORMS
AND MEASUREMENT LEVEL
3.3 V
0.8Vcc
AC
1.8 K
Input
Measurement
Level
1.5 V
OUTPUT PIN
0.2Vcc
Note: 1. Input Pulse Voltage : 0.2Vcc to 0.8Vcc.
2. Input Timing Reference Voltages :
0.3Vcc to 0.7Vcc.
1.3 K
10 pF
3. Output Timing Reference Voltage : Vcc/2.
Chingis Technology Corporation
Issue Date: June, 2006, Rev: 1.3
27
ADVANCED INFORMATION
Pm25LV080/016
PROGRAM/ERASE PERFORMANCE
Parameter
Sector Erase Time
Block Erase Time
Chip Erase Time
Unit
ms
Typ
40
Max
100
100
100
Remarks
From writing erase command to erase completion
From writing erase command to erase completion
From writing erase command to erase completion
ms
40
ms
40
From writing program command to program
completion
Page Programming Time
ms
2
5
Note: These parameters are characterized and are not 100% tested.
RELIABILITY CHARACTERISTICS
Parameter
Endurance
Min
100,000
20
Typ
Unit
Test Method
Cycles JEDEC Standard A117
Years JEDEC Standard A103
Data Retention
ESD - Human Body Model
ESD - Machine Model
Latch-Up
2,000
200
Volts
Volts
mA
JEDEC Standard A114
JEDEC Standard A115
JEDEC Standard 78
100 + ICC1
Note: These parameters are characterized and are not 100% tested.
Chingis Technology Corporation
Issue Date: June, 2006, Rev: 1.3
28
ADVANCED INFORMATION
Pm25LV080/016
PACKAGE TYPE INFORMATION
8B
8-Pin JEDEC 208mil Broad Small Outline Integrated Circuit (SOIC) Package
(measure in millimeters)
Top View
Side View
0.48
0.35
5.38
5.18
1.27 BSC
0.25
0.05
5.38
5.18
8.10
7.70
2.16
1.75
End View
5.33
5.13
0.25
0.19
5.38
5.18
0.80
0.50
`
Chingis Technology Corporation
Issue Date: June, 2006, Rev: 1.3
29
ADVANCED INFORMATION
Pm25LV080/016
PACKAGE TYPE INFORMATION (CONTINUED)
8Q
8-Contact Ulta-Thin Small Outline No-Lead (WSON) Package (measure in millimeters)
Top View
Side View
5.00
BSC
6.00
BSC
0.25
0.19
0.80
0.70
Pin 1
Bottom View
1.27
BSC
0.48
0.35
0.75
0.50
Chingis Technology Corporation
Issue Date: June, 2006, Rev: 1.3
30
ADVANCED INFORMATION
Pm25LV080/016
REVISION HISTORY
Date
Revision No. Description of Changes
Page No.
December, 2005
March, 2006
1.0
1.1
Advanced Product Specification
All
Change company name and Logo
All
All
Update operation frenquency to 100MHz in fast read
Update operation temperature to 105degreeC
April, 2006
June, 2006
1.2
1.3
Correct the operation frequency of instruction table
Modify device ID 13h for 8Mb, 14h for 16Mb
11, 12
Chingis Technology Corporation
Issue Date: June, 2006, Rev: 1.3
31
©2020 ICPDF网 联系我们和版权申明