X9429WV14 [INTERSIL]

Single Digitally Controlled Potentiometer; 单数字控制电位器
X9429WV14
型号: X9429WV14
厂家: Intersil    Intersil
描述:

Single Digitally Controlled Potentiometer
单数字控制电位器

电位器
文件: 总21页 (文件大小:366K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
X9429  
®
Low Noise/Low Power/2-Wire Bus  
Data Sheet  
October 19, 2005  
FN8248.2  
DESCRIPTION  
The X9429 integrates a single digitally controlled  
Single Digitally Controlled Potentiometer  
(XDCP™)  
potentiometer (XDCP) on  
integrated circuit.  
a
monolithic CMOS  
FEATURES  
• Single Voltage Potentiometer  
• 64 Resistor Taps  
The digital controlled potentiometer is implemented  
using 63 resistive elements in a series array. Between  
each element are tap points connected to the wiper  
terminal through switches. The position of the wiper on  
the array is controlled by the user through the 2-wire  
bus interface. The potentiometer has associated with it  
a volatile Wiper Counter Register (WCR) and a four  
non-volatile Data Registers that can be directly written  
to and read by the user. The contents of the WCR  
controls the position of the wiper on the resistor array  
though the switches. Powerup recalls the contents of  
the default data register (DR0) to the WCR.  
• 2-wire Serial Interface for Write, Read, and  
Transfer Operations of the Potentiometer  
Wiper Resistance, 150Typical at 5V  
• Non-Volatile Storage of Multiple Wiper Positions  
• Power-on Recall. Loads Saved Wiper Position  
on Power-up.  
• Standby Current < 5µA Max  
• V : 2.7V to 5.5V Operation  
CC  
2.5kΩ, 10kTotal Pot Resistance  
• Endurance: 100, 000 Data Changes per Bit per  
Register  
• 100 yr. Data Retention  
The XDCP can be used as a three-terminal  
• 14 Ld TSSOP, 16 Ld SOIC  
• Low Power CMOS  
• Pb-Free Plus Anneal Available (RoHS Compliant)  
potentiometer or as a two terminal variable resistor in  
a wide variety of applications including control,  
parameter adjustments, and signal processing.  
BLOCK DIAGRAM  
VCC  
VH/RH  
write  
read  
transfer  
inc / dec  
address  
data  
status  
10kΩ  
64-taps  
POT  
Power-on Recall  
wiper  
Bus  
Interface &  
Control  
Wiper Counter  
Register (WCR)  
2-wire  
bus  
interface  
Data Registers  
4 Bytes  
control  
VW/RW  
VSS  
VL/RL  
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.  
1-888-INTERSIL or 1-888-468-3774 | Intersil (and design) is a registered trademark of Intersil Americas Inc.  
XDCP is a trademark of Intersil Americas Inc. Copyright Intersil Americas Inc. 2005. All Rights Reserved  
All other trademarks mentioned are the property of their respective owners.  
1
X9429  
Ordering Information  
POTENTIOMETER  
PART NUMBER  
X9429WS16*  
PART MARKING  
VCC LIMITS (V) ORGANIZATION (k) TEMP RANGE (°C)  
PACKAGE  
X9429WS  
5 ±10%  
10  
2.5  
10  
0 to 70  
0 to 70  
16 Ld SOIC (300 mil)  
X9429WS16Z* (Note)  
X9429WS16I*  
X9429WS Z  
X9429WS I  
X9429WS Z I  
X9429WV  
16 Ld SOIC (300 mil) (Pb-free)  
16 Ld SOIC (300 mil)  
-40 to 85  
-40 to 85  
0 to 70  
X9429WS16IZ* (Note)  
X9429WV14*  
16 Ld SOIC (300 mil) (Pb-free)  
14 Ld TSSOP (4.4mm)  
X9429WV14Z* (Note)  
X9429WV14IZ* (Note)  
X9429WV14I*  
X9429WV Z  
X9429WV Z I  
X9429WV I  
X9429YS  
0 to 70  
14 Ld TSSOP (4.4mm) (Pb-free)  
14 Ld TSSOP (4.4mm) (Pb-free)  
14 Ld TSSOP (4.4mm)  
-40 to 85  
-40 to 85  
0 to 70  
X9429YS16*  
16 Ld SOIC (300 mil)  
X9429YS16Z* (Note)  
X9429YS16I*  
X9429YS Z  
X9429YS I  
X9429YS Z I  
X9429YV  
0 to 70  
16 Ld SOIC (300 mil) (Pb-free)  
16 Ld SOIC (300 mil)  
-40 to 85  
-40 to 85  
0 to 70  
X9429YS16IZ* (Note)  
X9429YV14*  
16 Ld SOIC (300 mil) (Pb-free)  
14 Ld TSSOP (4.4mm)  
X9429YV14Z* (Note)  
X9429YV14I*  
X9429YV Z  
X9429YV I  
X9429YV Z I  
X9429WS F  
0 to 70  
14 Ld TSSOP (4.4mm) (Pb-free)  
14 Ld TSSOP (4.4mm)  
-40 to 85  
-40 to 85  
0 to 70  
X9429YV14IZ* (Note)  
X9429WS16-2.7*  
14 Ld TSSOP (4.4mm) (Pb-free)  
16 Ld SOIC (300 mil)  
2.7 to 5.5  
X9429WS16Z-2.7* (Note) X9429WS Z F  
X9429WS16I-2.7* X9429WS G  
X9429WS16IZ-2.7* (Note) X9429WS Z G  
X9429WV14-2.7* X9429WV F  
X9429WV14Z-2.7* (Note) X9429WV Z F  
X9429WV14I-2.7* X9429WV G  
X9429WV14IZ-2.7* (Note) X9429WV Z G  
X9429YS16-2.7* X9429YS F  
X9429YS16Z-2.7* (Note) X9429YS Z F  
X9429YS16I-2.7* X9429YS G  
X9429YS16IZ-2.7* (Note) X9429YS Z G  
X9429YV14-2.7* X9429YV F  
X9429YV14Z-2.7* (Note) X9429YV Z F  
X9429YV14I-2.7* X9429YV G  
0 to 70  
16 Ld SOIC (300 mil) (Pb-free)  
16 Ld SOIC (300 mil)  
-40 to 85  
-40 to 85  
0 to 70  
16 Ld SOIC (300 mil) (Pb-free)  
14 Ld TSSOP (4.4mm)  
0 to 70  
14 Ld TSSOP (4.4mm) (Pb-free)  
14 Ld TSSOP (4.4mm)  
-40 to 85  
-40 to 85  
0 to 70  
14 Ld TSSOP (4.4mm) (Pb-free)  
16 Ld SOIC (300 mil)  
2.5  
0 to 70  
16 Ld SOIC (300 mil) (Pb-free)  
16 Ld SOIC (300 mil)  
-40 to 85  
-40 to 85  
0 to 70  
16 Ld SOIC (300 mil) (Pb-free)  
14 Ld TSSOP (4.4mm)  
0 to 70  
14 Ld TSSOP (4.4mm) (Pb-free)  
14 Ld TSSOP (4.4mm)  
-40 to 85  
-40 to 85  
X9429YV14IZ-2.7* (Note) X9429YV Z G  
*Add "T1" suffix for tape and reel.  
14 Ld TSSOP (4.4mm) (Pb-free)  
NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate  
termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL  
classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.  
FN8248.2  
2
October 19, 2005  
X9429  
DETAILED FUNCTIONAL DIAGRAM  
VCC  
Power-on Recall  
WIPER  
10kΩ  
64--taps  
DR1  
DR0  
RH/VH  
COUNTER  
REGISTER  
(WCR)  
Control  
DATA  
DR2 DR3  
SCL  
R /VL  
L
INTERFACE  
AND  
CONTROL  
SDA  
A3  
R /VW  
W
CIRCUITRY  
A2  
A0  
WP  
VSS  
CIRCUIT LEVEL APPLICATIONS  
SYSTEM LEVEL APPLICATIONS  
• Vary the gain of a voltage amplifier  
• Adjust the contrast in LCD displays  
• Provide programmable dc reference voltages for  
comparators and detectors  
• Control the power level of LED transmitters in  
communication systems  
• Control the volume in audio circuits  
• Trim out the offset voltage error in a voltage  
amplifier circuit  
• Set the output voltage of a voltage regulator  
• Trim the resistance in Wheatstone bridge circuits  
• Control the gain, characteristic frequency and  
Q-factor in filter circuits  
• Set the scale factor and zero point in sensor signal  
conditioning circuits  
• Vary the frequency and duty cycle of timer ICs  
• Vary the dc biasing of a pin diode attenuator in RF  
circuits  
• Set and regulate the DC biasing point in an RF  
power amplifier in wireless systems  
• Control the gain in audio and home entertainment  
systems  
• Provide the variable DC bias for tuners in RF  
wireless systems  
• Set the operating points in temperature control  
systems  
• Control the operating point for sensors in industrial  
systems  
• Trim offset and gain errors in artificial intelligent  
systems  
• Provide a control variable (I, V, or R) in feedback  
circuits  
FN8248.2  
October 19, 2005  
3
X9429  
PIN CONFIGURATION  
SOIC  
TSSOP  
VCC  
NC  
NC  
1
2
3
4
5
6
7
8
16  
15  
14  
13  
12  
11  
10  
9
14  
1
2
3
4
5
6
7
VCC  
NC  
NC  
NC  
NC  
NC  
A2  
RL/VL  
13  
12  
11  
10  
RL/VL  
RH/VH  
RH/VH  
RW/VW  
A3  
X9429  
X9429  
A2  
RW/VW  
A3  
SCL  
SCL  
SDA  
SDA  
VSS  
A0  
9
8
A0  
NC  
WP  
VSS  
WP  
PIN ASSIGNMENTS  
TSSOP pin  
SOIC pin  
Symbol  
NC  
Brief Description  
1
2
1
2
No Connect  
No Connect  
No Connect  
NC  
3
3
NC  
4
4
A2  
Device Address for 2-wire bus.  
Serial Clock for 2-wire bus.  
Serial Data Input/Output for 2-wire bus.  
System Ground  
5
5
SCL  
SDA  
VSS  
WP  
A0  
6
6
7
8
8
9
Hardware Write Protect  
9
10  
11  
12  
13  
14  
16  
15  
7
Device Address for 2-wire bus.  
Device Address for 2-wire bus.  
Wiper Terminal of the Potentiometer.  
High Terminal of the Potentiometer.  
Low Terminal of the Potentiometer.  
System Supply Voltage  
10  
11  
12  
13  
14  
A3  
R
W / VW  
RH / VH  
RL / VL  
VCC  
NC  
No Connect  
NC  
No Connect  
PIN DESCRIPTIONS  
Hos t Interface Pins  
Serial Clock (SCL)  
Device Address (A , A , A )  
0 2 3  
The Address inputs are used to set the least  
significant 3 bits of the 8-bit slave address. A match in  
the slave address serial data stream must be made  
with the Address input in order to initiate  
communication with the X9429. A maximum of 8  
devices may occupy the 2-wire serial bus.  
The SCL input is used to clock data into and out of the  
X9429.  
Serial Data (SDA)  
Potentiometer Pins  
SDA is a bidirectional pin used to transfer data into  
and out of the device. It is an open drain output and  
may be wire-ORed with any number of open drain or  
open collector outputs. An open drain output requires  
the use of a pull-up resistor. For selecting typical  
values, refer to the guidelines for calculating typical  
values on the bus pull-up resistors graph.  
R /V , R /V  
L
H
H
L
The R /V and R /V inputs are equivalent to the  
H
H
L
L
terminal connections on either end of a mechanical  
potentiometer.  
FN8248.2  
4
October 19, 2005  
X9429  
R /V  
during this period the receiver pulls the SDA line LOW  
to acknowledge that it successfully received the eight  
bits of data.  
W
W
The wiper outputs are equivalent to the wiper output of  
a mechanical potentiometer.  
The X9429 will respond with an acknowledge after  
recognition of a start condition and its slave address  
and once again after successful receipt of the  
command byte. If the command is followed by a data  
byte the X9429 will respond with a final acknowledge.  
Hardware Write Protect Input WP  
The WP pin when low prevents nonvolatile writes to the  
Data Registers.  
PRINCIPLES OF OPERATION  
Array Description  
The X9429 is  
a
highly integrated microcircuit  
The X9429 is comprised of a resistor array. The array  
contains 63 discrete resistive segments that are  
connected in series. The physical ends of the array  
are equivalent to the fixed terminals of a mechanical  
incorporating a resistor array and its associated  
registers and counters and the serial interface logic  
providing direct communication between the host and  
the XDCP potentiometers.  
potentiometer (V /R and V /R inputs).  
H
H
L
L
At both ends of the array and between each resistor  
segment is a CMOS switch connected to the wiper  
Serial Interface  
The X9429 supports a bidirectional bus oriented  
protocol. The protocol defines any device that sends  
data onto the bus as a transmitter and the receiving  
device as the receiver. The device controlling the  
transfer is a master and the device being controlled is  
the slave. The master will always initiate data transfers  
and provide the clock for both transmit and receive  
operations. Therefore, the X9429 will be considered a  
slave device in all applications.  
(V /R ) output. Within each individual array only one  
W
W
switch may be turned on at a time. These switches are  
controlled by the Wiper Counter Register (WCR). The  
six bits of the WCR are decoded to select, and enable,  
one of sixty-four switches.  
The WCR may be written directly, or it can be changed  
by transferring the contents of one of four associated  
Data Registers into the WCR. These Data Registers  
and the WCR can be read and written by the host  
system.  
Clock and Data Conventions  
Data states on the SDA line can change only during  
Device Addressing  
SCL LOW periods (t  
). SDA state changes during  
LOW  
SCL HIGH are reserved for indicating start and stop  
conditions.  
Following a start condition the master must output the  
address of the slave it is accessing. The most  
significant four bits of the slave address are the device  
type identifier (refer to Figure 1). For the X9429 this is  
fixed as 0101[B].  
Start Condition  
All commands to the X9429 are preceded by the start  
condition, which is a HIGH to LOW transition of SDA  
Figure 1. Slave Address  
while SCL is HIGH (t  
). The X9429 continuously  
HIGH  
monitors the SDA and SCL lines for the start condition  
and will not respond to any command until this  
condition is met.  
Device Type  
Identifier  
0
1
0
1
A3  
A2  
0
A0  
Stop Condition  
All communications must be terminated by a stop  
condition, which is a LOW to HIGH transition of SDA  
while SCL is HIGH.  
Device Address  
The next four bits of the slave address are the device  
address. The physical device address is defined by the  
Acknowledge  
Acknowledge is a software convention used to provide  
a positive handshake between the master and slave  
devices on the bus to indicate the successful receipt of  
data. The transmitting device, either the master or the  
slave, will release the SDA bus after transmitting eight  
bits. The master generates a ninth clock cycle and  
state of the A , A , and A inputs. The X9429 compares  
0
2
3
the serial data stream with the address input state; a  
successful compare of all three address bits is required  
for the X9429 to respond with an acknowledge. The A ,  
0
A , and A inputs can be actively driven by CMOS input  
2
3
signals or tied to V or V  
.
CC  
SS  
FN8248.2  
5
October 19, 2005  
X9429  
Acknowledge Polling  
Flow 1. ACK Polling Sequence  
The disabling of the inputs, during the internal  
nonvolatile write operation, can be used to take  
advantage of the typical 5ms EEPROM write cycle  
time. Once the stop condition is issued to indicate the  
end of the nonvolatile write command the X9429  
initiates the internal write cycle. ACK polling can be  
initiated immediately. This involves issuing the start  
condition followed by the device slave address. If the  
X9429 is still busy with the write operation no ACK will  
be returned. If the X9429 has completed the write  
operation an ACK will be returned, and the master can  
then proceed with the next operation.  
Nonvolatile Write  
Command Completed  
Enter ACK Polling  
Issue  
START  
Issue Slave  
Address  
Issue STOP  
Instruction Structure  
ACK  
NO  
Returned?  
The next byte sent to the X9429 contains the instruction  
and register pointer information. The four most  
significant bits are the instruction. The next four bits  
point to one of four associated registers. The format is  
shown below in Figure 2.  
YES  
NO  
Further  
Operation?  
Figure 2. Instruction Byte Format  
YES  
Register  
Select  
Issue  
Instruction  
Issue STOP  
Proceed  
I3  
I2  
I1  
I0  
R1 R0  
0
0
Proceed  
Instructions  
The four high order bits define the instruction. The  
next two bits (R1 and R0) select one of the four  
registers that is to be acted upon when a register  
oriented instruction is issued. Bits 0 and 1 are defined  
to be 0.  
Four of the seven instructions end with the  
transmission of the instruction byte. The basic  
sequence is illustrated in Figure 3. These two-byte  
instructions exchange data between the Wiper  
Counter Register and one of the Data Registers. A  
transfer from a Data Register to a Wiper Counter  
Register is essentially a write to a static RAM. The  
response of the wiper to this action will be delayed  
t
. A transfer from the Wiper Counter Register  
WRL  
(current wiper position), to a Data Register is a write to  
nonvolatile memory and takes a minimum of t  
complete.  
to  
WR  
Four instructions require a three-byte sequence to  
complete. These instructions transfer data between the  
host and the X9429; either between the host and one of  
the Data Registers or directly between the host and the  
Wiper Counter Register. These instructions are:  
FN8248.2  
6
October 19, 2005  
X9429  
Figure 3. Two-Byte Instruction Sequence  
SCL  
SDA  
S
T
A
R
T
0
1
0
1
A3 A2  
0
A0  
A
C
K
I3 I2  
I1 I0 R1 R0  
0
0
A
C
K
S
T
O
P
Read Wiper Counter Register (read the current wiper  
position of the selected pot), write Wiper Counter  
Register (change current wiper position of the selected  
pot), read Data Register (read the contents of the  
selected nonvolatile register) and write Data Register  
(write a new value to the selected Data Register). The  
sequence of operations is shown in Figure 4.  
the master can clock the selected wiper up and/or  
down in one segment steps; thereby, providing a fine  
tuning capability to the host. For each SCL clock pulse  
(t  
) while SDA is HIGH, the selected wiper will  
HIGH  
move one resistor segment towards the V /R  
H
H
terminal. Similarly, for each SCL clock pulse while  
SDA is LOW, the selected wiper will move one resistor  
segment towards the V /R terminal. A detailed  
illustration of the sequence and timing for this  
operation are shown in Figures 5 and 6 respectively.  
L
L
The Increment/Decrement command is different from  
the other commands. Once the command is issued  
and the X9429 has responded with an acknowledge,  
Table 1. Instruction Set  
Instruction Set  
Instruction  
I
I
I
I
R
R
X
X
0
Operation  
3
2
1
0
1
0
1
Read Wiper Counter  
Register  
1
1
1
1
1
0
0
0
1
1
0
1
1
0
0
1
0
1
0
1
0
0
0
0
0
0
Read the contents of the Wiper Counter Register  
Write Wiper Counter  
Register  
0
0
0
0
0
0
0
0
Write new value to the Wiper Counter Register  
Read the contents of the Data Register pointed to  
by R1 - R0  
Read Data Register  
Write Data Register  
1/0 1/0  
1/0 1/0  
1/0 1/0  
Write new value to the Data Register pointed to by  
R1 - R0  
XFR Data Register to  
Wiper Counter Register  
Transfer the contents of the Data Register pointed  
to by R1 - R0 to its Wiper Counter Register  
XFR Wiper Counter  
Register to Data Regis-  
ter  
Transfer the contents of the Wiper Counter Register  
to the Data Register pointed to by R1 - R0  
1
0
1
0
1
1
0
0
1/0 1/0  
0
0
0
0
Increment/Decrement  
Wiper Counter Register  
Enable Increment/decrement of the Wiper Counter  
Register  
0
0
Note: (1) 1/0 = data is one or zero  
FN8248.2  
October 19, 2005  
7
X9429  
Figure 4. Three-Byte Instruction Sequence  
SCL  
SDA  
S
T
A
R
T
0
1
0
1
A3 A2  
0
A0  
A
C
K
I3 I2  
I1 I0 R1 R0  
0
0
A
C
K
0
0
D5 D4 D3 D2 D1 D0  
A
C
K
S
T
O
P
Figure 5. Increment/Decrement Instruction Sequence  
SCL  
SDA  
S
T
A
R
T
0
1
0
1
A3 A2  
0
A0  
A
C
K
I3 I2  
I1 I0 R1 R0  
0
0
A
C
K
I
I
D
E
C
1
S
T
O
P
I
D
N
C
1
N
C
2
N
C
n
E
C
n
Figure 6. Increment/Decrement Timing Limits  
INC/DEC  
CMD  
Issued  
tWRID  
SCL  
SDA  
Voltage Out  
VW/RW  
FN8248.2  
October 19, 2005  
8
X9429  
Figure 7. Acknowledge Response from Receiver  
SCL from  
1
Master  
8
9
Data Output  
from Transmitter  
Data Output  
from Receiver  
START  
Acknowledge  
Figure 8. Detailed Potentiometer Block Diagram  
Serial Data Path  
Serial  
Bus  
Input  
VH/RH  
From Interface  
Circuitry  
C
o
u
n
t
Register 0  
Register 2  
Register 1  
8
6
Parallel  
Bus  
Input  
e
r
Wiper  
D
e
c
o
d
e
Register 3  
Counter  
Register  
(WCR)  
INC/DEC  
Logic  
If WCR = 00[H] then VW/RW = VL/RL  
UP/DN  
UP/DN  
If WCR = 3F[H] then VW/RW = VH/RH  
VL/RL  
Modified SCL  
CLK  
VW/RW  
FN8248.2  
October 19, 2005  
9
X9429  
DETAILED OPERATION  
Register Descriptions  
The potentiometer has a Wiper Counter Register and  
four Data Registers. A detailed discussion of the  
register organization and array operation follows.  
Data Registers, (6-Bit), Nonvolatile  
D5  
NV  
D4  
NV  
D3  
NV  
D2  
NV  
D1  
NV  
D0  
NV  
Wiper Counter Register  
(MSB)  
(LSB)  
The X9429 contains a Wiper Counter Register. The  
Wiper Counter Register can be envisioned as a 6-bit  
parallel and serial load counter with its outputs  
decoded to select one of sixty-four switches along its  
resistor array. The contents of the WCR can be altered  
in four ways: it may be written directly by the host via  
the write Wiper Counter Register instruction (serial  
load); it may be written indirectly by transferring the  
contents of one of four associated Data Registers via  
the XFR Data Register instruction (parallel load); it can  
Four 6-bit Data Registers for each XDCP.  
– {D5~D0}: These bits are for general purpose not  
volatile data storage or for storage of up to four  
different wiper values. The contents of Data Register  
0 are automatically moved to the Wiper Counter  
Register on power-up.  
Wiper Counter Register, (6-Bit), Volatile  
be modified one step at  
a
time by the  
WP5  
V
WP4  
V
WP3  
V
WP2  
V
WP1  
V
WP0  
V
Increment/Decrement instruction. Finally, it is loaded  
with the contents of its Data Register zero (DR0) upon  
power-up.  
(MSB)  
(LSB)  
The WCR is a volatile register; that is, its contents are  
lost when the X9429 is powered-down. Although the  
register is automatically loaded with the value in DR0  
upon power-up, it should be noted this may be  
different from the value present at power-down.  
One 6-bit wiper counter register for each XDCP.  
– {D5~D0}: These bits specify the wiper position of the  
respective XDCP. The Wiper Counter Register is  
loaded on power-up by the value in Data Register 0.  
The contents of the WCR can be loaded from any of  
the other Data Register or directly. The contents of  
the WCR can be saved in a DR.  
Data Registers  
The potentiometer has four nonvolatile Data  
Registers. These can be read or written directly by the  
host and data can be transferred between any of the  
four Data Registers and the Wiper Counter Register. It  
should be noted all operations changing data in one of  
these registers is a nonvolatile operation and will take  
a maximum of 10ms.  
If the application does not require storage of multiple  
settings for the potentiometer, these registers can be  
used as regular memory locations that could possibly  
store system parameters or user preference data.  
FN8248.2  
10  
October 19, 2005  
X9429  
Instruction Format  
Notes: (1) “MACK”/”SACK”: stands for the acknowledge sent by the master/slave.  
(2) “A3 ~ A0”: stands for the device addresses sent by the master.  
(3) “X”: indicates that it is a “0” for testing purpose but physically it is a “don’t care” condition.  
(4) “I”: stands for the increment operation, SDA held high during active SCL phase (high).  
(5) “D”: stands for the decrement operation, SDA held low during active SCL phase (high).  
Read Wiper Counter Register (WCR)  
S
T
A
R
T
device type  
identifier  
device  
addresses  
instruction  
opcode  
wiper position  
(sent by slave on SDA)  
S
A
C
K
S
A
C
K
M S  
A T  
C O  
K P  
W W W W W W  
0 0 P P P P P P  
A A  
A
0
0
1
0
1
0
1
0
0
1
0
0
0
0
3
2
5
4 3 2 1 0  
Write Wiper Counter Register (WCR)  
S
T
A
R
T
device type  
identifier  
device  
addresses  
instruction  
opcode  
wiper position  
(sent by master on SDA)  
S
A
C
K
S
A
C
K
S S  
A T  
C O  
K P  
W W W W W W  
0 0 P P P P P P  
A A  
A
0
0
1
0
1
0
1
0
1
0
0
0
0
0
3
2
5
4 3 2 1 0  
Read Data Register (DR)  
S device type device  
addresses  
instruction  
opcode  
register  
addresses  
wiper position/data  
(sent by slave on SDA)  
S
A
C
K
S
A
C
K
M S  
A T  
C O  
K P  
T
A
R
T
identifier  
W W W W W W  
0 0 P P P P P P  
A A  
A
0
R R  
1 0  
0
1
0
1
0
1
0
1
1
0
0
3
2
5
4 3 2 1 0  
Write Data Register (DR)  
S device type  
device  
addresses  
instruction  
opcode  
register  
addresses  
wiper position/data  
(sent by master on SDA)  
S
S
A
C
K
S S  
T
A
R
T
identifier  
A
C
K
A T HIGH-VOLTAGE  
C O WRITE CYCLE  
K P  
W W W W W W  
0 0 P P P P P P  
A A  
A
0
R R  
1 0  
0
1
0
1
0
1
1
0
0
0
0
3
2
5
4 3 2 1 0  
XFR Data Register (DR) to Wiper Counter Register (WCR)  
S device type  
device  
addresses  
instruction  
opcode  
register  
addresses  
S
A
C
K
S S  
A T  
C O  
K P  
T
A
R
T
identifier  
A A  
A
0
R R  
1 0  
0
1
0
1
0
1
1
0
1
0 0  
3
2
FN8248.2  
October 19, 2005  
11  
X9429  
XFR Wiper Counter Register (WCR) to Data Register (DR)  
S device type  
device  
addresses  
instruction  
opcode  
register  
addresses  
S
A
C
K
S S  
T
A
R
T
identifier  
A T HIGH-VOLTAGE  
C O WRITE CYCLE  
K P  
A A  
A
0
R R  
1 0  
0
1
0
1
0
1
1
1
0
0 0  
3
2
Increment/Decrement Wiper Counter Register (WCR)  
S
T
A
R
T
device type  
identifier  
device  
addresses  
instruction  
opcode  
increment/decrement  
(sent by master on SDA)  
S
A
C
K
S
A
C
K
S
T
O
P
A A  
A
0
I/ I/  
D D  
I/ I/  
D D  
0
1
0
1
0
0
0
1
0
0
0
0
0
.
.
.
.
3
2
SYMBOL TABLE  
Guidelines for Calculating Typical Values of Bus  
Pull-Up Resistors  
WAVEFORM  
INPUTS  
OUTPUTS  
120  
VCC MAX  
IOL MIN  
RMIN  
=
=1.8kΩ  
Must be  
steady  
Will be  
steady  
100  
80  
tR  
RMAX  
Max.  
=
CBUS  
May change  
from Low to  
High  
Will change  
from Low to  
High  
60  
40  
20  
0
Resistance  
May change  
from High to  
Low  
Will change  
from High to  
Low  
Min.  
Resistance  
Don’t Care:  
Changes  
Allowed  
Changing:  
State Not  
Known  
0
20 40 60 80 100 120  
Bus Capacitance (pF)  
N/A  
Center Line  
is High  
Impedance  
FN8248.2  
12  
October 19, 2005  
X9429  
ABSOLUTE MAXIMUM RATINGS  
COMMENT  
Temperature under bias : ........................-65°C to +135°C  
Storage temperature: .............................-65°C to +150°C  
Voltage on SCL, SDA any address input  
Stresses above those listed under “Absolute Maximum  
Ratings” may cause permanent damage to the device.  
This is a stress rating only; functional operation of the  
device (at these or any other conditions above those  
listed in the operational sections of this specification)  
is not implied. Exposure to absolute maximum rating  
conditions for extended periods may affect device  
reliability.  
with respect to V :...................................-1V to +7V  
SS  
V = | (V - V ) | .............................................................5V  
H
L
Lead temperature (soldering, 10 seconds)..............300°C  
(10 seconds)...................................................±6mA  
I
W
RECOMMENDED OPERATING CONDITIONS  
Temperature  
Commercial  
Industrial  
Min.  
0°C  
Max.  
+70°C  
+85°C  
Device  
X9429  
Supply Voltage (V ) Limits  
CC  
5V ±10%  
-40°C  
X9429-2.7  
2.7V to 5.5V  
ANALOG CHARACTERISTICS (Over recommended operating conditions unless otherwise stated.)  
Limits  
Symbol  
Parameter  
End to End Resistance Tolerance  
Power rating  
Min.  
Typ.  
Max.  
±20  
50  
Unit  
%
Test Conditions  
mW  
mA  
25°C, each pot  
IW  
Wiper current  
±3  
RW  
Wiper resistance  
150  
400  
250  
1000  
VCC  
Wiper current = ± 1mA, VCC = 5V  
Wiper current = ± 1mA, VCC = 3V  
VSS = 0V  
VTERM  
Voltage on any VH/RH or VL/RL pin  
VSS  
V
Noise  
Resolution (4)  
-120  
1.6  
dBV  
%
Ref: 1kHz  
Absolute Linearity (1)  
Relative Linearity (2)  
Temperature Coefficient of RTOTAL  
Ratiometric Temperature Coefficient  
±1  
MI(3)  
MI(3)  
ppm/°C  
Vw(n)(actual) - Vw(n)(expected)  
±0.2  
Vw(n + 1) - [Vw(n) + MI]  
±300  
±20 ppm/°C  
pF  
CH/CL/CW Potentiometer Capacitances  
10/10/25  
See Circuit #3,  
Spice Macromodel  
FN8248.2  
13  
October 19, 2005  
X9429  
D.C. OPERATING CHARACTERISTICS (Over the recommended operating conditions unless otherwise specified.)  
Limits  
Symbol  
Parameter  
Min.  
Typ.  
Max.  
Unit  
Test Conditions  
ICC1  
VCC supply current  
(nonvolatile write)  
1
mA  
fSCL = 400kHz, SDA = Open,  
Other Inputs = VSS  
ICC2  
VCC supply current  
(move wiper, write, read)  
100  
µA  
fSCL = 400kHz, SDA = Open,  
Other Inputs = VSS  
ISB  
ILI  
VCC current (standby)  
Input leakage current  
Output leakage current  
Input HIGH voltage  
Input LOW voltage  
5
10  
µA  
µA  
µA  
V
SCL = SDA = VCC, Addr. = VSS  
VIN = VSS to VCC  
ILO  
VIH  
VIL  
VOL  
10  
VOUT = VSS to VCC  
VCC x 0.7  
-0.5  
VCC x 0.5  
VCC x 0.1  
0.4  
V
Output LOW voltage  
V
IOL = 3mA  
Notes: (1) Absolute linearity is utilized to determine actual wiper voltage versus expected voltage as determined by wiper position when used as  
a potentiometer.  
(2) Relative linearity is utilized to determine the actual change in voltage between two successive tap positions when used as a potenti-  
ometer. It is a measure of the error in step size.  
(3) MI = RTOT/63 or (RH - RL)/63, single pot  
(4) Typical = individual array resolutions.  
ENDURANCE AND DATA RETENTION  
Parameter  
Minimum endurance  
Data retention  
Min.  
100,000  
100  
Unit  
Data changes per bit per register  
Years  
CAPACITANCE  
Symbol  
Test  
Max.  
Unit  
pF  
Test Conditions  
(5)  
CI/O  
Input/output capacitance (SDA)  
8
6
VI/O = 0V  
VIN = 0V  
(5)  
CIN  
Input capacitance (A0, A2,and A3 and SCL)  
pF  
POWER-UP TIMING  
Symbol  
Parameter  
VCC Power-up ramp rate  
Min.  
Typ.  
Max.  
Unit  
V/msec  
(6)  
tRVCC  
0.2  
50  
POWER-UP AND POWER-DOWN REQUIREMENTS  
There are no restrictions on the power-up or power-down conditions of V  
and the voltage applied to the  
CC  
potentiometer pins provided that V is always more positive than or equal to V , V , and V , i.e., V V , V , V .  
CC  
H
L
W
CC  
H
L
W
The V ramp rate spec is alway in effect.  
CC  
Notes: (5) This parameter is periodically sampled and not 100% tested  
(6) Sample tested only.  
FN8248.2  
October 19, 2005  
14  
X9429  
A.C. TEST CONDITIONS  
Circuit #3 SPICE Macro Model  
Input pulse levels  
VCC x 0.1 to VCC x 0.9  
10ns  
RTOTAL  
Input rise and fall times  
Input and output timing level  
RH  
RL  
CL  
V
CC x 0.5  
CH  
CW  
10pF  
EQUIVALENT A.C. LOAD CIRCUIT  
10pF  
25pF  
5V  
2.7V  
RW  
1533Ω  
SDA Output  
100pF  
100pF  
AC TIMING (Over recommended operating conditions)  
Symbol  
fSCL  
Parameter  
Min.  
Max.  
Unit  
kHz  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
Clock frequency  
100  
2500  
600  
1300  
600  
600  
600  
100  
30  
400  
tCYC  
Clock cycle time  
tHIGH  
tLOW  
Clock high time  
Clock low time  
tSU:STA  
tHD:STA  
tSU:STO  
tSU:DAT  
tHD:DAT  
tR  
Start setup time  
Start hold time  
Stop setup time  
SDA data input setup time  
SDA data input hold time  
SCL and SDA rise time  
SCL and SDA fall time  
300  
300  
900  
tF  
tAA  
SCL low to SDA data output valid time  
SDA data output hold time  
tDH  
50  
50  
TI  
Noise suppression time constant at SCL and SDA inputs  
Bus free time (prior to any transmission)  
WP, A0, A2, A3 setup time  
tBUF  
1300  
0
tSU:WPA  
tHD:WPA  
WP, A0, A2, A3 hold time  
0
FN8248.2  
15  
October 19, 2005  
X9429  
HIGH-VOLTAGE WRITE CYCLE TIMING  
Symbol  
Parameter  
Typ.  
Max.  
Unit  
tWR  
High-voltage write cycle time (store instructions)  
5
10  
ms  
XDCP TIMING  
Symbol  
Parameter  
Min. Max. Unit  
tWRPO  
tWRL  
Wiper response time after the third (last) power supply is stable  
Wiper response time after instruction issued (all load instructions)  
10  
10  
10  
µs  
µs  
µs  
tWRID  
Wiper response time from an active SCL/SCK edge (increment/decrement instruction)  
Note: (8) A device must internally provide a hold time of at least 300ns for the SDA signal in order to bridge the undefined region of the falling  
edge of SCL.  
TIMING DIAGRAMS  
START and STOP Timing  
(START)  
(STOP)  
tR  
tF  
SCL  
SDA  
tSU:STA  
tHD:STA  
tSU:STO  
tR  
tF  
Input Timing  
tCYC  
tHIGH  
SCL  
SDA  
tLOW  
tSU:DAT  
tHD:DAT  
tBUF  
Output Timing  
SCL  
SDA  
tDH  
tAA  
FN8248.2  
16  
October 19, 2005  
X9429  
XDCP Timing (for All Load Instructions)  
(STOP)  
SCL  
LSB  
SDA  
tWRL  
VW/RW  
XDCP Timing (for Increment/Decrement Instruction)  
SCL  
Wiper Register Address  
Inc/Dec  
Inc/Dec  
SDA  
tWRID  
VW/RW  
Write Protect and Device Address Pins Timing  
(START)  
(STOP)  
SCL  
...  
(Any Instruction)  
...  
SDA  
...  
tSU:WPA  
tHD:WPA  
WP  
A0, A2  
A3  
FN8248.2  
17  
October 19, 2005  
X9429  
APPLICATIONS INFORMATION  
Basic Configurations of Electronic Potentiometers  
+VR  
VR  
VW/RW  
I
Three terminal Potentiometer;  
Variable voltage divider  
Two terminal Variable Resistor;  
Variable current  
Application Circuits  
Noninverting Amplifier  
Voltage Regulator  
VS  
+
VO  
VIN  
VO (REG)  
317  
R1  
R2  
Iadj  
R1  
R2  
VO = (1+R2/R1)VS  
VO (REG) = 1.25V (1+R2/R1)+Iadj R2  
Offset Voltage Adjustment  
Comparator with Hysteresis  
R1  
R2  
VS  
VS  
+
VO  
+
100kΩ  
VO  
TL072  
10kΩ  
10kΩ  
R1  
R2  
10kΩ  
VUL = {R1/(R1+R2)} VO(max)  
LL = {R1/(R1+R2)} VO(min)  
+5V  
V
FN8248.2  
18  
October 19, 2005  
X9429  
Application Circuits (continued)  
Attenuator  
Filter  
C
VS  
+
R2  
VO  
R1  
R3  
+
R
VO  
VS  
R2  
R4  
All RS = 10kΩ  
R1  
G
O = 1 + R2/R1  
VO = G VS  
-1/2 G +1/2  
fc = 1/(2πRC)  
Inverting Amplifier  
Equivalent L-R Circuit  
R1  
R2  
VS  
R2  
C1  
+
VS  
+
VO  
R1  
R3  
ZIN  
VO = G VS  
G = - R2/R1  
ZIN = R2 + s R2 (R1 + R3) C1 = R2 + s Leq  
(R1 + R3) >> R2  
Function Generator  
C
R2  
R1  
+
+
R
R
}
}
A
B
frequency R1, R2, C  
amplitude RA, RB  
FN8248.2  
19  
October 19, 2005  
X9429  
PACKAGING INFORMATION  
14-Lead Plastic, TSSOP, Package Type V  
.025 (.65) BSC  
.169 (4.3)  
.177 (4.5)  
.252 (6.4) BSC  
.193 (4.9)  
.200 (5.1)  
.047 (1.20)  
.0075 (.19)  
.0118 (.30)  
.002 (.05)  
.006 (.15)  
.010 (.25)  
Gage Plane  
0° - 8°  
Seating Plane  
.019 (.50)  
.029 (.75)  
Detail A (20X)  
.031 (.80)  
.041 (1.05)  
See Detail “A”  
NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS)  
FN8248.2  
20  
October 19, 2005  
X9429  
PACKAGING INFORMATION  
16-Lead Plastic SOIC (300 Mil Body) Package Type S  
0.290 (7.37)  
0.299 (7.60)  
0.393 (10.00)  
0.420 (10.65)  
PIN 1 INDEX  
PIN 1  
0.014 (0.35)  
0.020 (0.51)  
0.403 (10.2 )  
0.413 ( 10.5)  
(4X) 7°  
0.092 (2.35)  
0.105 (2.65)  
0.003 (0.10)  
0.012 (0.30)  
0.050 (1.27)  
0.010 (0.25)  
0.050" Typical  
X 45°  
0.020 (0.50)  
0° - 8 °  
0.050"  
0.0075 (0.19)  
0.010 (0.25)  
Typical  
0.420"  
0.015 (0.40)  
0.050 (1.27)  
0.030" Typical  
16 Places  
FOOTPRINT  
NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS)  
All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems.  
Intersil Corporation’s quality certifications can be viewed at www.intersil.com/design/quality  
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without  
notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and  
reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result  
from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.  
For information regarding Intersil Corporation and its products, see www.intersil.com  
FN8248.2  
21  
October 19, 2005  

相关型号:

X9429WV14-2.7

Single Digitally Controlled Potentiometer
INTERSIL

X9429WV14-2.7

10K DIGITAL POTENTIOMETER, 2-WIRE SERIAL CONTROL INTERFACE, 64 POSITIONS, PDSO14, 4.40 MM, PLASTIC, TSSOP-14
RENESAS

X9429WV14I

Single Digitally Controlled Potentiometer
INTERSIL

X9429WV14I

10K DIGITAL POTENTIOMETER, 2-WIRE SERIAL CONTROL INTERFACE, 64 POSITIONS, PDSO14, 4.40 MM, PLASTIC, TSSOP-14
RENESAS

X9429WV14I-2.7

Single Digitally Controlled Potentiometer
INTERSIL

X9429WV14I-2.7

10K DIGITAL POTENTIOMETER, 2-WIRE SERIAL CONTROL INTERFACE, 64 POSITIONS, PDSO14, 4.40 MM, PLASTIC, TSSOP-14
RENESAS

X9429WV14I-2.7T1

10K DIGITAL POTENTIOMETER, 2-WIRE SERIAL CONTROL INTERFACE, 64 POSITIONS, PDSO14, 4.40 MM, PLASTIC, TSSOP-14
RENESAS

X9429WV14I-2.7T2

10K DIGITAL POTENTIOMETER, 2-WIRE SERIAL CONTROL INTERFACE, 64 POSITIONS, PDSO14, 4.40 MM, PLASTIC, TSSOP-14
RENESAS

X9429WV14IT1

10K DIGITAL POTENTIOMETER, 2-WIRE SERIAL CONTROL INTERFACE, 64 POSITIONS, PDSO14, 4.40 MM, PLASTIC, TSSOP-14
RENESAS

X9429WV14IZ

Single Digitally Controlled Potentiometer
INTERSIL

X9429WV14IZ

Single Digitally Controlled Potentiometer (XDCP&trade;); SOIC16, TSSOP14; Temp Range: See Datasheet
RENESAS

X9429WV14IZ-2.7

Single Digitally Controlled Potentiometer
INTERSIL