EL5221_07 [INTERSIL]
Dual 12MHz Rail-to-Rail Input-Output Buffer; 双12MHz的轨至轨输入,输出缓冲器型号: | EL5221_07 |
厂家: | Intersil |
描述: | Dual 12MHz Rail-to-Rail Input-Output Buffer |
文件: | 总13页 (文件大小:218K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
EL5221
®
Data Sheet
July 25, 2007
FN7187.2
Dual 12MHz Rail-to-Rail Input-Output
Buffer
Features
• 12MHz -3dB bandwidth
• Unity gain buffer
The EL5221 is a dual, low power, high voltage rail-to-rail
input-output buffer. Operating on supplies ranging from 5V to
15V, while consuming only 500µA per channel, the EL5221
has a bandwidth of 12MHz -(-3dB). The EL5221 also
provides rail-to-rail input and output ability, giving the
maximum dynamic range at any supply voltage.
• Supply voltage = 4.5V to 16.5V
• Low supply current (per buffer) = 500µA
• High slew rate = 10V/µs
• Rail-to-rail operation
The EL5221 also features fast slewing and settling times, as
well as a high output drive capability of 30mA (sink and
source). These features make the EL5221 ideal for use as
voltage reference buffers in Thin Film Transistor Liquid
Crystal Displays (TFT-LCD). Other applications include
battery power, portable devices, and anywhere low power
consumption is important.
• Pb-Free plus anneal available (RoHS compliant)
Applications
• TFT-LCD drive circuits
• Electronics notebooks
• Electronics games
The EL5221 is available in space-saving 6 Ld SOT-23 and
8 Ld MSOP packages and operates over a temperature
range of -40°C to +85°C.
• Personal communication devices
• Personal Digital Assistants (PDA)
• Portable instrumentation
• Wireless LANs
Ordering Information
PART
PART
PKG.
NUMBER
MARKING
PACKAGE
6 Ld SOT-23
6 Ld SOT-23
DWG. #
• Office automation
EL5221CW-T7*
EL5221CW-T7A*
M
MDP0038
MDP0038
MDP0038
• Active filters
M
• ADC/DAC buffer
EL5221CWZ-T7*
(Note)
BBEA
6 Ld SOT-23
(Pb-free)
Pinouts
EL5221CWZ-T7A* BBEA
(Note)
6 Ld SOT-23
(Pb-free)
MDP0038
EL5221
(6 LD SOT-23)
TOP VIEW
EL5221CY
K
8 Ld MSOP
8 Ld MSOP
8 Ld MSOP
MDP0043
MDP0043
MDP0043
MDP0043
EL5221CY-T7*
EL5221CY-T13*
K
VINA
VS-
1
2
3
6
5
4
VOUTA
VS+
K
EL5221CYZ
(Note)
BAAAJ
8 Ld MSOP
(Pb-free)
VINB
VOUTB
EL5221CYZ-T7*
(Note)
BAAAJ
8 Ld MSOP
(Pb-free)
MDP0043
MDP0043
EL5221
(8 LD MSOP)
TOP VIEW
EL5221CYZ-T13* BAAAJ
(Note)
8 Ld MSOP
(Pb-free)
*Please refer to TB347 for details on reel specifications.
NOTE: Intersil Pb-free plus anneal products employ special Pb-free
material sets; molding compounds/die attach materials and 100%
matte tin plate termination finish, which are RoHS compliant and
compatible with both SnPb and Pb-free soldering operations. Intersil
Pb-free products are MSL classified at Pb-free peak reflow
temperatures that meet or exceed the Pb-free requirements of
IPC/JEDEC J STD-020.
VS+
8
VOUTA
NC
1
2
3
4
VOUTB
NC
7
6
5
VINA
VS-
VINB
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1
1-888-INTERSIL or 1-888-468-3774 | Intersil (and design) is a registered trademark of Intersil Americas Inc.
Copyright Intersil Americas Inc. 2002, 2005, 2007. All Rights Reserved
All other trademarks mentioned are the property of their respective owners.
EL5221
Absolute Maximum Ratings (T = +25°C)
Thermal Information
A
Supply Voltage between V + and V -. . . . . . . . . . . . . . . . . . . .+18V
Storage Temperature . . . . . . . . . . . . . . . . . . . . . . . .-65°C to +150°C
Operating Temperature . . . . . . . . . . . . . . . . . . . . . . .-40°C to +85°C
Power Dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . See Curves
Maximum Die Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . +125°C
Pb-free reflow profile . . . . . . . . . . . . . . . . . . . . . . . . . .see link below
http://www.intersil.com/pbfree/Pb-FreeReflow.asp
S
S
Input Voltage . . . . . . . . . . . . . . . . . . . . . . . . . V - - 0.5V, V + +0.5V
S
S
Maximum Continuous Output Current . . . . . . . . . . . . . . . . . . . 30mA
ESD Voltage. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .2kV
CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and
result in failures not covered by warranty.
Electrical Specifications V + = +5V, V - = -5V, R = 10kΩ and C = 10pF to 0V, T = +25°C unless otherwise specified.
S
S
L
L
A
MIN
MAX
PARAMETER
DESCRIPTION
CONDITION
(Note 3)
TYP
(Note 3)
UNIT
INPUT CHARACTERISTICS
V
Input Offset Voltage
Average Offset Voltage Drift
Input Bias Current
Input Impedance
V
= 0V
2
5
12
50
mV
µV/°C
nA
OS
CM
(Note 1)
= 0V
TCV
OS
I
V
2
B
CM
R
C
1
GΩ
IN
IN
Input Capacitance
Voltage Gain
1.35
pF
A
-4.5V ≤ V
≤ 4.5V
OUT
0.995
4.85
60
1.005
-4.85
V/V
V
OUTPUT CHARACTERISTICS
V
V
Output Swing Low
Output Swing High
Short Circuit Current
I = -5mA
-4.92
4.92
V
V
OL
L
I = 5mA
L
OH
I
Short to GND
±120
mA
SC
POWER SUPPLY PERFORMANCE
PSRR Power Supply Rejection Ratio
Supply Current (Per Buffer)
DYNAMIC PERFORMANCE
SR Slew Rate (Note 2)
V
is moved from ±2.25V to ±7.75V
80
dB
µA
S
I
No load
500
750
S
-4.0V ≤ V
≤ 4.0V, 20% to 80%
7
10
500
12
V/µs
ns
OUT
t
Settling to +0.1%
-3dB Bandwidth
V = 2V step
O
S
BW
CS
R
= 10kΩ, C = 10pF
MHz
dB
L
L
Channel Separation
f = 5MHz
75
FN7187.2
July 25, 2007
2
EL5221
Electrical Specifications V + = +5V, V - = 0V, R = 10kΩ and C = 10pF to 2.5V, T = +25°C unless otherwise specified.
S
S
L
L
A
MIN
MAX
PARAMETER
DESCRIPTION
CONDITION
(NOTE 3)
TYP
(NOTE 3)
UNIT
INPUT CHARACTERISTICS
V
Input Offset Voltage
Average Offset Voltage Drift
Input Bias Current
Input Impedance
V
= 2.5V
2
5
10
50
mV
µV/°C
nA
OS
CM
(Note 1)
= 2.5V
TCV
OS
I
V
2
B
CM
R
1
GΩ
IN
IN
C
Input Capacitance
Voltage Gain
1.35
pF
A
0.5 ≤ V
≤ 4.5V
OUT
0.995
4.85
60
1.005
150
V/V
V
OUTPUT CHARACTERISTICS
V
V
Output Swing Low
Output Swing High
Short Circuit Current
I = -5mA
80
mV
V
OL
L
I = 5mA
4.92
±120
OH
L
I
Short to GND
mA
SC
POWER SUPPLY PERFORMANCE
PSRR Power Supply Rejection Ratio
Supply Current (Per Buffer)
DYNAMIC PERFORMANCE
SR Slew Rate (Note 2)
V
is moved from 4.5V to 15.5V
80
dB
µA
S
I
No Load
500
750
S
1V ≤ V
≤4V, 20% to 80%
7
10
500
12
V/µs
ns
OUT
V = 2V Step
O
t
Settling to +0.1%
-3dB Bandwidth
S
BW
CS
R
= 10kΩ, C = 10pF
MHz
dB
L
L
Channel Separation
f = 5MHz
75
FN7187.2
July 25, 2007
3
EL5221
Electrical Specifications V + = +15V, V - = 0V, R = 10kΩ and C = 10pF to 7.5V, T = +25°C unless otherwise specified.
S
S
L
L
A
MIN
MAX
PARAMETER
DESCRIPTION
CONDITION
(NOTE 3)
TYP
(NOTE 3)
UNIT
INPUT CHARACTERISTICS
V
Input Offset Voltage
Average Offset Voltage Drift
Input Bias Current
Input Impedance
V
= 7.5V
CM
2
5
14
50
mV
µV/°C
nA
OS
TCV
(Note 1)
= 7.5V
OS
I
V
2
B
CM
R
1
GΩ
IN
IN
C
Input Capacitance
Voltage Gain
1.35
pF
A
0.5 ≤ V
≤ 14.5V
OUT
0.995
14.85
60
1.005
150
V/V
V
OUTPUT CHARACTERISTICS
V
V
Output Swing Low
Output Swing High
Short Circuit Current
I = -5mA
80
mV
V
OL
L
I = 5mA
14.92
±120
OH
L
I
Short to GND
mA
SC
POWER SUPPLY PERFORMANCE
PSRR Power Supply Rejection Ratio
Supply Current (Per Buffer)
DYNAMIC PERFORMANCE
SR Slew Rate (Note 2)
V
is moved from 4.5V to 15.5V
80
dB
µA
S
I
No Load
500
750
S
1V ≤ V
≤14V, 20% to 80%
7
10
500
12
V/µs
ns
OUT
V = 2V Step
O
t
Settling to +0.1%
-3dB Bandwidth
S
BW
R = 10kΩ, C = 10pF
MHz
dB
L
L
CS
Channel Separation
f = 5MHz
75
NOTES:
1. Measured over the operating temperature range.
2. Slew rate is measured on rising and falling edges.
3. Parts are 100% tested at +25°C. Over-temperature limits established by characterization and are not production tested.
FN7187.2
July 25, 2007
4
EL5221
Typical Performance Curves
Input Offset Voltage Distribution
2000
Input Offset Voltage Drift
35
30
25
20
15
10
5
V
T
=±5V
=25°C
V
T
=±5V
S
Typical
Production
Distribution
Typical
Production
Distribution
S
=25°C
A
A
1600
1200
800
400
0
0
Input Offset Voltage (mV)
Input Offset Voltage, TCVOS (µV/°C)
Input Offset Voltage vs Temperature
Input Bias Current vs Temperature
10
5
4
2
V
=±5V
V =±5V
S
S
0
0
-2
-4
-5
-10
-50
0
50
100
150
-50
0
50
100
150
Temperature (°C)
Temperature (°C)
Output Low Voltage vs Temperature
Output High Voltage vs Temperature
-4.91
-4.92
-4.93
-4.94
-4.95
-4.96
-4.97
4.97
4.96
4.95
4.94
4.93
V
I
=±5V
V
I
=±5V
S
S
=5mA
=-5mA
OUT
OUT
-50
0
50
100
150
-50
0
50
100
150
Temperature (°C)
Temperature (°C)
FN7187.2
July 25, 2007
5
EL5221
Typical Performance Curves (Continued)
Slew Rate vs Temperature
Voltage Gain vs Temperature
1.001
13
12.5
12
V
=±5V
S
1.0005
1.0000
0.9995
0.999
V
=±5V
S
11.5
11
10.5
10
-50
0
50
100
150
-50
0
50
100
150
Temperature (°C)
Temperature (°C)
Supply Current per Channel vs Temperature
Supply Current per Channel vs Supply Voltage
0.55
0.5
650
550
450
350
250
V
=±5V
S
T
=25°C
A
0.45
0.4
-50
0
50
100
150
0
5
10
Supply Voltage (V)
15
20
Temperature (°C)
Frequency Response for Various C
Frequency Response for Various R
L
L
5
0
20
10
R =10kΩ
L
10kΩ
1kΩ
V
=±5V
S
12pF
50pF
0
560Ω
150Ω
C =10pF
L
S
-5
V
=±5V
-10
-20
-30
100pF
-10
1000pF
-15
1M
Frequency (Hz)
100M
100k
10M
1M
Frequency (Hz)
100M
100k
10M
FN7187.2
July 25, 2007
6
EL5221
Typical Performance Curves (Continued)
Output Impedance vs Frequency
200
Maximum Output Swing vs Frequency
12
10
8
V
=±5V
=25°C
S
A
160
120
80
T
V
T
=±5V
=25°C
L
L
S
A
6
R =10kΩ
C =12pF
4
Distortion <1%
40
2
0
10k
0
10k
100k
1M
10M
100k
1M
10M
Frequency (Hz)
Frequency (Hz)
PSRR vs Frequency
Input Voltage Noise Spectral Density vs Frequency
80
60
40
20
0
600
100
PSRR+
PSRR-
10
V
=±5V
=25°C
S
A
T
1
1k
10k
100
1k
10k
100k
1M
10M
100M
100k
1M
100
10M
Frequency (Hz)
Frequency (Hz)
Total Harmonic Distortion + Noise vs Frequency
Channel Separation vs Frequency Response
0.010
0.009
0.008
0.007
0.006
0.005
0.004
0.003
0.002
0.001
-60
Dual measured Channel A to B
Quad measured Channel A to D or B to C
Other combinations yield improved
-80 rejection.
V
=±5V
S
R =10kΩ
V
L
=220mV
IN
RMS
-100
-120
-140
V
=±5V
S
L
R =10kΩ
V
=1V
IN
RMS
1k
10k
100k
1M
6M
1k
10k
100k
Frequency (Hz)
Frequency (Hz)
FN7187.2
July 25, 2007
7
EL5221
Typical Performance Curves (Continued)
Small-Signal Overshoot vs Load Capacitance
100
Settling Time vs Step Size
5
4
V
=±5V
S
L
V
=±5V
S
R =10kΩ
80
60
40
20
0
3
R =10kΩ
L
C =12pF
L
0.1%
0.1%
V
=±50mV
IN
T
=25°C
2
A
T
=25°C
A
1
0
-1
-2
-3
-4
-5
10
100
1000
0
200
400
600
800
Load Capacitance (pF)
Settling Time (nS)
Large Signal Transient Response
Small Signal Transient Response
50mV
200ns
1V
1µS
V
T
=±5V
=25°C
S
A
L
R =10kΩ
C =12pF
L
V
T
=±5V
=25°C
L
L
S
A
R =10kΩ
C =12pF
FN7187.2
July 25, 2007
8
EL5221
Pin Descriptions
6 LD SOT-23 8 LD MSOP PIN NAME
FUNCTION
Buffer A Input
EQUIVALENT CIRCUIT
1
3
VINA
V
+
S
V
-
S
Circuit 1
2
3
4
4
5
7
VS-
VINB
Negative Supply Voltage
Buffer B Input
(Reference Circuit 1)
VOUTB
Buffer B Output
V
V
+
S
-
S
GND
Circuit 2
5
6
8
1
VS+
Positive Supply Voltage
Buffer A Output
VOUTA
(Reference Circuit 2)
.
Applications Information
5V
10µS
Product Description
The EL5221 unity gain buffer is fabricated using a high
voltage CMOS process. It exhibits rail-to-rail input and
output capability and has low power consumption (500µA
per buffer). These features make the EL5221 ideal for a wide
range of general-purpose applications. When driving a load
of 10kΩ and 12pF, the EL5221 has a -3dB bandwidth of
12MHz and exhibits 10V/µs slew rate.
V
T
=±5V
=25°C
=10V
S
A
V
IN
P-P
5V
Operating Voltage, Input, and Output
FIGURE 1. OPERATION WITH RAIL-TO-RAIL INPUT AND
OUTPUT
The EL5221 is specified with a single nominal supply voltage
from 5V to 15V or a split supply with its total range from 5V
to 15V. Correct operation is guaranteed for a supply range of
4.5V to 16.5V. Most EL5221 specifications are stable over
both the full supply range and operating temperatures of
-40°C to +85°C. Parameter variations with operating voltage
and/or temperature are shown in the typical performance
curves.
Short Circuit Current Limit
The EL5221 will limit the short circuit current to ±120mA if
the output is directly shorted to the positive or the negative
supply. If an output is shorted indefinitely, the power
dissipation could easily increase such that the device may
be damaged. Maximum reliability is maintained if the output
continuous current never exceeds ±30mA. This limit is set by
the design of the internal metal interconnects.
The output swings of the EL5221 typically extend to within
80mV of positive and negative supply rails with load currents
of 5mA. Decreasing load currents will extend the output
voltage range even closer to the supply rails. Figure 1 shows
the input and output waveforms for the device. Operation is
from ±5V supply with a 10kΩ load connected to GND. The
Output Phase Reversal
The EL5221 is immune to phase reversal as long as the
input voltage is limited from V - -0.5V to V + +0.5V. Figure 2
S
S
shows a photo of the output of the device with the input
voltage driven beyond the supply rails. Although the device's
output will not change phase, the input's overvoltage should
be avoided. If an input voltage exceeds supply voltage by
input is a 10V
sinusoid. The output voltage is
approximately 9.985V
P-P
.
P-P
FN7187.2
July 25, 2007
9
EL5221
more than 0.6V, electrostatic protection diodes placed in the
input stage of the device begin to conduct and overvoltage
damage could occur.
where:
i = 1 to 2 for dual buffer
V = Total supply voltage
S
1V
10µS
I
= Maximum supply current per channel
SMAX
V
i = Maximum output voltage of the application
OUT
I
i = Load current
LOAD
V
T
V
=±2.5V
=25°C
S
A
If we set the two P
can solve for R
LOAD
equations equal to each other, we
i to avoid device overheat. Figure 3 and
DMAX
=6V
IN
P-P
Figure 4 provide a convenient way to see if the device will
overheat. The maximum safe power dissipation can be
found graphically, based on the package type and the
ambient temperature. By using the previous equation, it is a
1V
FIGURE 2. OPERATION WITH BEYOND-THE-RAILS INPUT
simple matter to see if P
exceeds the device's power
DMAX
derating curves. To ensure proper operation, it is important
to observe the recommended derating curves shown in
Figure 3 and Figure 4.
Power Dissipation
With the high-output drive capability of the EL5221 buffer, it
is possible to exceed the +125°C “absolute-maximum
junction temperature” under certain load current conditions.
Therefore, it is important to calculate the maximum junction
temperature for the application to determine if load
conditions need to be modified for the buffer to remain in the
safe operating area.
Package Mounted on a JEDEC JESD51-7 High
Effective Thermal Conductivity Test Board
1
870mW
MAX T =125°C
J
0.8
0.6
0.4
0.2
0
The maximum power dissipation allowed in a package is
determined according to:
435mW
T
- T
AMAX
JMAX
(EQ. 1)
--------------------------------------------
P
=
DMAX
Θ
JA
where:
0
25
50
75 85 100
125
150
Ambient Temperature (°C)
T
T
= Maximum junction temperature
= Maximum ambient temperature
JMAX
FIGURE 3. PACKAGE POWER DISSIPATION vs AMBIENT
TEMPERATURE
AMAX
Θ
= Thermal resistance of the Package
JA
P
= Maximum power dissipation in the package
DMAX
Package Mounted on a JEDEC JESD51-3 Low
Effective Thermal Conductivity Test Board
0.6
The maximum power dissipation actually produced by an IC
is the total quiescent supply current times the total power
supply voltage, plus the power in the IC due to the loads, or:
MAX T =125°C
J
486mW
391mW
0.5
0.4
0.3
0.2
0.1
0
P
= Σi[V × I
+ (V + - V
i) × I i]
LOAD
(EQ. 2)
DMAX
S
SMAX
S
OUT
when sourcing, and:
P
= Σi[V × I
+ (V
i - V -) × I
i]
LOAD
(EQ. 3)
DMAX
S
SMAX
OUT
S
0
25
50
75 85 100
125
150
Ambient Temperature (°C)
when sinking.
FIGURE 4. PACKAGE POWER DISSIPATION vs AMBIENT
TEMPERATURE
FN7187.2
July 25, 2007
10
EL5221
Unused Buffers
It is recommended that any unused buffer have the input tied
to the ground plane.
Driving Capacitive Loads
The EL5221 can drive a wide range of capacitive loads. As
load capacitance increases, however, the -3dB bandwidth of
the device will decrease and the peaking increase. The
buffers drive 10pF loads in parallel with 10kΩ with just 1.5dB
of peaking, and 100pF with 6.4dB of peaking. If less peaking
is desired in these applications, a small series resistor
(usually between 5Ω and 50Ω) can be placed in series with
the output. However, this will obviously reduce the gain
slightly. Another method of reducing peaking is to add a
"snubber" circuit at the output. A snubber is a shunt load
consisting of a resistor in series with a capacitor. Values of
150Ω and 10nF are typical. The advantage of a snubber is
that it does not draw any DC load current or reduce the gain
Power Supply Bypassing and Printed Circuit
Board Layout
The EL5221 can provide gain at high frequency. As with any
high frequency device, good printed circuit board layout is
necessary for optimum performance. Ground plane
construction is highly recommended, lead lengths should be
as short as possible, and the power supply pins must be well
bypassed to reduce the risk of oscillation. For normal single
supply operation, where the V - pin is connected to ground,
S
a 0.1µF ceramic capacitor should be placed from V + to pin
S
to V - pin. A 4.7µF tantalum capacitor should then be
S
connected in parallel, placed in the region of the buffer. One
4.7µF capacitor may be used for multiple devices. This same
capacitor combination should be placed at each supply pin
to ground if split supplies are to be used.
FN7187.2
July 25, 2007
11
EL5221
SOT-23 Package Family
MDP0038
e1
D
SOT-23 PACKAGE FAMILY
MILLIMETERS
SOT23-5
A
6
4
N
SYMBOL
SOT23-6
1.45
0.10
1.14
0.40
0.14
2.90
2.80
1.60
0.95
1.90
0.45
0.60
6
TOLERANCE
MAX
A
A1
A2
b
1.45
0.10
1.14
0.40
0.14
2.90
2.80
1.60
0.95
1.90
0.45
0.60
5
±0.05
E1
E
±0.15
2
3
±0.05
0.15
2X
C
D
c
±0.06
1
2
3
0.20
2X
C
D
Basic
5
e
E
Basic
E1
e
Basic
0.20
C
A-B
D
M
B
b
NX
Basic
e1
L
Basic
±0.10
L1
N
Reference
Reference
Rev. F 2/07
0.15
2X
C
A-B
1
3
D
NOTES:
C
1. Plastic or metal protrusions of 0.25mm maximum per side are not
included.
A2
SEATING
PLANE
2. Plastic interlead protrusions of 0.25mm maximum per side are not
included.
A1
0.10
NX
C
3. This dimension is measured at Datum Plane “H”.
4. Dimensioning and tolerancing per ASME Y14.5M-1994.
5. Index area - Pin #1 I.D. will be located within the indicated zone
(SOT23-6 only).
6. SOT23-5 version has no center lead (shown as a dashed line).
(L1)
H
A
GAUGE
PLANE
0.25
c
+3°
-0°
L
0°
FN7187.2
July 25, 2007
12
EL5221
Mini SO Package Family (MSOP)
MDP0043
0.25 M C A B
A
MINI SO PACKAGE FAMILY
D
(N/2)+1
MILLIMETERS
N
SYMBOL
MSOP8
1.10
0.10
0.86
0.33
0.18
3.00
4.90
3.00
0.65
0.55
0.95
8
MSOP10
1.10
0.10
0.86
0.23
0.18
3.00
4.90
3.00
0.50
0.55
0.95
10
TOLERANCE
Max.
NOTES
A
A1
A2
b
-
±0.05
-
E
E1
PIN #1
I.D.
±0.09
-
+0.07/-0.08
±0.05
-
c
-
D
±0.10
1, 3
1
B
(N/2)
E
±0.15
-
E1
e
±0.10
2, 3
Basic
-
e
H
C
L
±0.15
-
SEATING
PLANE
L1
N
Basic
-
Reference
-
M
C A B
b
0.08
0.10 C
Rev. D 2/07
N LEADS
NOTES:
1. Plastic or metal protrusions of 0.15mm maximum per side are not
included.
L1
2. Plastic interlead protrusions of 0.25mm maximum per side are
not included.
A
3. Dimensions “D” and “E1” are measured at Datum Plane “H”.
4. Dimensioning and tolerancing per ASME Y14.5M-1994.
c
SEE DETAIL "X"
A2
GAUGE
PLANE
0.25
L
DETAIL X
A1
3° ±3°
All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems.
Intersil Corporation’s quality certifications can be viewed at www.intersil.com/design/quality
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without
notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and
reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result
from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.
For information regarding Intersil Corporation and its products, see www.intersil.com
FN7187.2
July 25, 2007
13
相关型号:
©2020 ICPDF网 联系我们和版权申明