XC822MT1FRIAAFXUMA1 [INFINEON]

Microcontroller, CMOS,;
XC822MT1FRIAAFXUMA1
型号: XC822MT1FRIAAFXUMA1
厂家: Infineon    Infineon
描述:

Microcontroller, CMOS,

时钟 微控制器 外围集成电路
文件: 总52页 (文件大小:1916K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
XC822/824  
8-Bit Single-Chip Microcontroller  
Data Sheet  
V1.2 2011-10  
Microcontrollers  
Edition 2011-10  
Published by  
Infineon Technologies AG  
81726 Munich, Germany  
© 2011 Infineon Technologies AG  
All Rights Reserved.  
Legal Disclaimer  
The information given in this document shall in no event be regarded as a guarantee of conditions or  
characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any  
information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties  
and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights  
of any third party.  
Information  
For further information on technology, delivery terms and conditions and prices, please contact the nearest  
Infineon Technologies Office (www.infineon.com).  
Warnings  
Due to technical requirements, components may contain dangerous substances. For information on the types in  
question, please contact the nearest Infineon Technologies Office.  
Infineon Technologies components may be used in life-support devices or systems only with the express written  
approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure  
of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support  
devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain  
and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may  
be endangered.  
XC822/824  
8-Bit Single-Chip Microcontroller  
Data Sheet  
V1.2 2011-10  
Microcontrollers  
XC822/824  
XC822/824 Data Sheet  
Revision History: V1.2 2011-10  
Previous Versions: V1.1  
Page  
Subjects (major changes since last revision)  
A new variant (SAK-XC822MT-0FRA) was added in Table 2.  
Page 3  
Page 19  
Added a new chip identification number for variant (SAK-XC822MT-0FRA)  
in Table 5.  
We Listen to Your Comments  
Is there any information in this document that you feel is wrong, unclear or missing?  
Your feedback will help us to continuously improve the quality of this document.  
Please send your proposal (including a reference to this document) to:  
mcdocu.comments@infineon.com  
Data Sheet  
V1.2, 2011-10  
XC822/824  
Table of Contents  
Table of Contents  
1
Summary of Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1  
2
General Device Information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5  
Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5  
Logic Symbol . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6  
Pin Configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7  
Pin Definitions and Functions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9  
Memory Organization . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15  
JTAG ID . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18  
Chip Identification Number . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19  
2.1  
2.2  
2.3  
2.4  
2.5  
2.6  
2.7  
3
3.1  
Electrical Parameters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20  
General Parameters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20  
Parameter Interpretation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20  
Absolute Maximum Rating . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21  
Operating Condition . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22  
DC Parameters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23  
Input/Output Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23  
Supply Threshold Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25  
ADC Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26  
ADC Conversion Timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29  
Out of Range Comparator Characteristics . . . . . . . . . . . . . . . . . . . . . 29  
Flash Memory Parameters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30  
Power Supply Current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 32  
AC Parameters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35  
Testing Waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35  
Output Rise/Fall Times . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36  
Oscillator Timing and Wake-up Timing . . . . . . . . . . . . . . . . . . . . . . . . . 37  
On-Chip Oscillator Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37  
SSC Timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39  
SSC Master Mode Timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39  
SSC Slave Mode Timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40  
SPD Timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41  
3.1.1  
3.1.2  
3.1.3  
3.2  
3.2.1  
3.2.2  
3.2.3  
3.2.3.1  
3.2.3.2  
3.2.4  
3.2.5  
3.3  
3.3.1  
3.3.2  
3.3.3  
3.3.4  
3.3.5  
3.3.5.1  
3.3.5.2  
3.3.6  
4
Package and Quality Declaration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42  
Package Parameters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42  
Package Outline . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43  
Quality Declaration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45  
4.1  
4.2  
4.3  
Data Sheet  
1
V1.2, 2011-10  
XC822/824  
Table of Contents  
Data Sheet  
2
V1.2, 2011-10  
XC822/824  
Summary of Features  
1
Summary of Features  
The XC822/824 has the following features:  
• High-performance XC800 Core  
– compatible with standard 8051 processor  
– two clocks per machine cycle architecture (for memory access without wait state)  
– two data pointers  
• On-chip memory  
– 8 Kbytes of Boot ROM, Library ROM and User routines  
– 256 bytes of RAM  
– 256 bytes of XRAM  
– 2/4 Kbytes of Flash (includes memory protection strategy)  
• I/O port supply at 2.5 V - 5.5 V and core logic supply at 2.5 V (generated by  
embedded voltage regulator)  
2/4K Bytes  
Flash  
LED and Touch Sense  
Controller  
IIC  
UART  
SSC  
Port 0  
Port 1  
Port 2  
MDU  
7-bit Digital I/O  
6-bit Digital I/O  
On-Chip  
Debug  
Support  
Boot ROM  
8K Bytes  
Capture/Compare Unit  
16-bit  
XC800 Core  
ADC  
10-bit  
4-channel  
XRAM  
256 Bytes  
Compare Unit  
16-bit  
4-bit Digital/  
Analog Input  
RAM  
256 Bytes  
Timer 0  
16-bit  
Timer 1  
16-bit  
Timer 2  
16-bit  
Real-Time Watchdog  
Clock Timer  
Figure 1  
XC822/824 Functional Units  
• Power-on reset generation  
• Brownout detection for IO supply and core logic supply  
• 48 MHz on-chip OSC for clock generation  
– Loss-of-Clock detection  
(more features on next page)  
Data Sheet  
1
V1.2, 2011-10  
XC822/824  
Summary of Features  
Features: (continued)  
• Power saving modes  
– idle mode  
– power-down mode with wake-up capability via real-time clock interrupt  
– clock gating control to each peripheral  
• Programmable 16-bit Watchdog Timer (WDT) running on independent oscillator with  
programmable window feature for refresh operation and warning prior to overflow  
• Three ports  
– Up to 17 pins as digital I/O  
– 4 pin as digital/analog input  
• 4-channel, 10-bit ADC  
– support up to 3 differential input channel  
– results filtering by data reduction or digital low-pass filter, for up to 13-bit results  
• Up to 4 channels, Out of range comparator  
• Three 16-bit timers  
– Timer 0 and Timer 1 (T0 and T1)  
– Timer 2 (T2)  
• Periodic wake-up timer  
• Multiplication/Division Unit for arithmetic operations (MDU)  
• Capture and Compare unit for PWM signal generation (CCU6)  
• A full-duplex or half-duplex serial interface (UART)  
• Synchronous serial channel (SSC)  
• Inter-IC (IIC) serial interface  
• LED and Touch-sense Controller (LEDTSCU)  
• On-chip debug support via single pin DAP interface (SPD)  
• Packages:  
– PG-DSO-20  
– PG-TSSOP-16  
• Temperature range TA:  
– SAF (-40 to 85 °C)  
– SAX (-40 to 105 °C)  
– SAK (-40 to 125 °C)  
Data Sheet  
2
V1.2, 2011-10  
XC822/824  
Summary of Features  
XC822/824 Variant Devices  
The XC822/824 product family features devices with different configurations, program  
memory sizes, packages options and temperature profiles, to offer cost-effective  
solutions for different application requirements.  
The list of XC822/824 device configurations are summarized in Table 1. The type of  
packages available are TSSOP-16 for XC822 and DSO-20 for XC824.  
Table 1  
Device Configuration  
MDU Module  
Device Name  
XC822/824  
XC822/824M  
XC822/824T  
XC822/824MT  
LEDTSCU Module  
No  
No  
Yes  
No  
No  
Yes  
Yes  
Yes  
Table 2 shows the device sales type available, based on above device.  
Table 2  
Device Profile  
Device Program Temp-  
Sales Type  
Package  
Type  
Quality  
Profile  
Type  
Memory erature  
(Kbytes) Profile  
(°C)  
SAF-XC822T-0FRI  
SAF-XC822-1FRI  
Flash  
Flash  
Flash  
Flash  
Flash  
Flash  
Flash  
Flash  
Flash  
Flash  
2
4
4
4
4
4
4
4
4
4
4
2
4
4
-40 to 85 PG-TSSOP-16 Industrial  
-40 to 85 PG-TSSOP-16 Industrial  
-40 to 85 PG-TSSOP-16 Industrial  
-40 to 85 PG-TSSOP-16 Industrial  
-40 to 85 PG-TSSOP-16 Industrial  
SAF-XC822T-1FRI  
SAF-XC822M-1FRI  
SAF-XC822MT-1FRI  
SAF-XC824M-1FGI  
SAF-XC824MT-1FGI  
SAX-XC824M-1FGI  
SAK-XC824M-1FGI  
SAF-XC822-1FRA  
-40 to 85 PG-DSO-20  
-40 to 85 PG-DSO-20  
-40 to 105 PG-DSO-20  
-40 to 125 PG-DSO-20  
Industrial  
Industrial  
Industrial  
Industrial  
-40 to 85 PG-TSSOP-16 Automotive  
-40 to 85 PG-TSSOP-16 Automotive  
-40 to 125 PG-TSSOP-16 Automotive  
-40 to 125 PG-TSSOP-16 Automotive  
-40 to 125 PG-TSSOP-16 Automotive  
SAF-XC822MT-1FRA Flash  
SAK-XC822MT-0FRA Flash  
SAK-XC822-1FRA  
Flash  
SAK-XC822MT-1FRA Flash  
Data Sheet  
3
V1.2, 2011-10  
XC822/824  
Summary of Features  
As this document refers to all the derivatives, some description may not apply to a  
specific product. For simplicity, all versions are referred to by the term XC822/824  
throughout this document.  
Ordering Information  
The ordering code for Infineon Technologies microcontrollers provides an exact  
reference to the required product. This ordering code identifies:  
• The derivative itself, i.e. its function set, the temperature range, and the supply  
voltage  
• The package and the type of delivery  
For the available ordering codes for the XC822/824, please refer to your responsible  
sales representative or your local distributor.  
Data Sheet  
4
V1.2, 2011-10  
XC822/824  
General Device Information  
2
General Device Information  
Chapter 2 contains the block diagram, pin configurations, definitions and functions of the  
XC822/824.  
2.1  
Block Diagram  
The block diagram of the XC822/824 is shown in Figure 2.  
XC822/824  
Internal Bus  
8-Kbyte  
Boot ROM1)  
XC800 Core  
256-byte RAM  
+
64-byte monitor  
P0.0 - P0.6  
P1.0 - P1.5  
P2.0 – P2.3  
T0 & T1  
UART  
RAM  
MDU  
RTC  
SSC  
IIC  
VDDP  
VSSP  
VSSC  
256-byte XRAM  
2/4-Kbyte  
Flash  
WDT  
CCU6  
OCDS  
Clock Generator  
Timer 2  
48 MHz  
On-chip OSC  
ADC  
SCU  
EVR  
75 KHz  
On-chip OSC  
LED and Touch  
Sense Controller  
1) Includes 1-Kbyte monitor ROM  
Figure 2  
XC822/824 Block Diagram  
Data Sheet  
5
V1.2, 2011-10  
XC822/824  
General Device Information  
2.2  
Logic Symbol  
The logic symbol of the XC822/824 is shown in Figure 3.  
VDDP VDDC VSSP  
VDDP VDDC VSSP  
Port 0 7-Bit  
Port 1 6-Bit  
Port 2 4-Bit  
Port 0 7-Bit  
XC824  
XC822  
Port 1 2-Bit  
Port 2 4-Bit  
Figure 3  
XC822/824 Logic Symbol  
Data Sheet  
6
V1.2, 2011-10  
XC822/824  
General Device Information  
2.3  
Pin Configuration  
The pin configuration of the XC822 in Figure 4.  
P0.5/RXD_0/RTCCLK/MTSR_0/MRST_1/  
EXINT0_0/LINE5/TSIN5/COUT62_1/TXD_3/  
P0.4/T2EX_1/SCL_0/SCK_0/EXINT1_0/  
CTRAP_1/LINE4/TSIN4/EXF2_0/COL0_1/  
COL3_1/COLA_2  
1
16  
15  
14  
13  
12  
11  
10  
9
COL1_1/EXF2_2  
P0.6/SPD_0/RXD_1/SDA_0/MTSR_1/MRST_0/  
P0.3/CC60_1/SDA_1/CTRAP_0/  
LINE3/TSIN3  
2
EXINT0_1/T2EX_0/LINE6/TSIN6/TXD_0/  
COL2_1/COLA_1  
P0.2/T1_0/CC62_1/SCL_1/CCPOS2_0/  
LINE2/TSIN2  
P2.3/CCPOS0_2/CTRAP_2/T2_2/EXINT3/AN3  
3
4
5
6
7
8
P2.2/CCPOS2_1/T12HR_3/T13HR_3/  
SCK_1/T1_1/EXINT2/AN2  
P0.1/T0_0/CC61_1/MTSR_3/MRST_2/  
T13HR_0/CCPOS1_0/LINE1/TSIN1  
XC822  
P0.0/T2_0/T13HR_1/MTSR_2/  
MRST_3/T12HR_0/CCPOS0_0/LINE0/  
TSIN0/COUT61_1  
P2.1/CCPOS1_1/RXD_3/MTSR_4/T0_1/  
EXINT1_1/AN1  
P2.0/CCPOS0_1/T12HR_2/T13HR_2/T2EX_3/  
T2_1/EXINT0_3/AN0  
VDDC  
VSSP  
VDDP  
P1.0/SPD_1/RXD_2/T2EX_2/EXINT0_2/  
COL0_0/COUT60_0/TXD_1  
P1.2/EXINT4/COL2_0/COUT61_0/  
COUT63_0  
Figure 4  
XC822 Pin Configuration, PG-TSSOP-16 Package (top view)  
Data Sheet  
7
V1.2, 2011-10  
XC822/824  
General Device Information  
The pin configuration of the XC824 in Figure 5.  
P0.5/RXD_0/RTCCLK/MTSR_0/MRST_1/  
EXINT0_0/LINE5/TSIN5/COUT62_1/TXD_3/  
COL1_1/EXF2_2  
P0.6/SPD_0/RXD_1/SDA_0/MTSR_1/  
MRST_0/EXINT0_1/T2EX_0/LINE6/TSIN6/  
TXD_0/COL2_1/COLA_1  
1
2
20  
19  
18  
17  
16  
15  
14  
13  
12  
11  
P0.4/T2EX_1/SCL_0/SCK_0/EXINT1_0/  
CTRAP_1/LINE4/TSIN4/EXF2_0/COL0_1/  
COL3_1/COLA_2  
P1.4/EXINT5/COL4/COUT62_0/  
COUT63_1  
P0.3/CC60_1/SDA_1/CTRAP_0/  
LINE3/TSIN3  
P1.5/CC62_0/COL5/COLA_0  
3
P2.3/CCPOS0_2/CTRAP_2/T2_2/  
EXINT3/AN3  
P0.2/T1_0/CC62_1/SCL_1/CCPOS2_0/  
LINE2/TSIN2  
4
P2.2/CCPOS2_1/T12HR_3/T13HR_3/  
SCK_1/T1_1/EXINT2/AN2  
P0.1/T0_0/CC61_1/MTSR_3/MRST_2/  
T13HR_0/CCPOS1_0/LINE1/TSIN1  
5
XC824  
P2.1/CCPOS1_1/RXD_3/MTSR_4/T0_1/  
EXINT1_1/AN1  
P0.0/T2_0/T13HR_1/MTSR_2/MRST_3/  
T12HR_0/CCPOS0_0/LINE0/TSIN0/COUT61_1  
6
P2.0/CCPOS0_1/T12HR_2/T13HR_2/  
T2EX_3/T2_1/EXINT0_3/AN0  
7
VDDC  
P1.0/SPD_1/RXD_2/T2EX_2/EXINT0_2/  
COL0_0/COUT60_0/TXD_1  
8
VSSP  
P1.1/CC60_0/COL1_0/TXD_2  
9
VDDP  
P1.2/EXINT4/COL2_0/COUT61_0/  
COUT63_0  
10  
P1.3/CC61_0/COL3_0/CC61_0/EXF2_1  
Figure 5  
XC824 Pin Configuration, PG-DSO-20 Package (top view)  
Data Sheet  
8
V1.2, 2011-10  
XC822/824  
General Device Information  
2.4  
Pin Definitions and Functions  
The functions and default states of the XC822/824 external pins are provided in Table 3.  
Table 3  
Pin Definitions and Functions for XC822/824  
Type Reset Function  
Symbol Pin  
Number  
DSO20/  
State  
TSSOP16  
P0  
I/O  
Port 0  
Port 0 is a bidirectional general purpose I/O port.  
It can be used as alternate functions for  
LEDTSCU, Timer 0, 1 and 2, SSC, CCU6, IIC,  
SPD and UART.  
P0.0  
15/12  
Hi-Z  
T2_0  
Timer 2 Input  
T13HR_1  
CCU6 Timer 13 Hardware Run  
Input  
MTSR_2  
SSC Master Transmit Output/  
Slave Receive Input  
MRST_3  
T12HR_0  
SSC Master Receive Input  
CCU6 Timer 12 Hardware Run  
Input  
CCPOS0_0 CCU6 Hall Input 0  
TSIN0  
LINE0  
Touch-sense Input 0  
LED Line 0  
COUT61_1 Output of Capture/Compare  
Channel 1  
Data Sheet  
9
V1.2, 2011-10  
XC822/824  
General Device Information  
Table 3  
Pin Definitions and Functions for XC822/824  
Symbol Pin  
Type Reset Function  
State  
Number  
DSO20/  
TSSOP16  
P0.1  
16/13  
Hi-Z  
T0_0  
Timer 0 Input  
CC61_1  
Input/Output of Capture/Compare  
channel 1  
MTSR_3  
MRST_2  
SSC Slave Receive Input  
SSC Master Receive Input/  
Slave Transmit Output  
T13HR_0  
CCU6 Timer 13 Hardware Run  
Input  
CCPOS1_0 CCU6 Hall Input 1  
TSIN1  
LINE1  
T1_0  
Touch-sense Input 1  
LED Line 1  
P0.2  
17/14  
Hi-Z  
Timer 1 Input  
CC62_1  
Input/Output of Capture/Compare  
channel 2  
SCL_1  
IIC Clock Line  
CCPOS2_0 CCU6 Hall Input 2  
TSIN2  
LINE2  
Touch-sense Input 2  
LED Line 2  
P0.3  
18/15  
Hi-Z  
CC60_1  
Input/Output of Capture/Compare  
channel 0  
SDA_1  
CTRAP_0  
TSIN3  
IIC Data Line  
CCU6 Trap Input  
Touch-sense Input 3  
LED Line 3  
LINE3  
Data Sheet  
10  
V1.2, 2011-10  
XC822/824  
General Device Information  
Table 3  
Pin Definitions and Functions for XC822/824  
Symbol Pin  
Type Reset Function  
State  
Number  
DSO20/  
TSSOP16  
P0.4  
19/16  
PD  
T2EX_1  
SCK_0  
Timer 2 External Trigger Input  
SSC Clock Input/Output  
IIC Clock Line  
SCL_0  
CTRAP_1  
EXINT1_0  
TSIN4  
CCU6 Trap Input  
External Interrupt Input 1  
Touch-sense Input 4  
LED Line 4  
LINE4  
EXF2_0  
COL0_1  
COL3_1  
COLA_2  
RXD_0  
Timer 2 Overflow Flag  
LED Column 0  
LED Column 3  
LED Column A  
P0.5  
20/1  
Hi-Z  
UART Receive Input  
RTC External Clock Input  
RTCCLK  
MTSR_0  
SSC Master Transmit Output/  
Slave Receive Input  
MRST_1  
EXINT0_0  
TSIN5  
SSC Master Receive Input  
External Interrupt Input 0  
Touch-sense Input 5  
LED Line 5  
LINE5  
COUT62_1 Output of Capture/Compare  
Channel 2  
TXD_3  
UART Transmit Output/  
2-wire UART BSL Transmit Output  
COL1_1  
EXF2_2  
LED Column 1  
Timer 2 Overflow Flag  
Data Sheet  
11  
V1.2, 2011-10  
XC822/824  
General Device Information  
Table 3  
Pin Definitions and Functions for XC822/824  
Symbol Pin  
Type Reset Function  
State  
Number  
DSO20/  
TSSOP16  
P0.6  
1/2  
PU  
SPD_0  
RXD_1  
SPD Input/Output  
UART Receive Input/  
UART BSL Receive Input  
SDA_0  
IIC Data Line  
MTSR_1  
MRST_0  
SSC Slave Receive Input  
SSC Master Receive Input/  
Slave Transmit Output  
EXINT0_1  
T2EX_0  
TSIN6  
External Interrupt Input 0  
Timer 2 External Trigger Input  
Touch-sense Input 6  
LED Line 6  
LINE6  
TXD_0  
UART Transmit Output/  
1-wire UART BSL Transmit Output  
COL2_1  
COLA_1  
Port 1  
LED Column 2  
LED Column A  
P1  
I/O  
Port 1 is a bidirectional general purpose I/O port.  
It can be used as alternate functions for CCU6,  
LEDTSCU, SPD, UART and Timer 2.  
P1.0  
8/7  
Hi-Z  
SPD_1  
SPD Input/Output  
RXD_2  
UART Receive Input  
Timer 2 External Trigger Input  
External Interrupt Input 0  
LED Column 0  
T2EX_2  
EXINT0_2  
COL0_0  
COUT60_0 Output of Capture/Compare  
Channel 0  
TXD_1  
UART Transmit Output  
Data Sheet  
12  
V1.2, 2011-10  
XC822/824  
General Device Information  
Table 3  
Pin Definitions and Functions for XC822/824  
Symbol Pin  
Type Reset Function  
State  
Number  
DSO20/  
TSSOP16  
P1.1  
P1.2  
9/-  
Hi-Z  
Hi-Z  
CC60_0  
Input/Output of Capture/Compare  
channel 0  
COL1_0  
TXD_2  
LED Column 1  
UART Transmit Output  
External Interrupt Input 4  
LED Column 2  
10/8  
EXINT4  
COL2_0  
COUT61_0 Output of Capture/Compare  
channel 1  
COUT63_0 Output of Capture/Compare  
channel 3  
P1.3  
P1.4  
11/-  
2/-  
Hi-Z  
Hi-Z  
CC61_0  
Input/Output of Capture/Compare  
channel 1  
COL3_0  
EXF2_1  
EXINT5  
COL4  
LED Column 3  
Timer 2 Overflow Flag  
External Interrupt Input 5  
LED Column 4  
COUT62_0 Output of Capture/Compare  
channel 2  
COUT63_1 Output of Capture/Compare  
channel 3  
P1.5  
3/-  
Hi-Z  
CC62_0  
Input/Output of Capture/Compare  
channel 2  
COL5  
LED Column 5  
LED Column A  
COLA_0  
P2  
I
Port 2  
Port 2 is a general purpose input-only port. It can  
be used as inputs for A/D Converter and out of  
range comparator, CCU6, Timer 2, SSC and  
UART.  
Data Sheet  
13  
V1.2, 2011-10  
XC822/824  
General Device Information  
Table 3  
Pin Definitions and Functions for XC822/824  
Symbol Pin  
Type Reset Function  
State  
Number  
DSO20/  
TSSOP16  
P2.0  
7/6  
Hi-Z  
CCPOS0_1 CCU6 Hall Input 0  
T12HR_2  
CCU6 Timer 12 Hardware Run  
Input  
T13HR_2  
CCU6 Timer 13 Hardware Run  
Input  
T2EX_3  
T2_1  
Timer 2 External Trigger Input  
Timer 2 Input  
EXINT0_3  
AN0  
External Interrupt Input 0  
Analog Input 0 /  
Out of range comparator channel 0  
P2.1  
6/5  
Hi-Z  
CCPOS1_1 CCU6 Hall Input 1  
RXD_3  
MTSR_4  
T0_1  
UART Receive Input  
Slave Receive Input  
Timer 0 Input  
EXINT1_1  
AN1  
External Interrupt Input 1  
Analog Input 1 /  
Out of range comparator channel 1  
P2.2  
5/4  
Hi-Z  
CCPOS2_1 CCU6 Hall Input 2  
T12HR_3  
CCU6 Timer 12 Hardware Run  
Input  
T13HR_3  
CCU6 Timer 13 Hardware Run  
Input  
SCK_1  
T1_1  
SSC Clock Input/Output  
Timer 1 Input  
EXINT2  
AN2  
External Interrupt Input 2  
Analog Input 2 /  
Out of range comparator channel 2  
Data Sheet  
14  
V1.2, 2011-10  
XC822/824  
General Device Information  
Table 3  
Pin Definitions and Functions for XC822/824  
Symbol Pin  
Type Reset Function  
State  
Number  
DSO20/  
TSSOP16  
P2.3  
4/3  
Hi-Z  
CCPOS0_2 CCU6 Hall Input 0  
CTRAP_2  
T2_2  
CCU6 Trap Input  
Timer 2 Input  
EXINT3  
AN3  
External Interrupt Input 3  
Analog Input 3 /  
Out of range comparator channel 3  
VDDP  
VDDC  
12/9  
I/O Port Supply (2.5 V - 5.5 V)  
Core Supply Output (2.5 V)  
14/11  
13/10  
VSSP  
/
I/O Port Ground/  
VSSC  
Core Supply Ground  
2.5  
Memory Organization  
The XC822/824 CPU operates in the following five address spaces:  
• 8 Kbytes of Boot ROM, Library ROM and User routines  
• 256 bytes of internal RAM  
• 256 bytes of XRAM  
(XRAM can be read/written as program memory or external data memory)  
• A 128-byte Special Function Register area  
• 2/4 Kbytes of Flash  
Figure 6 illustrates the memory address spaces of the 2 Kbyte Flash devices. There are  
two 1-Kbyte sectors in this device. Figure 7 illustrates the memory address spaces of  
the 4 Kbyte Flash devices. This device has two 1-Kbyte sectors, two 512-byte sectors,  
two 256-byte sectors and four 128-byte sectors. Figure 8 shows the Flash sectorization  
for 2 Kbyte and 4 Kbyte Flash devices.  
Data Sheet  
15  
V1.2, 2011-10  
XC822/824  
General Device Information  
FFFF H  
FFFF H  
F100H  
F000H  
F100H  
F000H  
XRAM  
256 Bytes  
XRAM  
256 Bytes  
E000H  
Boot ROM  
8 KBytes  
C000H  
A800H  
Flash Bank 0  
2 KBytes 1)  
A000H  
Indirect  
Direct  
Address  
Address  
FFH  
Special Function  
Registers  
Internal RAM  
80H  
0800H  
0000H  
7FH  
40H  
Internal RAM  
Flash Bank 0  
2 KBytes  
In Debug Mode, this 64-byte address area  
is replaced by a 64-byte Monitor RAM.  
00H  
0000H  
Code Space  
External Data Space  
Internal Data Space  
1) Physically one 2-Kbyte Flash bank, mapped to both address range .  
Memory Map User Mode  
Figure 6  
Memory Map of XC822/824 with 2 Kbytes of Flash memory  
Data Sheet  
16  
V1.2, 2011-10  
XC822/824  
General Device Information  
FFFF H  
FFFF H  
F100H  
F000H  
F100H  
F000H  
XRAM  
256 Bytes  
XRAM  
256 Bytes  
E000H  
Boot ROM  
8 KBytes  
C000H  
B000H  
Flash Bank 0  
4 KBytes 1)  
A000H  
Indirect  
Direct  
Address  
Address  
FFH  
Special Function  
Registers  
Internal RAM  
80H  
1000H  
0000H  
7FH  
40H  
Internal RAM  
Flash Bank 0  
4 KBytes  
In Debug Mode, this 64-byte address area  
is replaced by a 64-byte Monitor RAM.  
00H  
0000H  
Code Space  
External Data Space  
Internal Data Space  
1) Physically one 4-Kbyte Flash bank, mapped to both address range .  
Memory Map User Mode  
Figure 7  
Memory Map of XC822/824 with 4 Kbytes of Flash memory  
Data Sheet  
17  
V1.2, 2011-10  
XC822/824  
General Device Information  
Sector 9: 128-byte  
Sector 8: 128-byte  
Sector 7: 128-byte  
Sector 6: 128-byte  
Sector 5: 256-byte  
Sector 4: 256-byte  
Sector 3: 512-byte  
Sector 2: 512-byte  
Sector 1: 1-Kbyte1)  
Sector 0: 1-Kbyte1)  
1x Flash Bank  
1) 2 Kbyte Flash devices only has sector0 and sector 1.  
Figure 8  
2.6  
Flash Bank Sectorization  
JTAG ID  
JTAG ID register is a read-only register located inside the JTAG module, and is used to  
recognize the device(s) connected to the JTAG interface. Its content is shifted out when  
INSTRUCTION register contains the IDCODE command (opcode 04H), and the same is  
also true immediately after reset.  
The JTAG ID register contents for the XC822/824 Flash devices are given in Table 4.  
Table 4  
JTAG ID Summary  
Device Name  
XC822/824*  
Device Type  
Flash  
JTAG ID  
101B C083H  
Note: The asterisk (*) above denotes all possible device configurations.  
Data Sheet  
18  
V1.2, 2011-10  
XC822/824  
General Device Information  
2.7  
Chip Identification Number  
The XC822/824 identity (ID) register is located at Page 1 of address B3H. The value of  
ID register is 51H. However, for easy identification of product variants, the Chip  
Identification Number, which is an unique number assigned to each product variant, is  
available. The differentiation is based on the product and variant type information.  
Two methods are provided to read a device’s Chip Identification number:  
• In-application subroutine, GET_CHIP_INFO  
• Boot-loader (BSL) mode A  
Table 5 lists the Chip Identification numbers of XC822/824 device variants.  
Table 5  
Chip Identification Number  
Product Variant  
XC822T-0FR  
XC822MT-0FR  
XC822-1FR  
Chip Identification Number  
51080343H  
51080303H  
51080163H  
XC822T-1FR  
XC822M-1FR  
XC822MT-1FR  
XC824M-1FG  
XC824MT-1FG  
51080143H  
51080123H  
51080103H  
51080122H  
51080102H  
Data Sheet  
19  
V1.2, 2011-10  
XC822/824  
Electrical Parameters  
3
Electrical Parameters  
Chapter 3 provides the characteristics of the electrical parameters which are  
implementation-specific for the XC822/824.  
3.1  
General Parameters  
The general parameters are described here to aid the users in interpreting the  
parameters mainly in Section 3.2 and Section 3.3.  
3.1.1  
Parameter Interpretation  
The parameters listed in this section represent partly the characteristics of the  
XC822/824 and partly its requirements on the system. To aid interpreting the parameters  
easily when evaluating them for a design, they are indicated by the abbreviations in the  
“Symbol” column:  
CC  
– These parameters indicate Controller Characteristics, which are distinctive  
features of the XC822/824 and must be regarded for a system design.  
SR  
– These parameters indicate System Requirements, which must be provided by the  
microcontroller system in which the XC822/824 is designed in.  
Data Sheet  
20  
V1.2, 2011-10  
XC822/824  
Electrical Parameters  
3.1.2  
Absolute Maximum Rating  
Maximum ratings are the extreme limits to which the XC822/824 can be subjected to  
without permanent damage.  
Table 6  
Absolute Maximum Rating Parameters  
Parameter  
Symbol  
Limit Values  
Unit Notes  
Min.  
-40  
Max.  
125  
150  
150  
6
Ambient temperature  
Storage temperature  
Junction temperature  
TA  
TST  
TJ  
°C  
°C  
°C  
V
under bias  
-65  
-40  
under bias  
Voltage on power supply pin with VDDP  
respect to VSS  
-0.5  
Input current on any pin during  
overload condition  
IIN  
-10  
10  
50  
mA  
mA  
Absolute sum of all input currents Σ|IIN|  
during overload condition  
Note: Stresses above those listed under “Absolute Maximum Ratings” may cause  
permanent damage to the device. This is a stress rating only and functional  
operation of the device at these or any other conditions above those indicated in  
the operational sections of this specification is not implied. Exposure to absolute  
maximum rating conditions for extended periods may affect device reliability.  
During absolute maximum rating overload conditions (VIN > VDDP or VIN < VSS) the  
voltage on VDDP pin with respect to ground (VSS) must not exceed the values  
defined by the absolute maximum ratings.  
Data Sheet  
21  
V1.2, 2011-10  
XC822/824  
Electrical Parameters  
3.1.3  
Operating Condition  
The following operating conditions must not be exceeded in order to ensure correct  
operation of the XC822/824. All parameters mentioned in the following tables refer to  
these operating conditions, unless otherwise noted.  
Table 7  
Operating Condition Parameters  
Symbol Limit Values  
Parameter  
Unit Notes/  
Conditions  
Min.  
3.0  
Max.  
5.5  
Digital power supply voltage VDDP  
V
V
1)  
2.5  
3.0  
CPU Clock Frequency  
Ambient temperature  
fCCLK  
TA  
22.5  
7.5  
25.6  
8.5  
MHz typ. 24 MHz  
MHz typ. 8 MHz  
-40  
-40  
-40  
85  
°C  
°C  
°C  
SAF-XC822/824...  
105  
125  
SAX-XC824...  
SAK-XC824...  
1) In this voltage range, limited operations are available in active mode. Operations in power save modes are fully  
supported.  
Data Sheet  
22  
V1.2, 2011-10  
XC822/824  
Electrical Parameters  
3.2  
DC Parameters  
The electrical characteristics of the DC Parameters are detailed in this section.  
3.2.1  
Input/Output Characteristics  
Table 8 provides the characteristics of the input/output pins of the XC822/XC824.  
Table 8  
Input/Output Characteristics of XC822/XC824 (Operating Conditions  
apply)  
Parameter  
Symbol  
Limit Values Unit Test Conditions  
Min.  
Max.  
Outputlowvoltageon VOLP CC –  
port pins  
1.0  
V
V
V
V
V
IOL = 25 mA (5 V)  
IOL = 13 mA (3.3 V)  
0.4  
IOL = 10 mA (5 V)  
IOL = 5 mA (3.3 V)  
Output high voltage VOHP CC VDDP - –  
I
I
OH = -15 mA (5 V)  
OH = -8 mA (3.3 V )  
on port pins  
1.0  
V
0.4  
DDP - –  
IOH = -5 mA (5 V)  
IOH = -2.5 mA (3.3 V)  
Input low voltage on VILP  
SR –  
0.3 ×  
CMOS Mode  
port pins  
VDDP  
Input high voltage on VIHP  
SR 0.7 ×  
V
CMOS Mode  
port pins  
VDDP  
Input Hysteresis1)  
HYS CC 0.08 × –  
V
V
V
CMOS Mode (5 V)  
CMOS Mode (3.3 V)  
CMOS Mode (2.5 V)  
VDDP  
0.03 × –  
VDDP  
0.01 × –  
VDDP  
Pull-up current on  
port pins  
IPUP  
CC –  
-150  
-20  
μA  
μA  
μA  
μA  
V
V
V
V
IH,min (5 V)  
IL,max (5 V)  
IH,min (3.3 V)  
IL,max (3.3 V)  
-5  
-100  
Data Sheet  
23  
V1.2, 2011-10  
XC822/824  
Electrical Parameters  
Table 8  
Input/Output Characteristics of XC822/XC824 (Operating Conditions  
apply) (cont’d)  
Parameter  
Symbol  
Limit Values Unit Test Conditions  
Min.  
CC –  
Max.  
Pull-down current on IPDP  
port pins  
20  
μA  
μA  
μA  
μA  
V
V
V
V
IL,max (5 V)  
IH,min (5 V)  
150  
5
IL,max (3.3 V)  
IH,min (3.3 V)  
100  
Input leakage current IOZP  
CC -1  
1
μA 0 < VIN < VDDP  
TA 125 °C  
,
on port pins2)  
3)  
Overload current on IOVP  
SR -5  
5
mA  
any pin  
3)  
Absolute sum of  
overload currents  
Σ|IOV| SR –  
25  
0.3  
25  
mA  
4)  
Voltage on any pin  
during VDDP power off  
VPO  
SR –  
V
Maximum current per IM  
pin (excluding VDDP  
and VSS)  
SR -15  
mA  
3)  
3)  
Maximum current  
into VDDP  
IMVDDP SR –  
80  
80  
mA  
mA  
Maximum current out IMVSS SR –  
of VSS  
1) Not subjected to production test, verified by design/characterization. Hysteresis is implemented to avoid meta  
stable states and switching due to internal ground bounce. It cannot be guaranteed that it suppresses switching  
due to external system noise.  
2) An additional error current (IINJ) will flow if an overload current flows through an adjacent pin.  
3) Not subjected to production test, verified by design/characterization.  
4) Not subjected to production test, verified by design/characterization. However, for applications with strict low  
power-down current requirements, it is mandatory that no active voltage source is supplied at any GPIO pin  
when VDDP is powered off.  
Data Sheet  
24  
V1.2, 2011-10  
XC822/824  
Electrical Parameters  
3.2.2  
Supply Threshold Characteristics  
Table 9 provides the characteristics of the supply threshold in the XC822/824.  
5.0V  
VDDPPW/VDDPBOPD  
VDDPBOA  
VDDPSRR  
VDDP  
VDDC  
2.5V  
VDDCPW  
VDDCBOA  
VDDCBOPD  
VDDCSRR  
VDDCRDR  
Figure 9  
Supply Threshold Parameters  
Supply Threshold Parameters (Operating Conditions apply)  
Table 9  
Parameters  
Symbol  
Limit Values  
Min. Typ. Max.  
Unit  
V
V
V
DDP prewarning voltage1)2)  
DDP brownout voltage in active mode3)2)  
VDDPPW  
CC 3.0 3.6 4.5  
V
VDDPBOA CC 2.65 2.75 2.87 V  
VDDPBOPD CC 3.0 3.6 4.5  
DDP brownout voltage in power down  
V
mode2)3)  
V
V
DDP system reset release voltage2)4)  
DDC prewarning voltage2)5)  
DDC brownout voltage in active mode2)  
VDDPSRR CC 2.7 2.8 2.92 V  
VDDCPW CC 2.3 2.4 2.48 V  
VDDCBOA CC 2.25 2.3 2.42 V  
V
V
V
DDC brownout voltage in power down mode2) VDDCBOPD CC 1.35 1.5 1.95 V  
DDC system reset release voltage2)4)  
VDDCSRR CC 2.28 2.3 2.47 V  
VDDCRDR CC 1.1 V  
RAM data retention voltage  
1) Detection is enabled via SDCON register in active mode. It is automatically disabled in power down mode.  
Detection should be disabled for VDDP less than maximum of VDDPPW  
.
2) This parameter has a hysteresis of 50 mV.  
3) Detection is enabled via SDCON register. Detection must be disabled for application with V  
specified values.  
less than the  
DDP  
4) V  
and V  
must be met before the system reset is released.  
DDCSRR  
DDPSRR  
5) Detection is enabled via SDCON register in active mode. It is automatically disabled in power down mode.  
Data Sheet  
25  
V1.2, 2011-10  
XC822/824  
Electrical Parameters  
3.2.3  
ADC Characteristics  
The values in Table 10 are given for an analog power supply of 5.0 V. The ADC can be  
used with an analog power supply down to 3 V. But in this case, analog parameters may  
show a reduced performances. In the reduced voltage mode (2.5 V < VDDP < 3 V), the  
ADC is not recommended to be used.  
Table 10  
ADC Characteristics (Operating Conditions apply; VDDP = 5 V)  
Parameter  
Symbol  
Limit Values  
Unit  
Test Conditions /  
Remarks  
Min. Typ. Max.  
Analog reference VAREF  
voltage  
VDDP  
V
V
V
Connect internally  
to VDDP  
Analog reference VAGND  
ground  
VSSP  
Connect internally  
to VSSP  
Alternate analog VAGNDALT SR VSSP - –  
reference ground  
2.51)  
Connect to AN0 in  
differential mode,  
See Figure 10.  
3)  
0.1  
Internal voltage  
reference  
VINTREF SR 1.19 1.23 1.28  
V
Analog input  
voltage range  
VAIN  
fADCI  
tS  
SR VAGND  
VAREF  
V
ADC clock  
8
16  
MHz  
internal analog  
clock  
Sample time  
CC (2 + INPCR0.STC) × μs  
tADCI  
Conversion time tC  
CC See Section 3.2.3.1  
μs  
Total unadjusted TUE2)  
error  
CC –  
±1  
LSB8 8-bit conversion  
with internal  
reference3)  
+4/-1  
LSB10 10-bit conversion  
with internal  
reference3)4)  
+14/-2 LSB12 12-bit conversion  
using the Low  
Pass Filter 3)  
10-bit conversion3)  
Differential  
EADNL  
CC –  
+1.5/ -1 LSB  
Nonlinearity  
Data Sheet  
26  
V1.2, 2011-10  
XC822/824  
Electrical Parameters  
Table 10  
ADC Characteristics (Operating Conditions apply; VDDP = 5 V)  
Parameter  
Symbol  
Limit Values  
Unit  
Test Conditions /  
Remarks  
Min. Typ. Max.  
Integral  
EAINL  
CC –  
±1.5  
LSB  
10-bit conversion3)  
Nonlinearity  
Offset  
Gain  
EAOFF  
EAGAIN  
CAINSW  
CC –  
CC –  
CC –  
+4  
-4  
2
3
LSB  
LSB  
pF  
10-bit conversion3)  
10-bit conversion3)  
3)5)  
Switched  
capacitance at an  
analog input  
3)5)  
3)  
Total capacitance CAINT  
at an analog input  
CC –  
CC –  
12  
2
pF  
Input resistance  
RAIN  
1.5  
kΩ  
of an analog input  
1) 1.2 V at VDDP = 3.0 V.  
2) TUE is tested at VAREF = VDDP = 5.0 V and CPU clock (fSCLK, CCLK ) = 8 MHz.  
3) Not subject to production test, verified by design/characterization.  
4) If a reduced positive reference voltage is used, TUE will increase. If the positive reference is reduced by a  
factor of K, the TUE will increased by 1/K. Example:K = 0.8, 1/K = 1.25; 1.25 X TUE = 2.5 LSB10.  
5) The sampling capacity of the conversion C-Network is pre-charged to VAREF/2 before connecting the input to  
the C-Network. Because of the parasitic elements, the voltage measured at ANx is lower than VAREF/2.  
Data Sheet  
27  
V1.2, 2011-10  
XC822/824  
Electrical Parameters  
ADC kernel  
V1.2VREF  
va_altref  
va_altgnd  
V1.2VGND  
AIN CH0  
AIN CH1  
result  
handling  
AD  
converter  
conversion  
control  
AIN CH3  
request  
control  
Interrupt  
generation  
Figure 10  
Differential like measurement with internal 1.2V voltage reference,  
and CH0 gnd.  
Analog Input Circuitry  
REXT  
RAIN, On  
ANx  
CAINSW  
CAINT - CAINSW  
VAIN  
CEXT  
VSSP  
Figure 11  
ADC Input Circuits  
Data Sheet  
28  
V1.2, 2011-10  
XC822/824  
Electrical Parameters  
3.2.3.1 ADC Conversion Timing  
Conversion time, tC = tADC × (1 + r × (3 + n + STC)), where  
• r = CTC + 3,  
• CTC = Conversion Time Control (GLOBCTR.CTC),  
• STC = Sample Time Control (INPCR0.STC),  
• n = 8 or 10 (for 8-bit and 10-bit conversion respectively),  
tADC = 1 / fADC  
3.2.3.2 Out of Range Comparator Characteristics  
Table 11 below shows the Out of Range Comparator characteristics.  
Table 11  
Out of Range Comparator Characteristics (Operating Conditions  
apply)  
Parameter  
Symbol  
Limit Values  
Unit Remarks  
Min. Typ. Max.  
DC Switching  
Level  
VSenseDC SR 60  
125 270 mV Above VDDP  
1)  
DC Hysteresis  
Pulse Width  
VSenseHys CC 30  
tSensePW SR 300  
mV  
ns  
1)  
ANx > VDDP  
ANx >= VDDP + 350 mV1)  
mV @ 300 nsec1)  
mV @ 800 usec1)  
Switching Delay tSenseSD CC –  
Pulse Switching tSensePSL SR –  
400 ns  
250  
60  
Level  
SR –  
1) Not subject to production test, verified by design/characterization.  
Data Sheet  
29  
V1.2, 2011-10  
XC822/824  
Electrical Parameters  
3.2.4  
Flash Memory Parameters  
The XC822/824 is delivered with all Flash sectors erased (read all zeros).  
The data retention time of the XC822/824’s Flash memory (i.e. the time after which  
stored data can still be retrieved) depends on the number of times the Flash memory has  
been erased and programmed.  
Note: Flash memory parameters are not subject to production test but verified by design  
and/or characterization.  
Table 12  
Flash Timing Parameters (Operating Conditions apply)  
Parameter  
Symbol  
Limit Values  
Unit Remarks  
Min. Typ. Max.  
Read access time  
(per byte)  
tACC  
tPR  
CC –  
CC –  
CC –  
125  
ns  
Programming time  
(per wordline)  
2.2  
ms  
ms  
Erase time  
tER  
120  
(one or more sectors)  
Flash wait states  
NWSFLASH CC  
0
1
CPU clock = 8 MHz  
CPU clock = 24 MHz  
Table 13  
Retention  
20 years  
5 years  
Flash Data Retention and Endurance (Operating Conditions apply)  
Endurance1)  
1,000 cycles  
10,000 cycles  
70,000 cycles  
100,000 cycles  
Size  
Remarks  
up to 8 Kbytes  
1 Kbyte  
2 years  
512 bytes  
128 bytes  
2 years  
1) One cycle refers to the programming of all wordlines in a sector and erasing of sector. The Flash endurance  
data specified in Table 13 is valid only if the following conditions are fulfilled:  
- the maximum number of erase cycles per Flash sector must not exceed 100,000 cycles.  
- the maximum number of erase cycles per Flash bank must not exceed 300,000 cycles.  
- the maximum number of program cycles per Flash bank must not exceed 2,500,000 cycles.  
Data Sheet  
30  
V1.2, 2011-10  
XC822/824  
Electrical Parameters  
Table 14  
Emulated Flash Data Retention and Endurance based on EEPROM  
Emulation ROM Library (Operating Conditions apply)1)  
Retention  
2 years  
2 years  
2 years  
2 years  
Endurance2)  
Emulation Size  
31 bytes  
Remarks  
1,600,000 cycles  
1,400,000 cycles  
1,200,000 cycles  
1,000,000 cycles  
62 bytes  
93 bytes  
124 bytes  
1) EEPROM Emulation ROM Library can only be used in the 4 Kbyte Flash variant.  
2) These values show the maximum endurance. Maximum endurance is the maximum possible unique data write  
if each data update is only 31 bytes. Minimum endurance cycle is the maximum possible unique data write if  
each data update is the same as the emulation size. The minimum endurance cycle can be calculated using  
the formulae [(max. endurance)*(31)/(emulation size)].  
Data Sheet  
31  
V1.2, 2011-10  
XC822/824  
Electrical Parameters  
3.2.5  
Power Supply Current  
Table 15 provides the characteristics of the power supply current in the XC822/824.  
Table 15  
Power Consumption Parameters1) 2)(Operating Conditions apply)  
Parameter  
Symbol  
Limit Values  
Typ. Max.  
25  
Unit Test Condition  
Active Mode  
IDDPA  
21  
14  
mA  
mA  
mA  
mA  
mA  
μA  
5 V / 3.3 V 3)  
5 V / 3.3 V 4)  
2.5 V5)  
5 V / 3.3 V 6)  
2.5 V 5)  
TA = 25° C7)  
TA = 85° C7)8)9)  
TA = 25° C7)  
TA = 85° C7)8)  
18  
5
Idle Mode  
IDDPI  
IPDP1  
IPDP2  
16  
20  
5
Power Down Mode 1  
Power Down Mode 2  
3
5
28  
7
μA  
5
μA  
30  
μA  
1) The typical values are measured at TA = + 25 °C and VDDP = 5 V and 3.3 V.  
2) The maximum values are measured under worst case conditions (TA = + 125 °C and VDDC = 5 V) unless  
stated otherwise.  
3) IDDPA (active mode) is measured with: CPU clock and input clock to all peripherals running at 24 MHz  
(CLKMODE=0).  
4) IDDPA (active mode) is measured with: CPU clock and input clock to all peripherals running at 8 MHz  
(CLKMODE=1).  
5) This value is based on the maximum load capacity of EVR during VDDP = 2.5 V. Not subject to production test,  
verified by design/characterisation.  
6) IDDPI (idle mode) is measured with: CPU clock disabled, watchdog timer disabled, input clock to all peripherals  
enabled and running at 24 MHz (CLKMODE=0).  
7) IPDP1 and IPDP2 is measured at 5 V and 3.3 V with: wake-up port is programmed to be input with either internal  
pull devices enabled or driven externally to ensure no floating inputs.  
8) Not subject to production test, verified by design/characterisation.  
9) IPDP1 and IPDP2 has a maximum values of 100 uA at TA = + 125 °C.  
Data Sheet  
32  
V1.2, 2011-10  
XC822/824  
Electrical Parameters  
Table 16 shows the maximum active current within the device in the reduced voltage  
condition of 2.5 V < VDDP < 3.0 V. The active current consumption needs to be below the  
specified values as according to the VDDP voltage. If the conditions are not met, a  
brownout reset may be triggered.  
Table 16  
VDDP  
Active Current Consumption in Reduced Voltage Condition  
2.5 V  
2.6 V  
2.7 V  
2.8 V  
Maximum active current 7 mA  
13 mA  
20 mA  
25 mA  
Table 17 provides the active current consumption of some modules operating at 8 MHz  
active mode, 3 V power supply at 25° C. The typical values shown are used as a  
reference guide for device operating in reduced voltage conditions.  
Table 17  
Typical Active Current Consumption1) 2)  
Active Current  
Consumption  
Symbol  
Limit Values Unit Test Condition  
Typ.  
Baseload current3)  
ICPUDDC  
5850  
μA  
Modules including Core,  
memories, UART, T0, T1 and  
EVR. Disable ADC analog  
(GLOBCTR.ANON = 0).  
ADC4)  
IADCDDC  
ISSCDDC  
3390  
460  
μA  
Set PMCON1.ADC_DIS to 0  
and GLOBECTR. ANON to 1  
SSC5)  
μA  
μA  
μA  
μA  
μA  
μA  
Set PMCON1.SSC_DIS to 0  
Set PMCON1.CCU_DIS to 0  
Set PMCON1.T2_DIS to 0  
Set PMCON1.MDU_DIS to 0  
Set PMCON1.LTS_DIS to 0  
Set PMCON1.IIC_DIS to 0  
CCU66)  
Timer 27)  
MDU8)  
LEDTSCU9)  
IIC10)  
ICCU6DDC 3320  
IT2DDC  
200  
1260  
520  
580  
IMDUDDC  
ILEDDDC  
IIICDDC  
1) Modules that are controllable by programming the register PMCON1.  
2) Not subject to production test, verified by design/characterisation.  
3) Baseload current is measured when the device is running in user mode with an endless loop in the flash  
memory. All modules in register PMCON1 are disabled.  
4) ADC active current is measured with: module enable, ADC analog clock at 8MHz, running in parallel  
conversion request in autoscan mode for 4 channels  
5) SSC active curremt is measured with: module enabled, running in loop back mode at a baud rate of 1 MBaud  
6) CCU6 active current is measured with: module enabled, all timers running in 8 MHz, 6 PWM outputs are  
generated.  
7) Timer 2 active current is measured with: module enabled, timer running in 8 MHz  
8) MDU active current is measured with: module enabled, division operation was performed.  
Data Sheet  
33  
V1.2, 2011-10  
XC822/824  
Electrical Parameters  
9) LEDTSCU active curent is measured with: module enabled, counter running in 8 MHz.  
10) IIC active current is measured with: module enabled, performing a master transmit with the master clock  
running at 400 KHz.  
Data Sheet  
34  
V1.2, 2011-10  
XC822/824  
Electrical Parameters  
3.3  
AC Parameters  
The electrical characteristics of the AC Parameters are detailed in this section.  
3.3.1  
Testing Waveforms  
The testing waveforms for rise/fall time, output delay and output high impedance are  
shown in Figure 12, Figure 13 and Figure 14.  
VDDP  
90%  
90%  
10%  
10%  
VSS  
tF  
tR  
Figure 12  
Rise/Fall Time Parameters  
VDDP  
VDDE / 2  
VDDE / 2  
Test Points  
VSS  
Figure 13  
Testing Waveform, Output Delay  
VLoad + 0.1 V  
VLoad - 0.1 V  
VOH - 0.1 V  
VOL - 0.1 V  
Timing  
Reference  
Points  
Figure 14  
Testing Waveform, Output High Impedance  
Data Sheet  
35  
V1.2, 2011-10  
XC822/824  
Electrical Parameters  
3.3.2  
Output Rise/Fall Times  
Table 18 provides the characteristics of the output rise/fall times in the XC822/824.  
Table 18  
Output Rise/Fall Times Parameters (Operating Conditions apply)  
Parameter  
Symbol  
Limit Values Unit Test Conditions  
Min.  
Max.  
Rise/fall times on  
Standard Pad1)2)  
tR, tF  
10  
ns  
20 pF3)4)  
(5 V & 3.3 V).  
1) Rise/Fall time parameters are taken with 10% - 90% of supply.  
2) Not all parameters are 100% tested, but are verified by design/characterisation and test correlation.  
3) Additional rise/fall time valid for CL = 20 pF - CL = 100 pF @ 0.125 ns/pF at 5 V supply voltage.  
4) Additional rise/fall time valid for CL = 20 pF - CL = 100 pF.@ 0.225 ns/pF at 3.3 V supply voltage.  
V
DDC  
90%  
90%  
10%  
10%  
V
SS  
t
t
F
R
Figure 15  
Rise/Fall Times Parameters  
Data Sheet  
36  
V1.2, 2011-10  
XC822/824  
Electrical Parameters  
3.3.3  
Oscillator Timing and Wake-up Timing  
Table 19 provides the characteristics of the power-on reset, PLL and Wake-up timings  
in the XC822/824.  
Table 19  
Power-On Reset Wake-up Timing1) (Operating Conditions apply)  
Parameter  
Symbol  
Limit Values  
Unit Test Conditions  
Min. Typ. Max.  
48 MHz Oscillator  
start-up time  
t48MOSCST CC –  
13  
800  
μs  
μs  
μs  
75 KHz Oscillator start- t75KOSCST CC –  
up time  
Flash initialization time tFINT  
CC –  
160  
1) Not subject to production test, verified by design/characterisation.  
3.3.4  
On-Chip Oscillator Characteristics  
Table 20 provides the characteristics of the 48 MHz oscillator in the XC822/824.  
Table 20  
48 MHz Oscillator Characteristics (Operating Conditions apply)  
Parameter  
Symbol  
Limit Values  
Unit Test Conditions  
Min. Typ. Max.  
Nominal frequency fNOM CC -0.5 % 48  
+0.5% MHz under nominal  
conditions1) after  
trimming  
Long term  
frequency deviation  
ΔfLT CC -2.0  
3.0  
4.5  
1
%
%
%
with respect to fNOM, over  
lifetime and temperature  
(0 °C to 85 °C)  
-4.5  
with respect to fNOM, over  
lifetime and temperature  
(-40 °C to 125 °C)  
Short term  
ΔfST CC -1  
with respect to fNOM,  
frequency deviation  
(over core supply  
voltage2))  
within one LIN message  
(< 10 ms … 100 ms)  
1) Nominal condition: VDDC = 2.5 V, TA = + 25°C.  
2) Core voltage supply, VDDC = 2.5 V ± 7.5%.  
Data Sheet  
37  
V1.2, 2011-10  
XC822/824  
Electrical Parameters  
Table 21 provides the characteristics of the 75 kHz oscillator in the XC822/824.  
Table 21  
75 kHz Oscillator Characteristics (Operating Conditions apply)  
Parameter  
Symbol  
Limit Values  
Unit Test Conditions  
Min. Typ. Max.  
Nominal frequency fNOM CC -1% 75  
+1% KHz under nominal conditions1)  
after trimming  
Long term frequency ΔfLT CC -4.5 –  
deviation  
4.5  
%
with respect to fNOM, over  
lifetime and temperature  
(-40 °C to 125 °C)  
Short term  
frequency deviation  
ΔfST CC -1.5 –  
1.5  
%
with respect to fNOM, over  
core supply voltage of  
2.5 V ± 7.5%  
1) Nominal condition: VDDC = 2.5 V, TA = + 25°C.  
Data Sheet  
38  
V1.2, 2011-10  
XC822/824  
Electrical Parameters  
3.3.5  
SSC Timing  
3.3.5.1 SSC Master Mode Timing  
Table 22 provides the SSC master mode timing in the XC822/824.  
Table 22  
SSC Master Mode Timing1) (Operating Conditions apply; CL = 50 pF)  
Parameter  
Symbol  
Limit Values  
Unit  
Min.  
Max.  
2)  
SCLK clock period  
t0  
t1  
CC  
2 * TSSC  
0
6
ns  
ns  
MTSR delay from SCLK  
CC  
SR  
SR  
MRST setup to SCLK  
MRST hold from SCLK  
t2  
t3  
20  
0
ns  
ns  
1) Not subject to production test, verified by design/characterisation.  
2) TSSCmin = TCPU = 1/fCPU. When fCPU = 24 MHz, t0 = 83.3 ns. TCPU is the CPU clock period.  
t0  
SCLK1)  
t1  
t1  
1)  
MTSR  
t2  
t3  
Data  
valid  
MRST1)  
t1  
1) This timing is based on the following setup: CON.PH = CON.PO = 0.  
SSC_Tmg1  
Figure 16  
SSC Master Mode Timing  
Data Sheet  
39  
V1.2, 2011-10  
XC822/824  
Electrical Parameters  
3.3.5.2 SSC Slave Mode Timing  
Table 23 provides the SSC slave mode timing in the XC822/824.  
Table 23  
SSC Slave Mode Timing1) (Operating Conditions apply; CL = 50 pF)  
Parameter  
Symbol  
Limit Values  
Unit  
Min.  
Max.  
2)  
SCLK clock period  
t0  
t1  
SR  
4 * TSSC  
0
ns  
ns  
MRST delay from SCLK  
CC  
SR  
SR  
20  
MTSR setup to SCLK  
MTSR hold from SCLK  
t2  
t3  
46  
0
ns  
ns  
1) Not subject to production test, verified by design/characterisation.  
2) TSSCmin = TCPU = 1/fCPU. When fCPU = 24 MHz, t0 = 166.7 ns. TCPU is the CPU clock period.  
t0  
SCLK1)  
t2  
Data Valid  
t3  
MTSR1)  
MRST1)  
t1  
1)  
This timing is based on the following setup : CON.PH = CON.PO = 0.  
Figure 17  
SSC Slave Mode Timing  
Data Sheet  
40  
V1.2, 2011-10  
XC822/824  
Electrical Parameters  
3.3.6  
SPD Timing  
The SPD interface will work with standard SPD tools having a sample/output clock fre-  
quency deviation of +/- 5% or less. For further details please refer to application note  
AP24004 in section SPD Timing Requirements.  
Note: These parameters are no subject to product test but verified by design and/or  
characterization.  
Note: Operating Conditions apply.  
Data Sheet  
41  
V1.2, 2011-10  
XC822/824  
Package and Quality Declaration  
4
Package and Quality Declaration  
Chapter 4 provides the information of the XC822/824 package and reliability section.  
4.1  
Package Parameters  
Table 24 provides the thermal characteristics of the packages used in XC822 and  
XC824 respectively.  
Table 24  
Thermal Characteristics of the Packages  
Symbol Limit Values  
Parameter  
Unit Package Types  
Min.  
Max.  
36.2  
34.3  
356.6  
36.2  
Thermalresistancejunction RTJC CC -  
K/W PG-TSSOP-16-1  
K/W PG-DSO-20-45  
K/W PG-TSSOP-16-1  
K/W PG-DSO-20-45  
case1)  
-
Thermalresistancejunction RTJL CC -  
lead1)  
-
1) The thermal resistances between the case and the ambient (RTCA) , the lead and the ambient (RTLA) are to be  
combined with the thermal resistances between the junction and the case (RTJC), the junction and the lead  
(RTJL) given above, in order to calculate the total thermal resistance between the junction and the ambient  
(RTJA). The thermal resistances between the case and the ambient (RTCA), the lead and the ambient (RTLA  
)
depend on the external system (PCB, case) characteristics, and are under user responsibility.  
The junction temperature can be calculated using the following equation: TJ=TA+RTJA × PD, where the RTJA is  
the total thermal resistance between the junction and the ambient. This total junction ambient resistance RTJA  
can be obtained from the upper four partial thermal resistances, by  
a) simply adding only the two thermal resistances (junction lead and lead ambient), or  
b) by taking all four resistances into account, depending on the precision needed.  
Data Sheet  
42  
V1.2, 2011-10  
XC822/824  
Package and Quality Declaration  
4.2  
Package Outline  
Figure 18 and Figure 19 shows the package outlines of the XC822 (TSSOP-16) and  
XC824 (DSO-20) devices respectively.  
Figure 18  
PG-TSSOP-16-1 Package Outline  
Data Sheet  
43  
V1.2, 2011-10  
XC822/824  
Package and Quality Declaration  
Figure 19  
PG-DSO-20-45 Package Outline  
Data Sheet  
44  
V1.2, 2011-10  
XC822/824  
Package and Quality Declaration  
4.3  
Quality Declaration  
Table 25 shows the characteristics of the quality parameters in the XC822/824.  
Table 25  
Quality Parameters  
Symbol Limit Values  
Parameter  
Unit  
Notes  
Min.  
Max.  
1500  
15000  
1500  
Operation Lifetime when tOP1  
-
-
-
-
hours  
hours  
hours  
TJ = 150°C  
TJ = 110°C  
TJ = -40°C  
TJ = 27°C  
the device is used at the  
1)  
three stated TJ  
Operation Lifetime when tOP2  
131400 hours  
the device is used at the  
1)  
stated TJ  
ESD susceptibility  
according to Human Body  
Model (HBM)  
VHBM  
-
-
2000  
500  
V
V
Conforming to  
EIA/JESD22-  
A114-B  
ESD susceptibility  
VCDM  
Conforming to  
according to Charged  
Device Model (CDM) pins  
JESD22-C101-C  
1) This lifetime refers only to the time when device is powered-on.  
Data Sheet  
45  
V1.2, 2011-10  
w w w . i n f i n e o n . c o m  
Published by Infineon Technologies AG  

相关型号:

XC822T

8-Bit Single-Chip Microcontroller
INFINEON

XC822_11

8-Bit Single-Chip Microcontroller
INFINEON

XC824

8-Bit Single-Chip Microcontroller
INFINEON

XC824M

8-Bit Single-Chip Microcontroller
INFINEON

XC824M1FGIAAKXUMA1

Microcontroller, CMOS
INFINEON

XC824MT

8-Bit Single-Chip Microcontroller
INFINEON

XC824T

8-Bit Single-Chip Microcontroller
INFINEON

XC835

8-Bit Single-Chip Microcontroller
INFINEON

XC835M

8-Bit Single-Chip Microcontroller
INFINEON

XC835MT

8-Bit Single-Chip Microcontroller
INFINEON

XC835MT2FGIABFXUMA1

Microcontroller, 8-Bit, FLASH, 24MHz, CMOS, PDSO24, GREEN, PLASTIC, DSO-24
INFINEON

XC835T

8-Bit Single-Chip Microcontroller
INFINEON