74LVCH16245APAG [IDT]

3.3V CMOS 16-BIT BUS TRANSCEIVER;
74LVCH16245APAG
型号: 74LVCH16245APAG
厂家: INTEGRATED DEVICE TECHNOLOGY    INTEGRATED DEVICE TECHNOLOGY
描述:

3.3V CMOS 16-BIT BUS TRANSCEIVER

文件: 总6页 (文件大小:242K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
IDT74LVCH16245A  
3.3V CMOS 16-BIT  
BUS TRANSCEIVER  
WITH 3-STATE OUTPUTS,  
5 VOLT TOLERANT I/O AND BUS-HOLD  
DESCRIPTION:  
FEATURES:  
This 16-bit bus transceiver is built using advanced dual metal CMOS  
• Typical tSK(o) (Output Skew) < 250ps  
• ESD > 2000V per MIL-STD-883, Method 3015; > 200V using  
machine model (C = 200pF, R = 0)  
technology. This high-speed, low power transceiver is ideal for asynchro-  
nous communication between two busses (A and B). The Direction and  
Output Enable controls are designed to operate this device as either two  
independent 8-bit transceivers or one 16-bit transceiver. The direction  
control pin (DIR) controls the direction of data flow. The output enable pin  
(OE) overrides the direction control and disables both ports. All inputs are  
designed with hysteresis for improved noise margin.  
• VCC = 3.3V ± 0.3V, Normal Range  
• VCC = 2.7V to 3.6V, Extended Range  
• CMOS power levels (0.4μ W typ. static)  
• All inputs, outputs, and I/O are 5V tolerant  
• Available in SSSOP and TSSOP packages  
Allpinscanbedrivenfromeither3.3Vor5Vdevices. Thisfeatureallows  
the use of this device as a translator in a mixed 3.3V/5V supply system.  
TheLVCH16245Ahasbeendesignedwitha±24mAoutputdriver. This  
driver is capable of driving a moderate to heavy load while maintaining  
speedperformance.  
DRIVE FEATURES:  
• High Output Drivers: ±24mA  
• Reduced system switching noise  
The LVCH16245A has “bus-hold” which retains the inputs' last state  
whenevertheinputgoestoahighimpedance. Thispreventsfloatinginputs  
and eliminates the need for pull-up/down resistors.  
APPLICATIONS:  
• 5V and 3.3V mixed voltage systems  
• Data communication and telecommunication systems  
FUNCTIONALBLOCKDIAGRAM  
24  
1
1DIR  
2DIR  
25  
48  
1OE  
1B1  
2OE  
36  
47  
1A1  
2A1  
2
13  
2B1  
35  
46  
1A2  
3
2A2  
14  
1B2  
1B3  
2B2  
33  
44  
1A3  
2A3  
16  
5
2B3  
32  
43  
1A4  
2A4  
6
17  
1B4  
1B5  
1B6  
2B4  
41  
30  
1A5  
2A5  
8
19  
2B5  
40  
29  
1A6  
2A6  
9
20  
2B6  
38  
27  
1A7  
2A7  
11  
22  
1B7  
1B8  
2B7  
26  
37  
1A8  
2A8  
23  
12  
2B8  
TheIDTlogoisaregisteredtrademarkofIntegratedDeviceTechnology,Inc.  
INDUSTRIAL TEMPERATURE RANGE  
OCTOBER 2015  
1
© 2015 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.  
DSC-4596/5  
IDT74LVCH16245A  
3.3VCMOS16-BITBUSTRANSCEIVERWITH3-STATEOUTPUTS  
INDUSTRIALTEMPERATURERANGE  
ABSOLUTEMAXIMUMRATINGS(1)  
PINCONFIGURATION  
Symbol  
VTERM  
TSTG  
Description  
Terminal Voltage with Respect to GND  
Storage Temperature  
Max  
Unit  
V
–0.5 to +6.5  
–65 to +150  
–50 to +50  
–50  
°C  
mA  
mA  
1
2
48  
47  
46  
45  
44  
1DIR  
1B1  
1OE  
1A1  
IOUT  
DC Output Current  
IIK  
IOK  
Continuous Clamp Current,  
VI < 0 or VO < 0  
3
1B2  
1A2  
GND  
1A3  
1A4  
ICC  
ISS  
Continuous Current through each  
VCC or GND  
±100  
mA  
4
5
6
GND  
1B3  
NOTE:  
1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause  
permanent damage to the device. This is a stress rating only and functional operation  
of the device at these or any other conditions above those indicated in the operational  
sections of this specification is not implied. Exposure to absolute maximum rating  
conditions for extended periods may affect reliability.  
1B4  
43  
42  
41  
40  
7
VCC  
1B5  
VCC  
1A5  
8
9
1B6  
GND  
1B7  
1A6  
GND  
1A7  
1A8  
2A1  
10  
39  
38  
37  
36  
CAPACITANCE (TA = +25°C, F = 1.0MHz)  
Symbol  
Parameter(1)  
Conditions  
VIN = 0V  
VOUT = 0V  
VIN = 0V  
Typ.  
Max. Unit  
11  
12  
13  
14  
15  
16  
17  
18  
CIN  
Input Capacitance  
Output Capacitance  
I/O Port Capacitance  
4.5  
6
8
8
pF  
pF  
pF  
1B8  
COUT  
CI/O  
6.5  
6.5  
2B1  
NOTE:  
2B2  
GND  
2B3  
35  
34  
2A2  
GND  
2A3  
2A4  
VCC  
1. As applicable to the device type.  
33  
PINDESCRIPTION  
Pin Names  
2B4  
32  
31  
30  
Description  
VCC  
xOE  
xDIR  
xAx  
xBx  
Output Enable Inputs (Active LOW)  
19  
20  
21  
22  
23  
Direction Control Input  
2B5  
2A5  
Side A Inputs or 3-State Outputs(1)  
Side B Inputs or 3-State Outputs(1)  
29  
28  
27  
26  
25  
2B6  
2A6  
GND  
GND  
NOTE:  
1. These pins have "Bus-Hold". All other pins are standard inputs, outputs, or I/Os.  
2B7  
2B8  
2A7  
2A8  
2OE  
24  
2DIR  
(1)  
FUNCTION TABLE (EACH 8-BIT SECTION)  
Inputs  
SSOP/ TSSOP  
TOP VIEW  
xOE  
xDIR  
Outputs  
L
L
L
Bus B Data to Bus A  
Bus A Data to Bus B  
H
H
X
Isolation  
NOTES:  
1. H = HIGH Voltage Level  
X = Don’t Care  
L = LOW Voltage Level  
2
IDT74LVCH16245A  
INDUSTRIALTEMPERATURERANGE  
3.3VCMOS16-BITBUSTRANSCEIVERWITH3-STATEOUTPUTS  
DCELECTRICALCHARACTERISTICSOVEROPERATINGRANGE  
FollowingConditionsApplyUnlessOtherwiseSpecified:  
Operating Condition: TA = –40°C to +85°C  
Symbol  
Parameter  
Test Conditions  
Min.  
1.7  
2
Typ.(1)  
Max.  
Unit  
VIH  
Input HIGH Voltage Level  
VCC = 2.3V to 2.7V  
VCC = 2.7V to 3.6V  
V
VIL  
Input LOW Voltage Level  
Input Leakage Current  
VCC = 2.3V to 2.7V  
VCC = 2.7V to 3.6V  
0.7  
0.8  
V
IIH  
IIL  
VCC = 3.6V  
VI = 0 to 5.5V  
5
μA  
μA  
IOZH  
IOZL  
High Impedance Output Current  
(3-State Output pins)  
VCC = 3.6V  
VO = 0 to 5.5V  
10  
IOFF  
VIK  
VH  
Input/Output Power Off Leakage  
Clamp Diode Voltage  
VCC = 0V, VIN or VO 5.5V  
50  
μA  
VCC = 2.3V, IIN = –18mA  
–0.7  
–1.2  
V
Input Hysteresis  
VCC = 3.3V  
VCC = 3.6V  
100  
10  
mV  
ICCL  
ICCH  
ICCZ  
Quiescent Power Supply Current  
VIN = GND or VCC  
μA  
3.6 VIN 5.5V(2)  
10  
500  
ΔICC  
Quiescent Power Supply Current  
Variation  
One input at VCC - 0.6V, other inputs at VCC or GND  
μA  
NOTES:  
1. Typical values are at VCC = 3.3V, +25°C ambient.  
2. This applies in the disabled state only.  
BUS-HOLDCHARACTERISTICS  
Symbol  
IBHH  
Parameter(1)  
Test Conditions  
VI = 2V  
Min.  
75  
75  
Typ.(2)  
Max.  
Unit  
Bus-HoldInputSustainCurrent  
VCC = 3V  
μA  
IBHL  
VI = 0.8V  
IBHH  
Bus-HoldInputSustainCurrent  
Bus-Hold Input Overdrive Current  
VCC = 2.3V  
VCC = 3.6V  
VI = 1.7V  
μA  
μA  
IBHL  
VI = 0.7V  
IBHHO  
VI = 0 to 3.6V  
±500  
IBHLO  
NOTES:  
1. Pins with Bus-Hold are identified in the pin description.  
2. Typical values are at VCC = 3.3V, +25°C ambient.  
3
IDT74LVCH16245A  
3.3VCMOS16-BITBUSTRANSCEIVERWITH3-STATEOUTPUTS  
INDUSTRIALTEMPERATURERANGE  
OUTPUTDRIVECHARACTERISTICS  
Symbol  
Parameter  
TestConditions(1)  
Min.  
VCC – 0.2  
2
Max.  
Unit  
VOH  
Output HIGH Voltage  
VCC = 2.3V to 3.6V  
IOH = – 0.1mA  
IOH = – 6mA  
IOH = – 12mA  
V
VCC = 2.3V  
VCC = 2.3V  
VCC = 2.7V  
VCC = 3V  
1.7  
2.2  
2.4  
VCC = 3V  
IOH = – 24mA  
IOL = 0.1mA  
IOL = 6mA  
2.2  
VOL  
OutputLOWVoltage  
VCC = 2.3V to 3.6V  
VCC = 2.3V  
0.2  
0.4  
0.7  
0.4  
0.55  
V
IOL = 12mA  
IOL = 12mA  
IOL = 24mA  
VCC = 2.7V  
VCC = 3V  
NOTE:  
1. VIH and VIL must be within the min. or max. range shown in the DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE table for the appropriate VCC range.  
TA = – 40°C to + 85°C.  
OPERATING CHARACTERISTICS, VCC = 3.3V ± 0.3V, TA = 25°C  
Symbol  
Parameter  
Test Conditions  
Typical  
Unit  
CPD  
PowerDissipationCapacitanceperTransceiverOutputsenabled  
PowerDissipationCapacitanceperTransceiverOutputsdisabled  
CL = 0pF, f = 10Mhz  
40  
4
pF  
CPD  
SWITCHINGCHARACTERISTICS(1)  
VCC = 2.7V  
Max.  
VCC = 3.3V ± 0.3V  
Symbol  
tPLH  
Parameter  
Min.  
Min.  
Max.  
Unit  
PropagationDelay  
xAx to xBx, xBx to xAx  
OutputEnableTime  
xOE to xAx or xBx  
OutputDisableTime  
xOE to xAx or xBx  
OutputSkew(2)  
4.7  
1
4
ns  
ns  
ns  
ns  
tPHL  
tPZH  
6.7  
7.1  
1.5  
1.5  
5.5  
6.6  
1
tPZL  
tPHZ  
tPLZ  
tSK(o)  
NOTES:  
1. See TEST CIRCUITS AND WAVEFORMS. TA = – 40°C to + 85°C.  
2. Skew between any two outputs of the same package and switching in the same direction.  
4
IDT74LVCH16245A  
INDUSTRIALTEMPERATURERANGE  
3.3VCMOS16-BITBUSTRANSCEIVERWITH3-STATEOUTPUTS  
TESTCIRCUITSANDWAVEFORMS  
TESTCONDITIONS  
VIH  
VT  
0V  
SAME PHASE  
INPUT TRANSITION  
Symbol VCC(1)=3.3V±0.3V VCC(1)=2.7V VCC(2)=2.5V±0.2V  
Unit  
V
tPHL  
tPHL  
tPLH  
tPLH  
VLOAD  
VIH  
6
6
2 x Vcc  
Vcc  
VOH  
VT  
VOL  
OUTPUT  
2.7  
1.5  
300  
300  
50  
2.7  
1.5  
300  
300  
50  
V
VT  
Vcc / 2  
150  
V
VIH  
VT  
0V  
VLZ  
VHZ  
CL  
mV  
mV  
pF  
OPPOSITE PHASE  
INPUT TRANSITION  
150  
LVC Link  
30  
Propagation Delay  
DISABLE  
ENABLE  
VLOAD  
Open  
GND  
VIH  
VT  
0V  
VCC  
CONTROL  
INPUT  
tPZL  
tPLZ  
500  
VIN  
VLOAD/2  
VOUT  
VLOAD/2  
VLZ  
VOL  
OUTPUT  
NORMALLY  
LOW  
(1, 2)  
Pulse  
SWITCH  
CLOSED  
D.U.T.  
VT  
Generator  
tPHZ  
tPZH  
SWITCH  
OPEN  
500  
RT  
VOH  
VHZ  
OUTPUT  
NORMALLY  
HIGH  
CL  
VT  
0V  
0V  
LVC Link  
Test Circuit for All Outputs  
LVC Link  
DEFINITIONS:  
CL = Load capacitance: includes jig and probe capacitance.  
RT = Termination resistance: should be equal to ZOUT of the Pulse Generator.  
Enable and Disable Times  
NOTE:  
1. Diagram shown for input Control Enable-LOW and input Control Disable-HIGH.  
NOTES:  
1. Pulse Generator for All Pulses: Rate 10MHz; tF 2.5ns; tR 2.5ns.  
2. Pulse Generator for All Pulses: Rate 10MHz; tF 2ns; tR 2ns.  
VIH  
DATA  
INPUT  
VT  
0V  
tSU  
tH  
SWITCHPOSITION  
VIH  
VT  
0V  
TIMING  
INPUT  
Test  
Switch  
VLOAD  
GND  
Open Drain  
Disable Low  
Enable Low  
tREM  
VIH  
ASYNCHRONOUS  
CONTROL  
VT  
0V  
VIH  
Disable High  
Enable High  
SYNCHRONOUS  
CONTROL  
VT  
tSU  
0V  
tH  
All Other Tests  
Open  
LVC Link  
VIH  
VT  
0V  
Set-up, Hold, and Release Times  
LOW-HIGH-LOW  
INPUT  
tPLH1  
tPHL1  
VT  
PULSE  
VOH  
VT  
tW  
OUTPUT 1  
VOL  
tSK (x)  
HIGH-LOW-HIGH  
PULSE  
tSK (x)  
VT  
VOH  
LVC Link  
VT  
VOL  
OUTPUT 2  
tPLH2  
tPHL2  
Pulse Width  
tSK(x) = tPLH2 - tPLH1 or tPHL2 - tPHL1  
LVC Link  
Output Skew - tSK(X)  
NOTES:  
1. For tSK(o) OUTPUT1 and OUTPUT2 are any two outputs.  
2. For tSK(b) OUTPUT1 and OUTPUT2 are in the same bank.  
5
IDT74LVCH16245A  
3.3VCMOS16-BITBUSTRANSCEIVERWITH3-STATEOUTPUTS  
INDUSTRIALTEMPERATURERANGE  
ORDERINGINFORMATION  
XX  
X
XX  
XXXX  
XX  
LVC  
X
Device Type Package  
Bus-Hold Family  
Temp. Range  
Blank Tube or Tray  
8
Tape and Reel  
PVG  
PAG  
Shrink Small Outline Package - Green  
Thin Shrink Small Outline Package - Green  
16-Bit Bus Transceiver with 3-State Outputs  
Double-Density, 24mA  
245A  
16  
H
Bus-hold  
-40°C to +85°C  
74  
DATASHEETDOCUMENTHISTORY  
10/06/2015  
Pg. 6  
Updated the ordering information by removing non RoHS parts and adding Tape and Reel information.  
CORPORATE HEADQUARTERS  
6024 Silver Creek Valley Road  
San Jose, CA 95138  
for SALES:  
for Tech Support:  
logichelp@idt.com  
800-345-7015 or 408-284-8200  
fax: 408-284-2775  
www.idt.com  
6

相关型号:

74LVCH16245APAG8

3.3V CMOS 16-BIT BUS TRANSCEIVER
IDT

74LVCH16245APV

Bus Transceiver, LVC/LCX/Z Series, 2-Func, 8-Bit, True Output, CMOS, PDSO48, SSOP-48
IDT

74LVCH16245APVG

3.3V CMOS 16-BIT BUS TRANSCEIVER
IDT

74LVCH16245APVG8

3.3V CMOS 16-BIT BUS TRANSCEIVER
IDT

74LVCH162540ADGG

IC LVC/LCX/Z SERIES, DUAL 8-BIT DRIVER, INVERTED OUTPUT, PDSO48, Bus Driver/Transceiver
NXP

74LVCH162540ADGG-T

IC LVC/LCX/Z SERIES, DUAL 8-BIT DRIVER, INVERTED OUTPUT, PDSO48, Bus Driver/Transceiver
NXP

74LVCH162540ADL-T

IC LVC/LCX/Z SERIES, DUAL 8-BIT DRIVER, INVERTED OUTPUT, PDSO48, Bus Driver/Transceiver
NXP

74LVCH162541ADL

暂无描述
NXP

74LVCH162623ADL-T

IC LVC/LCX/Z SERIES, DUAL 8-BIT TRANSCEIVER, TRUE OUTPUT, PDSO48, Bus Driver/Transceiver
NXP

74LVCH162640ADGG

IC LVC/LCX/Z SERIES, DUAL 8-BIT TRANSCEIVER, INVERTED OUTPUT, PDSO48, Bus Driver/Transceiver
NXP

74LVCH162640ADGG-T

IC LVC/LCX/Z SERIES, DUAL 8-BIT TRANSCEIVER, INVERTED OUTPUT, PDSO48, Bus Driver/Transceiver
NXP

74LVCH162640ADL-T

IC LVC/LCX/Z SERIES, DUAL 8-BIT TRANSCEIVER, INVERTED OUTPUT, PDSO48, Bus Driver/Transceiver
NXP