MB84VD22182EG-90 [FUJITSU]
32M (x 8/x16) FLASH MEMORY & 4M (x 8/x16) STATIC RAM; 32M ( ×8 / X16 )Flash存储器和4M ( ×8 / ×16)静态RAM型号: | MB84VD22182EG-90 |
厂家: | FUJITSU |
描述: | 32M (x 8/x16) FLASH MEMORY & 4M (x 8/x16) STATIC RAM |
文件: | 总63页 (文件大小:1270K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
FUJITSU SEMICONDUCTOR
DATA SHEET
DS05-50206-1E
Stacked MCP (Multi-Chip Package) FLASH MEMORY & SRAM
CMOS
32M (× 8/×16) FLASH MEMORY &
4M (× 8/×16) STATIC RAM
MB84VD2218XEG-90/MB84VD2219XEG-90
MB84VD2218XEH-90/MB84VD2219XEH-90
■ FEATURES
• Power supply voltage of 2.7 V to 3.3 V
• High performance
90 ns maximum access time (Flash)
85 ns maximum access time (SRAM)
• Operating Temperature
–25°C to +85°C
• Package 71-ball BGA
(Continued)
■ PRODUCT LINE UP
Flash Memory
SRAM
+0.3 V
–0.3 V
Ordering Part No.
MB84VD2218XEG/EH-90/MB84VD2219XEG/EH-90
VCCf,VCCs = 3.0 V
Max. Address Access Time (ns)
Max. CE Access Time (ns)
Max. OE Access Time (ns)
90
90
40
85
85
45
■ PACKAGE
71-ball plastic FBGA
(BGA-71P-M02)
MB84VD2218XEG/EH/2219XEG/EH-90
(Continued)
1.FLASH MEMORY
• Simultaneous Read/Write operations (dual bank)
Multiple devices available with different bank sizes
Host system can program or erase in one bank, then immediately and simultaneously read from the other bank
Zero latency between read and write operations
Read-while-erase
Read-while-program
• Minimum 100,000 write/erase cycles
• Sector erase architecture
Eight 4 K words and sixty three 32 K words.
Any combination of sectors can be concurrently erased. Also supports full chip erase.
• Boot Code Sector Architecture
MB84VD2218X: Top sector
MB84VD2219X: Bottom sector
• Embedded EraseTM Algorithms
Automatically pre-programs and erases the chip or any sector
• Embedded ProgramTM Algorithms
Automatically writes and verifies data at specified address
• Data Polling and Toggle Bit feature for detection of program or erase cycle completion
• Ready-Busy output (RY/BY)
Hardware method for detection of program or erase cycle completion
• Automatic sleep mode
When addresses remain stable, automatically switch themselves to low power mode.
• Low VCCf write inhibit ≤ 2.5 V
• Hidden ROM (Hi-ROM) region
64K byte of Hi-ROM, accessible through a new “Hi-ROM Enable” command sequence
Factory serialized and protected to provide a secure electronic serial number (ESN)
• WP/ACC input pin
At VIL, allows protection of boot sectors, regardless of sector protection/unprotection status
(MB84VD2218XEG/EH:SA69,SA70 MB84VD2219XEG/EH:SA0,SA1)
At VIH, allows removal of boot sector protection
At VACC, program time will reduse by 40%.
• Erase Suspend/Resume
Suspends the erase operation to allow a read in another sector within the same device
• Please refer to “MBM29DL32XTE/BE” data sheet in detailed function
2.SRAM
• Power dissipation
Operating: 50 mA max.
Standby : 15 µA max.
• Power down features using CE1s and CE2s
• Data retention supply voltage: 1.5 V to 3.3 V
• CE1s and CE2s Chip Select
• Byte data control: LBs (DQ0 to DQ7), UBs (DQ8 to DQ15)
2
MB84VD2218XEG/EH/2219XEG/EH-90
■ PIN ASSIGNMENT
(Top View)
Marking side
A8
B8
D8
E8
F8
G8
H8
J8
L8
M8
N.C.
N.C.
A15
N.C.
N.C.
A16
CIOf
Vss
N.C.
N.C.
A7
B7
C7
D7
E7
F7
G7
SA
H7
J7
K7
L7
M7
N.C.
N.C.
A11
A12
A13
A14
DQ15/A-
1
DQ
7
DQ14
N.C.
N.C.
C6
D6
E6
F6
G6
H6
J6
K6
A8
A19
A9
A10
DQ
6
DQ13
DQ12
DQ5
C5
D5
E5
H5
J5
K5
WE
CE2s
A20
DQ
4
Vccs
CIOs
C4
D4
E4
H4
J4
K4
WP/ACC RESET RY/BY
DQ
3
Vccf
DQ11
C3
D3
E3
F3
G3
H3
J3
K3
LBs
UBs
A18
A17
DQ
1
DQ
9
DQ10
DQ2
A2
C2
D2
E2
F2
G2
H2
J2
K2
DQ
L2
M2
N.C.
A7
A6
A5
A4
VSS
OE
DQ
J1
0
8
N.C.
N.C.
A1
B1
D1
E1
F1
G1
H1
L1
M1
N.C.
N.C.
A3
A2
A1
A0
CEf
CE1s
N.C.
N.C.
(BGA-71P-M02)
3
MB84VD2218XEG/EH/2219XEG/EH-90
■ PIN DESCRIPTION
Pin no.
G1
F1
Pin Name
A0
Function
Input/Output
A1
E1
D1
F2
A2
A3
A4
E2
D2
C2
C6
E6
F6
A5
A6
A7
A8
Address Inputs (Common)
I
A9
A10
A11
A12
A13
A14
A15
A16
A17
A-1
A18
A19
A20
SA
C7
D7
E7
F7
D8
G8
F3
H7
E3
D6
E5
G7
Address Input (Flash)
Address Input (SRAM)
I
I
(Continued)
4
MB84VD2218XEG/EH/2219XEG/EH-90
(Continued)
Pin no.
J2
Pin Name
DQ0
Function
Input/Output
G3
K3
H4
H5
K6
G6
J7
DQ1
DQ2
DQ3
DQ4
DQ5
DQ6
DQ7
Data Inputs/Outputs (Common)
I/O
K2
H3
J3
DQ8
DQ9
DQ10
DQ11
DQ12
DQ13
DQ14
DQ15
CEf
K4
J6
H6
K7
H7
H1
J1
Chip Enable (Flash)
I
I
CE1s
CE2s
OE
Chip Enable (SRAM)
D5
H2
C5
E4
D3
C3
Chip Enable (SRAM)
I
Output Enable (Common)
Write Enable (Common)
I
WE
I
RY/BY
UBs
Ready/Busy Outputs (Flash) Open Drain Output
Upper Byte Control (SRAM)
Lower Byte Control (SRAM)
O
I
LBs
I
I/O Configuration (Flash)
CIOf=Vccf is Word mode (×16)
CIOf=VSS is Byte mode (× 8)
H8
K5
CIOf
I
I
I/O Configuration (SRAM)
CIOs=Vccs is Word mode (×16)
CIOs=VSS is Byte mode (× 8)
CIOs
D4
C4
RESET
Hardware Reset Pin/Sector Protection Unlock (Flash)
Write Protect/Acceleration (Flash)
I
WP/ACC
I
(Continued)
5
MB84VD2218XEG/EH/2219XEG/EH-90
(Continued)
Pin no.
Pin Name
Function
Input/Output
A1,A2,A7,A8
B1,B7,B8,E8,F8,
L1,L2,L7,L8
N.C.
No Internal Connection
–
M1,M2,M7,M8
J8,G2
J4
Vss
Vccf
Vccs
Device Ground (Common)
Device Power Supply (Flash)
Device Power Supply (SRAM)
Power
Power
Power
J5
6
MB84VD2218XEG/EH/2219XEG/EH-90
■ BLOCK DIAGRAM
VCCf
VSS
A0 to A20
RY/BY
A0 to A20
A–1
WP/ACC
RESET
CEf
32 M bit
Flash Memory
DQ0 to DQ15/A–1
CIOf
DQ0 to DQ15/A–1
VCCs
VSS
A0 to A17
DQ0 to DQ15
4 M bit
SA
LBs
UBs
WE
Static RAM
OE
CE1s
CE2s
CIOs
7
MB84VD2218XEG/EH/2219XEG/EH-90
■ DEVICE BUS OPERATIONS
Table 1. 1 User Bus Operations (Flash=Word mode; CIOf=Vccf, SRAM=Word mode; CIOs=Vccs)
WP/
SA
(6)
Operation (1), (3) CEf CE1s CE2s OE WE
LBs UBs DQ0 to DQ7 DQ8 to DQ15 RESET ACC
(5)
H
X
X
L
Full Standby
H
H
L
X
X
X
X
X
HIGH-Z
HIGH-Z
H
X
X
H
X
H
X
X
X
X
H
X
H
HIGH-Z
HIGH-Z
HIGH-Z
HIGH-Z
L
H
Output Disable
H
H
X
H
X
H
X
X
L
X
L
X
L
H
L
H
H
L
X
X
X
X
X
X
X
X
X
HIGH-Z
DOUT
HIGH-Z
DOUT
Read from Flash
(2)
L
H
H
X
X
Write to Flash
L
H
DIN
DIN
L
H
L
L
L
DOUT
HIGH-Z
DOUT
DOUT
DOUT
Read from SRAM
H
L
H
L
H
X
H
X
H
L
HIGH-Z
DIN
L
DIN
Write to SRAM
H
X
L
H
X
X
X
L
X
X
H
L
L
HIGH-Z
DIN
DIN
H
X
X
H
HIGH-Z
Temporary Sector
Group
X
X
X
X
X
X
VID
Unprotection(4)
H
X
X
L
Flash Hardware
Reset
X
X
X
X
X
X
X
X
X
X
X
X
HIGH-Z
X
HIGH-Z
X
L
X
L
Boot Block Sector
Write Protection
X
X
X
Legend: L = VIL, H = VIH, X = VIL or VIH. See DC Characteristics for voltage levels.
Notes: 1. Other operations except for indicated this column are inhibited.
2. WE can be VIL if OE is VIL, OE at VIH initiates the write operations.
3. Do not apply CEf = VIL, CE1s = VIL and CE2s = VIH at a time.
4. It is also used for the extended sector group protections.
5. WP/ACC = VIL; protection of boot sectors.
WP/ACC = VIH ; removal of boot sectors protection.
WP/ACC = VACC (9V) ; Program time will reduce by 40%.
6. SA; Don’t care or Open.
8
MB84VD2218XEG/EH/2219XEG/EH-90
Table 1. 2 User Bus Operations (Flash=Word mode; CIOf=Vccf, SRAM=Byte mode; CIOs=Vss)
WP/
LBs UBs
(6) (6)
Operation (1), (3) CEf CE1s CE2s OE WE SA
DQ0 to DQ7 DQ8 to DQ15 RESET ACC
(5)
H
X
X
L
Full Standby
H
H
L
X
X
X
X
X
HIGH-Z
HIGH-Z
H
X
X
H
X
H
X
X
X
X
X
X
X
HIGH-Z
HIGH-Z
HIGH-Z
HIGH-Z
L
H
Output Disable
H
H
X
H
X
H
X
L
X
L
H
L
H
H
L
X
X
X
X
X
X
X
X
X
HIGH-Z
DOUT
HIGH-Z
DOUT
X
L
Read from Flash
(2)
L
H
H
X
X
X
L
Write to Flash
L
H
DIN
DIN
Read from SRAM
Write to SRAM
H
H
H
H
L
H
L
SA
SA
X
X
X
X
DOUT
DIN
HIGH-Z
HIGH-Z
H
H
X
X
L
X
Temporary Sector
Group
X
X
X
X
X
X
X
X
X
X
VID
X
Unprotection(4)
H
X
X
L
Flash Hardware
Reset
X
X
X
X
X
X
X
X
X
X
X
X
HIGH-Z
X
HIGH-Z
X
L
X
L
Boot Block Sector
Write Protection
X
X
X
Legend: L = VIL, H = VIH, X = VIL or VIH. See DC Characteristics for voltage levels.
Notes: 1. Other operations except for indicated this column are inhibited.
2. WE can be VIL if OE is VIL, OE at VIH initiates the write operations.
3. Do not apply CEf = VIL, CE1s = VIL and CE2s = VIH at a time.
4. It is also used for the extended sector group protections.
5. WP/ACC = VIL; protection of boot sectors.
WP/ACC = VIH; removal of boot sectors protection.
WP/ACC = VACC (9V) ; Program time will reduce by 40%.
6. LBS , UBS; Don’t care or Open.
9
MB84VD2218XEG/EH/2219XEG/EH-90
Table 1. 3 User Bus Operations (Flash=Byte mode; CIOf=Vss, SRAM=Byte mode; CIOs=Vss)
WP/
RESET ACC
(5)
LBs UBs DQ0 to
DQ8 to
DQ14
Operation (1), (3) CEf CE1s CE2s DQ15/A–1 OE WE SA
(6) (6)
DQ7
H
X
X
L
Full Standby
H
H
L
X
X
X
X
X
X
HIGH-Z HIGH-Z
H
X
X
X
H
X
H
X
X
X
X
X
X
X
HIGH-Z HIGH-Z
HIGH-Z HIGH-Z
L
H
Output Disable
H
X
H
X
H
X
H
X
L
X
L
A–1
A–1
A–1
H
L
H
H
L
X
X
X
X
X
X
X
X
X
HIGH-Z HIGH-Z
X
L
Read from Flash
(2)
L
DOUT
DIN
X
X
H
H
X
X
X
L
Write to Flash
L
H
Read from SRAM
Write to SRAM
H
H
H
H
X
X
L
H
L
SA
SA
X
X
X
X
DOUT
DIN
HIGH-Z
HIGH-Z
H
H
X
X
L
X
Temporary Sector
Group
X
X
X
X
X
X
X
X
X
X
X
VID
X
Unprotection(4)
H
X
X
L
Flash Hardware
Reset
X
X
X
X
X
X
X
X
X
X
X
X
X
X
HIGH-Z HIGH-Z
L
X
L
Boot Block Sector
Write Protection
X
X
X
X
X
Legend: L = VIL, H = VIH, X = VIL or VIH. See DC Characteristics for voltage levels.
Notes: 1. Other operations except for indicated this column are inhibited.
2. WE can be VIL if OE is VIL, OE at VIH initiates the write operations.
3. Do not apply CEf = VIL, CE1s = VIL and CE2s = VIH at a time.
4. It is also used for the extended sector group protections.
5. WP/ACC = VIL; protection of boot sectors.
WP/ACC = VIH; removal of boot sectors protection.
WP/ACC = VACC (9V) ; Program time will reduce by 40%.
6. LBS, UBS; Don’t care or Open.
10
MB84VD2218XEG/EH/2219XEG/EH-90
■ FLEXIBLE SECTOR-ERASE ARCHITECTURE on FLASH MEMORY
• Eight 4 K words, and sixty three 32 K words.
• Individual-sector, multiple-sector, or bulk-erase capability.
Word Mode
Byte Mode
1FFFFFh
1FF000h
1FE000h
1FD000h
1FC000h
1FB000h
1FA000h
1F9000h
1F8000h
1F0000h
1E8000h
1E0000h
1D8000h
1D0000h
1C8000h
1C0000h
1B8000h
1B0000h
1A8000h
1A0000h
198000h
190000h
188000h
180000h
178000h
170000h
168000h
160000h
158000h
150000h
148000h
140000h
138000h
130000h
128000h
120000h
118000h
110000h
108000h
100000h
0F8000h
0F0000h
0E8000h
0E0000h
0D8000h
0D0000h
0C8000h
0C0000h
0B8000h
0B0000h
0A8000h
0A0000h
098000h
090000h
088000h
080000h
078000h
070000h
068000h
060000h
058000h
050000h
048000h
040000h
038000h
030000h
028000h
020000h
018000h
010000h
008000h
000000h
3FFFFFh
3FE000h
3FC000h
3FA000h
3F8000h
3F6000h
3F4000h
3F2000h
3F0000h
3E0000h
3D0000h
3C0000h
3B0000h
3A0000h
390000h
380000h
370000h
360000h
350000h
340000h
330000h
320000h
310000h
300000h
2F0000h
2E0000h
2D0000h
2C0000h
2B0000h
2A0000h
290000h
280000h
270000h
260000h
250000h
240000h
230000h
220000h
210000h
200000h
1F0000h
1E0000h
1D0000h
1C0000h
1B0000h
1A0000h
190000h
180000h
170000h
160000h
150000h
140000h
130000h
120000h
110000h
100000h
0F0000h
0E0000h
0D0000h
0C0000h
0B0000h
0A0000h
090000h
080000h
070000h
060000h
050000h
040000h
030000h
020000h
010000h
000000h
SA70 : 8KB (4KW)
SA69 : 8KB (4KW)
SA68 : 8KB (4KW)
SA67 : 8KB (4KW)
SA66 : 8KB (4KW)
SA65 : 8KB (4KW)
SA64 : 8KB (4KW)
SA63 : 8KB (4KW)
SA62 : 64KB (32KW)
SA61 : 64KB (32KW)
SA60 : 64KB (32KW)
SA59 : 64KB (32KW)
SA58 : 64KB (32KW)
SA57 : 64KB (32KW)
SA56 : 64KB (32KW)
SA55 : 64KB (32KW)
SA54 : 64KB (32KW)
SA53 : 64KB (32KW)
SA52 : 64KB (32KW)
SA51 : 64KB (32KW)
SA50 : 64KB (32KW)
SA49 : 64KB (32KW)
SA48 : 64KB (32KW)
SA47 : 64KB (32KW)
SA46 : 64KB (32KW)
SA45 : 64KB (32KW)
SA44 : 64KB (32KW)
SA43 : 64KB (32KW)
SA42 : 64KB (32KW)
SA41 : 64KB (32KW)
SA40 : 64KB (32KW)
SA39 : 64KB (32KW)
SA38 : 64KB (32KW)
SA37 : 64KB (32KW)
SA36 : 64KB (32KW)
SA35 : 64KB (32KW)
SA34 : 64KB (32KW)
SA33 : 64KB (32KW)
SA32 : 64KB (32KW)
SA31 : 64KB (32KW)
SA30 : 64KB (32KW)
SA29 : 64KB (32KW)
SA28 : 64KB (32KW)
SA27 : 64KB (32KW)
SA26 : 64KB (32KW)
SA25 : 64KB (32KW)
SA24 : 64KB (32KW)
SA23 : 64KB (32KW)
SA22 : 64KB (32KW)
SA21 : 64KB (32KW)
SA20 : 64KB (32KW)
SA19 : 64KB (32KW)
SA18 : 64KB (32KW)
SA17 : 64KB (32KW)
SA16 : 64KB (32KW)
SA15 : 64KB (32KW)
SA14 : 64KB (32KW)
SA13 : 64KB (32KW)
SA12 : 64KB (32KW)
SA11 : 64KB (32KW)
SA10 : 64KB (32KW)
SA9 : 64KB (32KW)
SA8 : 64KB (32KW)
SA7 : 64KB (32KW)
SA6 : 64KB (32KW)
SA5 : 64KB (32KW)
SA4 : 64KB (32KW)
SA3 : 64KB (32KW)
SA2 : 64KB (32KW)
SA1 : 64KB (32KW)
SA0 : 64KB (32KW)
Bank 1
MB84VD22181EG/EH
Bank 1
MB84VD22182EG/EH
Bank 1
MB84VD22183EG/EH
Bank 1
MB84VD22184EG/EH
Bank 2
MB84VD22181EG/EH
Bank 2
MB84VD22182EG/EH
Bank 2
MB84VD22183EG/EH
Bank 2
MB84VD22184EG/EH
MB84VD2218XEG/EH Sector Architecture (Top Boot Block)
(Continued)
11
MB84VD2218XEG/EH/2219XEG/EH-90
(Continued)
Word Mode
Byte Mode
1FFFFFh
1F8000h
1F0000h
1E8000h
1E0000h
1D8000h
1D0000h
1C8000h
1C0000h
1B8000h
1B0000h
1A8000h
1A0000h
198000h
190000h
188000h
180000h
178000h
170000h
168000h
160000h
158000h
150000h
148000h
140000h
138000h
130000h
128000h
120000h
118000h
110000h
108000h
100000h
0F8000h
0F0000h
0E8000h
0E0000h
0D8000h
0D0000h
0C8000h
0C0000h
0B8000h
0B0000h
0A8000h
0A0000h
098000h
090000h
088000h
080000h
078000h
070000h
068000h
060000h
058000h
050000h
048000h
040000h
038000h
030000h
028000h
020000h
018000h
010000h
008000h
007000h
006000h
005000h
004000h
003000h
002000h
001000h
000000h
3FFFFFh
3F0000h
3E0000h
3D0000h
3C0000h
3B0000h
3A0000h
390000h
380000h
370000h
360000h
350000h
340000h
330000h
320000h
310000h
300000h
2F0000h
2E0000h
2D0000h
2C0000h
2B0000h
2A0000h
290000h
280000h
270000h
260000h
250000h
240000h
230000h
220000h
210000h
200000h
1F0000h
1E0000h
1D0000h
1C0000h
1B0000h
1A0000h
190000h
180000h
170000h
160000h
150000h
140000h
130000h
120000h
110000h
100000h
0F0000h
0E0000h
0D0000h
0C0000h
0B0000h
0A0000h
090000h
080000h
070000h
060000h
050000h
040000h
030000h
020000h
010000h
00E000h
00C000h
00A000h
008000h
006000h
004000h
002000h
000000h
SA70 : 64KB (32KW)
SA69 : 64KB (32KW)
SA68 : 64KB (32KW)
SA67 : 64KB (32KW)
SA66 : 64KB (32KW)
SA65 : 64KB (32KW)
SA64 : 64KB (32KW)
SA63 : 64KB (32KW)
SA62 : 64KB (32KW)
SA61 : 64KB (32KW)
SA60 : 64KB (32KW)
SA59 : 64KB (32KW)
SA58 : 64KB (32KW)
SA57 : 64KB (32KW)
SA56 : 64KB (32KW)
SA55 : 64KB (32KW)
SA54 : 64KB (32KW)
SA53 : 64KB (32KW)
SA52 : 64KB (32KW)
SA51 : 64KB (32KW)
SA50 : 64KB (32KW)
SA49 : 64KB (32KW)
SA48 : 64KB (32KW)
SA47 : 64KB (32KW)
Bank 2
MB84VD22194EG/EH
Bank 2
MB84VD22193EG/EH
Bank 2
MB84VD22192EG/EH
SA46 : 64KB (32KW)
SA45 : 64KB (32KW)
SA44 : 64KB (32KW)
SA43 : 64KB (32KW)
SA42 : 64KB (32KW)
Bank 2
MB84VD22191EG/EH
SA41 : 64KB (32KW)
SA40 : 64KB (32KW)
SA39 : 64KB (32KW)
SA38 : 64KB (32KW)
SA37 : 64KB (32KW)
SA36 : 64KB (32KW)
SA35 : 64KB (32KW)
SA34 : 64KB (32KW)
SA33 : 64KB (32KW)
SA32 : 64KB (32KW)
SA31 : 64KB (32KW)
SA30 : 64KB (32KW)
SA29 : 64KB (32KW)
SA28 : 64KB (32KW)
SA27 : 64KB (32KW)
SA26 : 64KB (32KW)
SA25 : 64KB (32KW)
SA24 : 64KB (32KW)
SA23 : 64KB (32KW)
SA22 : 64KB (32KW)
SA21 : 64KB (32KW)
SA20 : 64KB (32KW)
SA19 : 64KB (32KW)
SA18 : 64KB (32KW)
SA17 : 64KB (32KW)
SA16 : 64KB (32KW)
SA15 : 64KB (32KW)
SA14 : 64KB (32KW)
SA13 : 64KB (32KW)
SA12 : 64KB (32KW)
SA11 : 64KB (32KW)
SA10 : 64KB (32KW)
SA9 : 64KB (32KW)
SA8 : 64KB (32KW)
SA7 : 8KB (4KW)
SA6 : 8KB (4KW)
SA5 : 8KB (4KW)
SA4 : 8KB (4KW)
SA3 : 8KB (4KW)
SA2 : 8KB (4KW)
SA1 : 8KB (4KW)
SA0 : 8KB (4KW)
Bank 1
MB84VD22194EG/EH
Bank 1
MB84VD22193EG/EH
Bank 1
MB84VD22192EG/EH
Bank 1
MB84VD22191EG/EH
MB84VD2219XEG/EH Sector Architecture (Bottom Boot Block)
12
MB84VD2218XEG/EH/2219XEG/EH-90
Table 2. 1 Sector Address Tables (MB84VD22181EG/EH)
Sector Address
Address Range Address Range
Bank Sector
Bank Address
(BYTE mode)
(WORD mode)
A20 A19 A18 A17 A16 A15 A14 A13 A12 A11
SA0
SA1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
000000h to 00FFFFh
010000h to 01FFFFh
020000h to 02FFFFh
030000h to 03FFFFh
040000h to 04FFFFh
050000h to 05FFFFh
060000h to 06FFFFh
070000h to 07FFFFh
080000h to 08FFFFh
090000h to 09FFFFh
0A0000h to 0AFFFFh
000000h to 007FFFh
008000h to 00FFFFh
010000h to 017FFFh
018000h to 01FFFFh
020000h to 027FFFh
028000h to 02FFFFh
030000h to 037FFFh
038000h to 03FFFFh
040000h to 047FFFh
048000h to 04FFFFh
050000h to 057FFFh
SA2
SA3
SA4
SA5
SA6
SA7
SA8
SA9
SA10
SA11
SA12
SA13
SA14
0B0000h to 0BFFFFh 058000h to 05FFFFh
0C0000h to 0CFFFFh 060000h to 067FFFh
0D0000h to 0DFFFFh 068000h to 06FFFFh
0E0000h to 0EFFFFh
0F0000h to 0FFFFFh
100000h to 10FFFFh
110000h to 11FFFFh
120000h to 12FFFFh
130000h to 13FFFFh
140000h to 14FFFFh
070000h to 077FFFh
078000h to 07FFFFh
080000h to 087FFFh
088000h to 08FFFFh
090000h to 097FFFh
098000h to 09FFFFh
0A0000h to 0A7FFFh
SA15
Bank 2
SA16
SA17
SA18
SA19
SA20
SA21
SA22
SA23
SA24
SA25
SA26
SA27
SA28
SA29
SA30
SA31
150000h to 15FFFFh 0A8000h to 0AFFFFh
160000h to 16FFFFh 0B0000h to 0B7FFFh
170000h to 17FFFFh 0B8000h to 0BFFFFh
180000h to 18FFFFh 0C0000h to 0C7FFFh
190000h to 19FFFFh 0C8000h to 0CFFFFh
1A0000h to 1AFFFFh 0D0000h to 0D7FFFh
1B0000h to 1BFFFFh 0D8000h to 0DFFFFh
1C0000h to 1CFFFFh 0E0000h to 0E7FFFh
1D0000h to 1DFFFFh 0E8000h to 0EFFFFh
1E0000h to 1EFFFFh 0F0000h to 0F7FFFh
1F0000h to 1FFFFFh 0F8000h to 0FFFFFh
(Continued)
13
MB84VD2218XEG/EH/2219XEG/EH-90
(Continued)
Sector Address
Address Range Address Range
Bank Sector
Bank Address
(BYTE mode)
(WORD mode)
A20 A19 A18 A17 A16 A15 A14 A13 A12 A11
SA32
SA33
SA34
SA35
SA36
SA37
SA38
SA39
SA40
SA41
SA42
SA43
SA44
SA45
SA46
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
1
1
1
1
1
1
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
1
1
1
1
1
1
1
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
0
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
0
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
0
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
200000h to 20FFFFh
210000h to 21FFFFh
220000h to 22FFFFh
230000h to 23FFFFh
240000h to 24FFFFh
250000h to 25FFFFh
260000h to 26FFFFh
270000h to 27FFFFh
280000h to 28FFFFh
290000h to 29FFFFh
2A0000h to 2AFFFFh
100000h to 107FFFh
108000h to 10FFFFh
110000h to 117FFFh
118000h to 11FFFFh
120000h to 127FFFh
128000h to 12FFFFh
130000h to 137FFFh
138000h to 13FFFFh
140000h to 147FFFh
148000h to 14FFFFh
150000h to 157FFFh
2B0000h to 2BFFFFh 158000h to 15FFFFh
2C0000h to 2CFFFFh 160000h to 167FFFh
2D0000h to 2DFFFFh 168000h to 16FFFFh
2E0000h to 2EFFFFh
2F0000h to 2FFFFFh
300000h to 30FFFFh
310000h to 31FFFFh
320000h to 32FFFFh
330000h to 33FFFFh
340000h to 34FFFFh
170000h to 177FFFh
178000h to 17FFFFh
180000h to 187FFFh
188000h to 18FFFFh
190000h to 197FFFh
198000h to 19FFFFh
1A0000h to 1A7FFFh
SA47
SA48
SA49
SA50
SA51
SA52
SA53
SA54
SA55
SA56
SA57
SA58
SA59
SA60
SA61
SA62
SA63
SA64
SA65
SA66
SA67
SA68
SA69
SA70
Bank 2
350000h to 35FFFFh 1A8000h to 1AFFFFh
360000h to 36FFFFh 1B0000h to 1B7FFFh
370000h to 37FFFFh 1B8000h to 1BFFFFh
380000h to 38FFFFh 1C0000h to 1C7FFFh
390000h to 39FFFFh 1C8000h to 1CFFFFh
3A0000h to 3AFFFFh 1D0000h to 1D7FFFh
3B0000h to 3BFFFFh 1D8000h to 1DFFFFh
3C0000h to 3CFFFFh 1E0000h to 1E7FFFh
3D0000h to 3DFFFFh 1E8000h to 1EFFFFh
3E0000h to 3EFFFFh 1F0000h to 1F7FFFh
3F0000h to 3F1FFFh
3F2000h to 3F3FFFh
1F8000h to 1F8FFFh
1F9000h to 1F9FFFh
0
0
1
0
1
0
3F4000h to 3F5FFFh 1FA000h to 1FAFFFh
3F6000h to 3F7FFFh 1FB000h to 1FBFFFh
3F8000h to 3F9FFFh 1FC000h to 1FCFFFh
3FA000h to 3FAFFFh 1FD000h to 1FDFFFh
3FC000h to 3FCFFFh 1FE000h to 1FEFFFh
3FE000h to 3FFFFFh 1FF000h to 1FFFFFh
0
1
1
Bank 1
1
0
0
1
0
1
1
1
0
1
1
1
14
MB84VD2218XEG/EH/2219XEG/EH-90
Table 2. 2 Sector Address Tables (MB84VD22191EG/EH)
Sector Address
Address Range Address Range
Bank Sector
Band Address
(BYTE mode)
(WORD mode)
A20 A19 A18 A17 A16 A15 A14 A13 A12 A11
SA0
SA1
SA2
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
0
0
0
0
0
0
0
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
0
0
0
0
0
0
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
0
0
0
0
0
1
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
000000h to 001FFFh
002000h to 003FFFh
004000h to 005FFFh
006000h to 007FFFh
008000h to 009FFFh
00A000h to 00BFFFh
000000h to 000FFFh
001000h to 001FFFh
002000h to 002FFFh
003000h to 003FFFh
004000h to 004FFFh
005000h to 005FFFh
0
1
0
SA3
Bank 1
0
1
1
SA4
1
0
0
SA5
SA6
1
0
1
1
1
0
00C000h to 00DFFFh 006000h to 006FFFh
SA7
1
1
1
00E000h to 00FFFFh
010000h to 01FFFFh
020000h to 02FFFFh
030000h to 03FFFFh
040000h to 04FFFFh
050000h to 05FFFFh
060000h to 06FFFFh
070000h to 07FFFFh
080000h to 08FFFFh
090000h to 09FFFFh
0A0000h to 0AFFFFh
007000h to 007FFFh
008000h to 00FFFFh
010000h to 017FFFh
018000h to 01FFFFh
020000h to 027FFFh
028000h to 02FFFFh
030000h to 037FFFh
038000h to 03FFFFh
040000h to 047FFFh
048000h to 04FFFFh
050000h to 057FFFh
SA8
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
SA9
SA10
SA11
SA12
SA13
SA14
SA15
SA16
SA17
SA18
SA19
SA20
0B0000h to 0BFFFFh 058000h to 05FFFFh
0C0000h to 0CFFFFh 060000h to 067FFFh
0D0000h to 0DFFFFh 068000h to 06FFFFh
SA21
Bank 2
0E0000h to 0EFFFFh
0F0000h to 0FFFFFh
100000h to 10FFFFh
110000h to 11FFFFh
120000h to 12FFFFh
130000h to 13FFFFh
140000h to 14FFFFh
070000h to 077FFFh
078000h to 07FFFFh
080000h to 087FFFh
088000h to 08FFFFh
090000h to 097FFFh
098000h to 09FFFFh
0A0000h to 0A7FFFh
SA22
SA23
SA24
SA25
SA26
SA27
SA28
SA29
SA30
SA31
SA32
SA33
SA34
SA35
150000h to 15FFFFh 0A8000h to 0AFFFFh
160000h to 16FFFFh 0B0000h to 0B7FFFh
170000h to 17FFFFh 0B8000h to 0BFFFFh
180000h to 18FFFFh 0C0000h to 0C7FFFh
190000h to 19FFFFh 0C8000h to 0CFFFFh
1A0000h to 1AFFFFh 0D0000h to 0D7FFFh
1B0000h to 1BFFFFh 0D8000h to 0DFFFFh
1C0000h to 1CFFFFh 0E0000h to 0E7FFFh
(Continued)
15
MB84VD2218XEG/EH/2219XEG/EH-90
(Continued)
Sector Address
Address Range Address Range
(BYTE mode) (WORD mode)
Bank Sector
Bank Address
A20 A19 A18 A17 A16 A15 A14 A13 A12 A11
SA36
SA37
SA38
SA39
SA40
SA41
SA42
SA43
SA44
SA45
SA46
SA47
SA48
SA49
SA50
SA51
SA52
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
1D0000h to 1DFFFFh 0E8000h to 0EFFFFh
1E0000h to 1EFFFFh 0F0000h to 0F7FFFh
1F0000h to 1FFFFFh 0F8000h to 0FFFFFh
200000h to 20FFFFh
210000h to 21FFFFh
220000h to 22FFFFh
230000h to 23FFFFh
240000h to 24FFFFh
250000h to 25FFFFh
260000h to 26FFFFh
270000h to 27FFFFh
280000h to 28FFFFh
290000h to 29FFFFh
2A0000h to 2AFFFFh
100000h to 107FFFh
108000h to 10FFFFh
110000h to 117FFFh
118000h to 11FFFFh
120000h to 127FFFh
128000h to 12FFFFh
130000h to 137FFFh
138000h to 13FFFFh
140000h to 147FFFh
148000h to 14FFFFh
150000h to 157FFFh
2B0000h to 2BFFFFh 158000h to 15FFFFh
2C0000h to 2CFFFFh 160000h to 167FFFh
2D0000h to 2DFFFFh 168000h to 16FFFFh
SA53
SA54
SA55
SA56
SA57
SA58
SA59
SA60
SA61
SA62
SA63
SA64
SA65
SA66
SA67
SA68
SA69
SA70
2E0000h to 2EFFFFh
2F0000h to 2FFFFFh
300000h to 30FFFFh
310000h to 31FFFFh
320000h to 32FFFFh
330000h to 33FFFFh
340000h to 34FFFFh
170000h to 177FFFh
178000h to 17FFFFh
180000h to 187FFFh
188000h to 18FFFFh
190000h to 197FFFh
198000h to 19FFFFh
1A0000h to 1A7FFFh
Bank 2
350000h to 35FFFFh 1A8000h to 1AFFFFh
360000h to 36FFFFh 1B0000h to 1B7FFFh
370000h to 37FFFFh 1B8000h to 1BFFFFh
380000h to 38FFFFh 1C0000h to 1C7FFFh
390000h to 39FFFFh 1C8000h to 1CFFFFh
3A0000h to 3AFFFFh 1D0000h to 1D7FFFh
3B0000h to 3BFFFFh 1D8000h to 1DFFFFh
3C0000h to 3CFFFFh 1E0000h to 1E7FFFh
3D0000h to 3DFFFFh 1E8000h to 1EFFFFh
3E0000h to 3EFFFFh 1F0000h to 1F7FFFh
3F0000h to 3FFFFFh 1F8000h to 1FFFFFh
16
MB84VD2218XEG/EH/2219XEG/EH-90
Table 2. 3 Sector Address Tables (MB84VD22182EG/EH)
Sector Address
Address Range Address Range
Bank Sector
Bank Address
(BYTE mode)
(WORD mode)
A20 A19 A18 A17 A16 A15 A14 A13 A12 A11
SA0
SA1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
000000h to 00FFFFh
010000h to 01FFFFh
020000h to 02FFFFh
030000h to 03FFFFh
040000h to 04FFFFh
050000h to 05FFFFh
060000h to 06FFFFh
070000h to 07FFFFh
080000h to 08FFFFh
090000h to 09FFFFh
0A0000h to 0AFFFFh
000000h to 007FFFh
008000h to 00FFFFh
010000h to 017FFFh
018000h to 01FFFFh
020000h to 027FFFh
028000h to 02FFFFh
030000h to 037FFFh
038000h to 03FFFFh
040000h to 047FFFh
048000h to 04FFFFh
050000h to 057FFFh
SA2
SA3
SA4
SA5
SA6
SA7
SA8
SA9
SA10
SA11
SA12
SA13
SA14
0B0000h to 0BFFFFh 058000h to 05FFFFh
0C0000h to 0CFFFFh 060000h to 067FFFh
0D0000h to 0DFFFFh 068000h to 06FFFFh
0E0000h to 0EFFFFh
0F0000h to 0FFFFFh
100000h to 10FFFFh
110000h to 11FFFFh
120000h to 12FFFFh
130000h to 13FFFFh
140000h to 14FFFFh
070000h to 077FFFh
078000h to 07FFFFh
080000h to 087FFFh
088000h to 08FFFFh
090000h to 097FFFh
098000h to 09FFFFh
0A0000h to 0A7FFFh
SA15
Bank 2
SA16
SA17
SA18
SA19
SA20
SA21
SA22
SA23
SA24
SA25
SA26
SA27
SA28
SA29
SA30
SA31
150000h to 15FFFFh 0A8000h to 0AFFFFh
160000h to 16FFFFh 0B0000h to 0B7FFFh
170000h to 17FFFFh 0B8000h to 0BFFFFh
180000h to 18FFFFh 0C0000h to 0C7FFFh
190000h to 19FFFFh 0C8000h to 0CFFFFh
1A0000h to 1AFFFFh 0D0000h to 0D7FFFh
1B0000h to 1BFFFFh 0D8000h to 0DFFFFh
1C0000h to 1CFFFFh 0E0000h to 0E7FFFh
1D0000h to 1DFFFFh 0E8000h to 0EFFFFh
1E0000h to 1EFFFFh 0F0000h to 0F7FFFh
1F0000h to 1FFFFFh 0F8000h to 0FFFFFh
(Continued)
17
MB84VD2218XEG/EH/2219XEG/EH-90
(Continued)
Sector Address
Address Range Address Range
Bank Sector
Bank Address
(BYTE mode)
(WORD mode)
A20 A19 A18 A17 A16 A15 A14 A13 A12 A11
SA32
SA33
SA34
SA35
SA36
SA37
SA38
SA39
SA40
SA41
SA42
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
1
1
1
1
1
1
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
1
1
1
1
1
1
1
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
0
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
0
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
0
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
200000h to 20FFFFh
210000h to 21FFFFh
220000h to 22FFFFh
230000h to 23FFFFh
240000h to 24FFFFh
250000h to 25FFFFh
260000h to 26FFFFh
270000h to 27FFFFh
280000h to 28FFFFh
290000h to 29FFFFh
2A0000h to 2AFFFFh
100000h to 107FFFh
108000h to 10FFFFh
110000h to 117FFFh
118000h to 11FFFFh
120000h to 127FFFh
128000h to 12FFFFh
130000h to 137FFFh
138000h to 13FFFFh
140000h to 147FFFh
148000h to 14FFFFh
150000h to 157FFFh
SA43
Bank 2
2B0000h to 2BFFFFh 158000h to 15FFFFh
2C0000h to 2CFFFFh 160000h to 167FFFh
2D0000h to 2DFFFFh 168000h to 16FFFFh
SA44
SA45
SA46
SA47
SA48
SA49
SA50
SA51
SA52
SA53
SA54
SA55
SA56
SA57
SA58
SA59
SA60
SA61
SA62
2E0000h to 2EFFFFh
2F0000h to 2FFFFFh
300000h to 30FFFFh
310000h to 31FFFFh
320000h to 32FFFFh
330000h to 33FFFFh
340000h to 34FFFFh
170000h to 177FFFh
178000h to 17FFFFh
180000h to 187FFFh
188000h to 18FFFFh
190000h to 197FFFh
198000h to 19FFFFh
1A0000h to 1A7FFFh
350000h to 35FFFFh 1A8000h to 1AFFFFh
360000h to 36FFFFh 1B0000h to 1B7FFFh
370000h to 37FFFFh 1B8000h to 1BFFFFh
380000h to 38FFFFh 1C0000h to 1C7FFFh
390000h to 39FFFFh 1C8000h to 1CFFFFh
3A0000h to 3AFFFFh 1D0000h to 1D7FFFh
3B0000h to 3BFFFFh 1D8000h to 1DFFFFh
3C0000h to 3CFFFFh 1E0000h to 1E7FFFh
3D0000h to 3DFFFFh 1E8000h to 1EFFFFh
3E0000h to 3EFFFFh 1F0000h to 1F7FFFh
Bank 1
SA63
3F0000h to 3F1FFFh
3F2000h to 3F3FFFh
1F8000h to 1F8FFFh
1F9000h to 1F9FFFh
SA64
SA65
SA66
SA67
SA68
SA69
SA70
0
0
1
0
1
0
3F4000h to 3F5FFFh 1FA000h to 1FAFFFh
3F6000h to 3F7FFFh 1FB000h to 1FBFFFh
3F8000h to 3F9FFFh 1FC000h to 1FCFFFh
3FA000h to 3FAFFFh 1FD000h to 1FDFFFh
3FC000h to 3FCFFFh 1FE000h to 1FEFFFh
3FE000h to 3FFFFFh 1FF000h to 1FFFFFh
0
1
1
1
0
0
1
0
1
1
1
0
1
1
1
18
MB84VD2218XEG/EH/2219XEG/EH-90
Table 2. 4 Sector Address Tables (MB84VD22192EG/EH)
Sector Address
Address Range Address Range
Bank Sector
Bank Address
(BYTE mode)
(WORD mode)
A20 A19 A18 A17 A16 A15 A14 A13 A12 A11
SA0
SA1
SA2
SA3
SA4
SA5
SA6
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
0
0
0
0
0
0
0
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
0
0
0
0
0
0
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
0
0
0
0
0
1
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
000000h to 001FFFh
002000h to 003FFFh
004000h to 005FFFh
006000h to 007FFFh
008000h to 009FFFh
00A000h to 00BFFFh
000000h to 000FFFh
001000h to 001FFFh
002000h to 002FFFh
003000h to 003FFFh
004000h to 004FFFh
005000h to 005FFFh
0
1
0
0
1
1
1
0
0
1
0
1
1
1
0
00C000h to 00DFFFh 006000h to 006FFFh
SA7
1
1
1
00E000h to 00FFFFh
010000h to 01FFFFh
020000h to 02FFFFh
030000h to 03FFFFh
040000h to 04FFFFh
050000h to 05FFFFh
060000h to 06FFFFh
070000h to 07FFFFh
080000h to 08FFFFh
090000h to 09FFFFh
0A0000h to 0AFFFFh
007000h to 007FFFh
008000h to 00FFFFh
010000h to 017FFFh
018000h to 01FFFFh
020000h to 027FFFh
028000h to 02FFFFh
030000h to 037FFFh
038000h to 03FFFFh
040000h to 047FFFh
048000h to 04FFFFh
050000h to 057FFFh
Bank 1
SA8
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
SA9
SA10
SA11
SA12
SA13
SA14
SA15
SA16
SA17
SA18
SA19
SA20
SA21
SA22
SA23
SA24
SA25
SA26
SA27
SA28
SA29
SA30
SA31
SA32
SA33
SA34
SA35
0B0000h to 0BFFFFh 058000h to 05FFFFh
0C0000h to 0CFFFFh 060000h to 067FFFh
0D0000h to 0DFFFFh 068000h to 06FFFFh
0E0000h to 0EFFFFh
0F0000h to 0FFFFFh
100000h to 10FFFFh
110000h to 11FFFFh
120000h to 12FFFFh
130000h to 13FFFFh
140000h to 14FFFFh
070000h to 077FFFh
078000h to 07FFFFh
080000h to 087FFFh
088000h to 08FFFFh
090000h to 097FFFh
098000h to 09FFFFh
0A0000h to 0A7FFFh
Bank 2
150000h to 15FFFFh 0A8000h to 0AFFFFh
160000h to 16FFFFh 0B0000h to 0B7FFFh
170000h to 17FFFFh 0B8000h to 0BFFFFh
180000h to 18FFFFh 0C0000h to 0C7FFFh
190000h to 19FFFFh 0C8000h to 0CFFFFh
1A0000h to 1AFFFFh 0D0000h to 0D7FFFh
1B0000h to 1BFFFFh 0D8000h to 0DFFFFh
1C0000h to 1CFFFFh 0E0000h to 0E7FFFh
(Continued)
19
MB84VD2218XEG/EH/2219XEG/EH-90
(Continued)
Sector Address
Address Range Address Range
(BYTE mode) (WORD mode)
Bank Sector
Bank Address
A20 A19 A18 A17 A16 A15 A14 A13 A12 A11
SA36
SA37
SA38
SA39
SA40
SA41
SA42
SA43
SA44
SA45
SA46
SA47
SA48
SA49
SA50
SA51
SA52
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
1D0000h to 1DFFFFh 0E8000h to 0EFFFFh
1E0000h to 1EFFFFh 0F0000h to 0F7FFFh
1F0000h to 1FFFFFh 0F8000h to 0FFFFFh
200000h to 20FFFFh
210000h to 21FFFFh
220000h to 22FFFFh
230000h to 23FFFFh
240000h to 24FFFFh
250000h to 25FFFFh
260000h to 26FFFFh
270000h to 27FFFFh
280000h to 28FFFFh
290000h to 29FFFFh
2A0000h to 2AFFFFh
100000h to 107FFFh
108000h to 10FFFFh
110000h to 117FFFh
118000h to 11FFFFh
120000h to 127FFFh
128000h to 12FFFFh
130000h to 137FFFh
138000h to 13FFFFh
140000h to 147FFFh
148000h to 14FFFFh
150000h to 157FFFh
2B0000h to 2BFFFFh 158000h to 15FFFFh
2C0000h to 2CFFFFh 160000h to 167FFFh
2D0000h to 2DFFFFh 168000h to 16FFFFh
SA53
SA54
SA55
SA56
SA57
SA58
SA59
SA60
SA61
SA62
SA63
SA64
SA65
SA66
SA67
SA68
SA69
SA70
2E0000h to 2EFFFFh
2F0000h to 2FFFFFh
300000h to 30FFFFh
310000h to 31FFFFh
320000h to 32FFFFh
330000h to 33FFFFh
340000h to 34FFFFh
170000h to 177FFFh
178000h to 17FFFFh
180000h to 187FFFh
188000h to 18FFFFh
190000h to 197FFFh
198000h to 19FFFFh
1A0000h to 1A7FFFh
Bank 2
350000h to 35FFFFh 1A8000h to 1AFFFFh
360000h to 36FFFFh 1B0000h to 1B7FFFh
370000h to 37FFFFh 1B8000h to 1BFFFFh
380000h to 38FFFFh 1C0000h to 1C7FFFh
390000h to 39FFFFh 1C8000h to 1CFFFFh
3A0000h to 3AFFFFh 1D0000h to 1D7FFFh
3B0000h to 3BFFFFh 1D8000h to 1DFFFFh
3C0000h to 3CFFFFh 1E0000h to 1E7FFFh
3D0000h to 3DFFFFh 1E8000h to 1EFFFFh
3E0000h to 3EFFFFh 1F0000h to 1F7FFFh
3F0000h to 3FFFFFh 1F8000h to 1FFFFFh
20
MB84VD2218XEG/EH/2219XEG/EH-90
Table 2. 5 Sector Address Tables (MB84VD22183EG/EH)
Sector Address
Address Range Address Range
Bank Sector
Bank Address
(BYTE mode)
(WORD mode)
A20 A19 A18 A17 A16 A15 A14 A13 A12 A11
SA0
SA1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
000000h to 00FFFFh
010000h to 01FFFFh
020000h to 02FFFFh
030000h to 03FFFFh
040000h to 04FFFFh
050000h to 05FFFFh
060000h to 06FFFFh
070000h to 07FFFFh
080000h to 08FFFFh
090000h to 09FFFFh
0A0000h to 0AFFFFh
000000h to 007FFFh
008000h to 00FFFFh
010000h to 017FFFh
018000h to 01FFFFh
020000h to 027FFFh
028000h to 02FFFFh
030000h to 037FFFh
038000h to 03FFFFh
040000h to 047FFFh
048000h to 04FFFFh
050000h to 057FFFh
SA2
SA3
SA4
SA5
SA6
SA7
SA8
SA9
SA10
SA11
SA12
SA13
SA14
0B0000h to 0BFFFFh 058000h to 05FFFFh
0C0000h to 0CFFFFh 060000h to 067FFFh
0D0000h to 0DFFFFh 068000h to 06FFFFh
0E0000h to 0EFFFFh
0F0000h to 0FFFFFh
100000h to 10FFFFh
110000h to 11FFFFh
120000h to 12FFFFh
130000h to 13FFFFh
140000h to 14FFFFh
070000h to 077FFFh
078000h to 07FFFFh
080000h to 087FFFh
088000h to 08FFFFh
090000h to 097FFFh
098000h to 09FFFFh
0A0000h to 0A7FFFh
SA15
Bank 2
SA16
SA17
SA18
SA19
SA20
SA21
SA22
SA23
SA24
SA25
SA26
SA27
SA28
SA29
SA30
SA31
150000h to 15FFFFh 0A8000h to 0AFFFFh
160000h to 16FFFFh 0B0000h to 0B7FFFh
170000h to 17FFFFh 0B8000h to 0BFFFFh
180000h to 18FFFFh 0C0000h to 0C7FFFh
190000h to 19FFFFh 0C8000h to 0CFFFFh
1A0000h to 1AFFFFh 0D0000h to 0D7FFFh
1B0000h to 1BFFFFh 0D8000h to 0DFFFFh
1C0000h to 1CFFFFh 0E0000h to 0E7FFFh
1D0000h to 1DFFFFh 0E8000h to 0EFFFFh
1E0000h to 1EFFFFh 0F0000h to 0F7FFFh
1F0000h to 1FFFFFh 0F8000h to 0FFFFFh
(Continued)
21
MB84VD2218XEG/EH/2219XEG/EH-90
(Continued)
Sector Address
Address Range Address Range
Bank Sector
Bank Address
(BYTE mode)
(WORD mode)
A20 A19 A18 A17 A16 A15 A14 A13 A12 A11
SA32
SA33
SA34
SA35
SA36
SA37
SA38
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
1
1
1
1
1
1
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
1
1
1
1
1
1
1
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
0
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
0
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
0
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
200000h to 20FFFFh
210000h to 21FFFFh
220000h to 22FFFFh
230000h to 23FFFFh
240000h to 24FFFFh
250000h to 25FFFFh
260000h to 26FFFFh
270000h to 27FFFFh
280000h to 28FFFFh
290000h to 29FFFFh
2A0000h to 2AFFFFh
100000h to 107FFFh
108000h to 10FFFFh
110000h to 117FFFh
118000h to 11FFFFh
120000h to 127FFFh
128000h to 12FFFFh
130000h to 137FFFh
138000h to 13FFFFh
140000h to 147FFFh
148000h to 14FFFFh
150000h to 157FFFh
SA39
Bank 2
SA40
SA41
SA42
SA43
SA44
SA45
SA46
SA47
SA48
SA49
SA50
SA51
SA52
SA53
SA54
SA55
SA56
SA57
SA58
2B0000h to 2BFFFFh 158000h to 15FFFFh
2C0000h to 2CFFFFh 160000h to 167FFFh
2D0000h to 2DFFFFh 168000h to 16FFFFh
2E0000h to 2EFFFFh
2F0000h to 2FFFFFh
300000h to 30FFFFh
310000h to 31FFFFh
320000h to 32FFFFh
330000h to 33FFFFh
340000h to 34FFFFh
170000h to 177FFFh
178000h to 17FFFFh
180000h to 187FFFh
188000h to 18FFFFh
190000h to 197FFFh
198000h to 19FFFFh
1A0000h to 1A7FFFh
350000h to 35FFFFh 1A8000h to 1AFFFFh
360000h to 36FFFFh 1B0000h to 1B7FFFh
370000h to 37FFFFh 1B8000h to 1BFFFFh
380000h to 38FFFFh 1C0000h to 1C7FFFh
390000h to 39FFFFh 1C8000h to 1CFFFFh
3A0000h to 3AFFFFh 1D0000h to 1D7FFFh
3B0000h to 3BFFFFh 1D8000h to 1DFFFFh
3C0000h to 3CFFFFh 1E0000h to 1E7FFFh
3D0000h to 3DFFFFh 1E8000h to 1EFFFFh
3E0000h to 3EFFFFh 1F0000h to 1F7FFFh
SA59
SA60
SA61
SA62
SA63
SA64
SA65
SA66
SA67
SA68
SA69
SA70
Bank 1
3F0000h to 3F1FFFh
3F2000h to 3F3FFFh
1F8000h to 1F8FFFh
1F9000h to 1F9FFFh
0
0
1
0
1
0
3F4000h to 3F5FFFh 1FA000h to 1FAFFFh
3F6000h to 3F7FFFh 1FB000h to 1FBFFFh
3F8000h to 3F9FFFh 1FC000h to 1FCFFFh
3FA000h to 3FAFFFh 1FD000h to 1FDFFFh
3FC000h to 3FCFFFh 1FE000h to 1FEFFFh
3FE000h to 3FFFFFh 1FF000h to 1FFFFFh
0
1
1
1
0
0
1
0
1
1
1
0
1
1
1
22
MB84VD2218XEG/EH/2219XEG/EH-90
Table 2. 6 Sector Address Tables (MB84VD22193EG/EH)
Sector Address
Address Range Address Range
Bank Sector
Bank Address
(BYTE mode)
(WORD mode)
A20 A19 A18 A17 A16 A15 A14 A13 A12 A11
SA0
SA1
SA2
SA3
SA4
SA5
SA6
SA7
SA8
SA9
SA10
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
0
0
0
0
0
0
0
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
0
0
0
0
0
0
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
0
0
0
0
0
1
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
000000h to 001FFFh
002000h to 003FFFh
004000h to 005FFFh
006000h to 007FFFh
008000h to 009FFFh
00A000h to 00BFFFh
000000h to 000FFFh
001000h to 001FFFh
002000h to 002FFFh
003000h to 003FFFh
004000h to 004FFFh
005000h to 005FFFh
0
1
0
0
1
1
1
0
0
1
0
1
1
1
0
00C000h to 00DFFFh 006000h to 006FFFh
1
1
1
00E000h to 00FFFFh
010000h to 01FFFFh
020000h to 02FFFFh
030000h to 03FFFFh
040000h to 04FFFFh
050000h to 05FFFFh
060000h to 06FFFFh
070000h to 07FFFFh
080000h to 08FFFFh
090000h to 09FFFFh
0A0000h to 0AFFFFh
007000h to 007FFFh
008000h to 00FFFFh
010000h to 017FFFh
018000h to 01FFFFh
020000h to 027FFFh
028000h to 02FFFFh
030000h to 037FFFh
038000h to 03FFFFh
040000h to 047FFFh
048000h to 04FFFFh
050000h to 057FFFh
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
SA11
SA12
SA13
SA14
SA15
SA16
SA17
SA18
SA19
SA20
SA21
SA22
SA23
SA24
SA25
SA26
SA27
SA28
SA29
SA30
SA31
SA32
SA33
SA34
SA35
Bank 1
0B0000h to 0BFFFFh 058000h to 05FFFFh
0C0000h to 0CFFFFh 060000h to 067FFFh
0D0000h to 0DFFFFh 068000h to 06FFFFh
0E0000h to 0EFFFFh
0F0000h to 0FFFFFh
100000h to 10FFFFh
110000h to 11FFFFh
120000h to 12FFFFh
130000h to 13FFFFh
140000h to 14FFFFh
070000h to 077FFFh
078000h to 07FFFFh
080000h to 087FFFh
088000h to 08FFFFh
090000h to 097FFFh
098000h to 09FFFFh
0A0000h to 0A7FFFh
150000h to 15FFFFh 0A8000h to 0AFFFFh
160000h to 16FFFFh 0B0000h to 0B7FFFh
Bank 2
170000h to 17FFFFh 0B8000h to 0BFFFFh
180000h to 18FFFFh 0C0000h to 0C7FFFh
190000h to 19FFFFh 0C8000h to 0CFFFFh
1A0000h to 1AFFFFh 0D0000h to 0D7FFFh
1B0000h to 1BFFFFh 0D8000h to 0DFFFFh
1C0000h to 1CFFFFh 0E0000h to 0E7FFFh
(Continued)
23
MB84VD2218XEG/EH/2219XEG/EH-90
(Continued)
Sector Address
Address Range Address Range
(BYTE mode) (WORD mode)
Bank Sector
Bank Address
A20 A19 A18 A17 A16 A15 A14 A13 A12 A11
SA36
SA37
SA38
SA39
SA40
SA41
SA42
SA43
SA44
SA45
SA46
SA47
SA48
SA49
SA50
SA51
SA52
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
1D0000h to 1DFFFFh 0E8000h to 0EFFFFh
1E0000h to 1EFFFFh 0F0000h to 0F7FFFh
1F0000h to 1FFFFFh 0F8000h to 0FFFFFh
200000h to 20FFFFh
210000h to 21FFFFh
220000h to 22FFFFh
230000h to 23FFFFh
240000h to 24FFFFh
250000h to 25FFFFh
260000h to 26FFFFh
270000h to 27FFFFh
280000h to 28FFFFh
290000h to 29FFFFh
2A0000h to 2AFFFFh
100000h to 107FFFh
108000h to 10FFFFh
110000h to 117FFFh
118000h to 11FFFFh
120000h to 127FFFh
128000h to 12FFFFh
130000h to 137FFFh
138000h to 13FFFFh
140000h to 147FFFh
148000h to 14FFFFh
150000h to 157FFFh
2B0000h to 2BFFFFh 158000h to 15FFFFh
2C0000h to 2CFFFFh 160000h to 167FFFh
2D0000h to 2DFFFFh 168000h to 16FFFFh
SA53
SA54
SA55
SA56
SA57
SA58
SA59
SA60
SA61
SA62
SA63
SA64
SA65
SA66
SA67
SA68
SA69
SA70
2E0000h to 2EFFFFh
2F0000h to 2FFFFFh
300000h to 30FFFFh
310000h to 31FFFFh
320000h to 32FFFFh
330000h to 33FFFFh
340000h to 34FFFFh
170000h to 177FFFh
178000h to 17FFFFh
180000h to 187FFFh
188000h to 18FFFFh
190000h to 197FFFh
198000h to 19FFFFh
1A0000h to 1A7FFFh
Bank 2
350000h to 35FFFFh 1A8000h to 1AFFFFh
360000h to 36FFFFh 1B0000h to 1B7FFFh
370000h to 37FFFFh 1B8000h to 1BFFFFh
380000h to 38FFFFh 1C0000h to 1C7FFFh
390000h to 39FFFFh 1C8000h to 1CFFFFh
3A0000h to 3AFFFFh 1D0000h to 1D7FFFh
3B0000h to 3BFFFFh 1D8000h to 1DFFFFh
3C0000h to 3CFFFFh 1E0000h to 1E7FFFh
3D0000h to 3DFFFFh 1E8000h to 1EFFFFh
3E0000h to 3EFFFFh 1F0000h to 1F7FFFh
3F0000h to 3FFFFFh 1F8000h to 1FFFFFh
24
MB84VD2218XEG/EH/2219XEG/EH-90
Table 2. 7 Sector Address Tables (MB84VD22184EG/EH)
Sector Address
Address Range Address Range
Bank Sector
Bank Address
(BYTE mode)
(WORD mode)
A20 A19 A18 A17 A16 A15 A14 A13 A12 A11
SA0
SA1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
000000h to 00FFFFh
010000h to 01FFFFh
020000h to 02FFFFh
030000h to 03FFFFh
040000h to 04FFFFh
050000h to 05FFFFh
060000h to 06FFFFh
070000h to 07FFFFh
080000h to 08FFFFh
090000h to 09FFFFh
0A0000h to 0AFFFFh
000000h to 007FFFh
008000h to 00FFFFh
010000h to 017FFFh
018000h to 01FFFFh
020000h to 027FFFh
028000h to 02FFFFh
030000h to 037FFFh
038000h to 03FFFFh
040000h to 047FFFh
048000h to 04FFFFh
050000h to 057FFFh
SA2
SA3
SA4
SA5
SA6
SA7
SA8
SA9
SA10
SA11
SA12
SA13
SA14
0B0000h to 0BFFFFh 058000h to 05FFFFh
0C0000h to 0CFFFFh 060000h to 067FFFh
0D0000h to 0DFFFFh 068000h to 06FFFFh
0E0000h to 0EFFFFh
0F0000h to 0FFFFFh
100000h to 10FFFFh
110000h to 11FFFFh
120000h to 12FFFFh
130000h to 13FFFFh
140000h to 14FFFFh
070000h to 077FFFh
078000h to 07FFFFh
080000h to 087FFFh
088000h to 08FFFFh
090000h to 097FFFh
098000h to 09FFFFh
0A0000h to 0A7FFFh
SA15
Bank 2
SA16
SA17
SA18
SA19
SA20
SA21
SA22
SA23
SA24
SA25
SA26
SA27
SA28
SA29
SA30
SA31
150000h to 15FFFFh 0A8000h to 0AFFFFh
160000h to 16FFFFh 0B0000h to 0B7FFFh
170000h to 17FFFFh 0B8000h to 0BFFFFh
180000h to 18FFFFh 0C0000h to 0C7FFFh
190000h to 19FFFFh 0C8000h to 0CFFFFh
1A0000h to 1AFFFFh 0D0000h to 0D7FFFh
1B0000h to 1BFFFFh 0D8000h to 0DFFFFh
1C0000h to 1CFFFFh 0E0000h to 0E7FFFh
1D0000h to 1DFFFFh 0E8000h to 0EFFFFh
1E0000h to 1EFFFFh 0F0000h to 0F7FFFh
1F0000h to 1FFFFFh 0F8000h to 0FFFFFh
(Continued)
25
MB84VD2218XEG/EH/2219XEG/EH-90
(Continued)
Sector Address
Address Range Address Range
Bank Sector
Bank Address
(BYTE mode)
(WORD mode)
A20 A19 A18 A17 A16 A15 A14 A13 A12 A11
SA32
SA33
SA34
SA35
SA36
SA37
SA38
SA39
SA40
SA41
SA42
SA43
SA44
SA45
SA46
SA47
SA48
SA49
SA50
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
1
1
1
1
1
1
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
1
1
1
1
1
1
1
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
0
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
0
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
0
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
200000h to 20FFFFh
210000h to 21FFFFh
220000h to 22FFFFh
230000h to 23FFFFh
240000h to 24FFFFh
250000h to 25FFFFh
260000h to 26FFFFh
270000h to 27FFFFh
280000h to 28FFFFh
290000h to 29FFFFh
2A0000h to 2AFFFFh
100000h to 107FFFh
108000h to 10FFFFh
110000h to 117FFFh
118000h to 11FFFFh
120000h to 127FFFh
128000h to 12FFFFh
130000h to 137FFFh
138000h to 13FFFFh
140000h to 147FFFh
148000h to 14FFFFh
150000h to 157FFFh
2B0000h to 2BFFFFh 158000h to 15FFFFh
2C0000h to 2CFFFFh 160000h to 167FFFh
2D0000h to 2DFFFFh 168000h to 16FFFFh
2E0000h to 2EFFFFh
2F0000h to 2FFFFFh
300000h to 30FFFFh
310000h to 31FFFFh
320000h to 32FFFFh
330000h to 33FFFFh
340000h to 34FFFFh
170000h to 177FFFh
178000h to 17FFFFh
180000h to 187FFFh
188000h to 18FFFFh
190000h to 197FFFh
198000h to 19FFFFh
1A0000h to 1A7FFFh
SA51
SA52
SA53
SA54
SA55
SA56
SA57
SA58
SA59
SA60
SA61
SA62
SA63
SA64
SA65
SA66
SA67
SA68
SA69
SA70
Bank 1
350000h to 35FFFFh 1A8000h to 1AFFFFh
360000h to 36FFFFh 1B0000h to 1B7FFFh
370000h to 37FFFFh 1B8000h to 1BFFFFh
380000h to 38FFFFh 1C0000h to 1C7FFFh
390000h to 39FFFFh 1C8000h to 1CFFFFh
3A0000h to 3AFFFFh 1D0000h to 1D7FFFh
3B0000h to 3BFFFFh 1D8000h to 1DFFFFh
3C0000h to 3CFFFFh 1E0000h to 1E7FFFh
3D0000h to 3DFFFFh 1E8000h to 1EFFFFh
3E0000h to 3EFFFFh 1F0000h to 1F7FFFh
3F0000h to 3F1FFFh
3F2000h to 3F3FFFh
1F8000h to 1F8FFFh
1F9000h to 1F9FFFh
0
0
1
0
1
0
3F4000h to 3F5FFFh 1FA000h to 1FAFFFh
3F6000h to 3F7FFFh 1FB000h to 1FBFFFh
3F8000h to 3F9FFFh 1FC000h to 1FCFFFh
3FA000h to 3FAFFFh 1FD000h to 1FDFFFh
3FC000h to 3FCFFFh 1FE000h to 1FEFFFh
3FE000h to 3FFFFFh 1FF000h to 1FFFFFh
0
1
1
1
0
0
1
0
1
1
1
0
1
1
1
26
MB84VD2218XEG/EH/2219XEG/EH-90
Table 2. 8 Sector Address Tables (MB84VD22194EG/EH)
Sector Address
Address Range Address Range
Bank Sector
Bank Address
(BYTE mode)
(WORD mode)
A20 A19 A18 A17 A16 A15 A14 A13 A12 A11
SA0
SA1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
0
0
0
0
0
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
0
0
0
0
1
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
000000h to 001FFFh
002000h to 003FFFh
004000h to 005FFFh
006000h to 007FFFh
008000h to 009FFFh
00A000h to 00BFFFh
000000h to 000FFFh
001000h to 001FFFh
002000h to 002FFFh
003000h to 003FFFh
004000h to 004FFFh
005000h to 005FFFh
SA2
0
1
0
SA3
0
1
1
SA4
1
0
0
SA5
1
0
1
SA6
1
1
0
00C000h to 00DFFFh 006000h to 006FFFh
SA7
1
1
1
00E000h to 00FFFFh
010000h to 01FFFFh
020000h to 02FFFFh
030000h to 03FFFFh
040000h to 04FFFFh
050000h to 05FFFFh
060000h to 06FFFFh
070000h to 07FFFFh
080000h to 08FFFFh
090000h to 09FFFFh
0A0000h to 0AFFFFh
007000h to 007FFFh
008000h to 00FFFFh
010000h to 017FFFh
018000h to 01FFFFh
020000h to 027FFFh
028000h to 02FFFFh
030000h to 037FFFh
038000h to 03FFFFh
040000h to 047FFFh
048000h to 04FFFFh
050000h to 057FFFh
SA8
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
SA9
SA10
SA11
SA12
SA13
SA14
SA15
SA16
SA17
SA18
SA19
SA20
SA21
SA22
SA23
SA24
SA25
SA26
SA27
SA28
SA29
SA30
SA31
SA32
SA33
SA34
Bank 1
0B0000h to 0BFFFFh 058000h to 05FFFFh
0C0000h to 0CFFFFh 060000h to 067FFFh
0D0000h to 0DFFFFh 068000h to 06FFFFh
0E0000h to 0EFFFFh
0F0000h to 0FFFFFh
100000h to 10FFFFh
110000h to 11FFFFh
120000h to 12FFFFh
130000h to 13FFFFh
140000h to 14FFFFh
070000h to 077FFFh
078000h to 07FFFFh
080000h to 087FFFh
088000h to 08FFFFh
090000h to 097FFFh
098000h to 09FFFFh
0A0000h to 0A7FFFh
150000h to 15FFFFh 0A8000h to 0AFFFFh
160000h to 16FFFFh 0B0000h to 0B7FFFh
170000h to 17FFFFh 0B8000h to 0BFFFFh
180000h to 18FFFFh 0C0000h to 0C7FFFh
190000h to 19FFFFh 0C8000h to 0CFFFFh
1A0000h to 1AFFFFh 0D0000h to 0D7FFFh
1B0000h to 1BFFFFh 0D8000h to 0DFFFFh
(Continued)
27
MB84VD2218XEG/EH/2219XEG/EH-90
(Continued)
Sector Address
Address Range Address Range
(BYTE mode) (WORD mode)
Bank Sector
Bank Address
A20 A19 A18 A17 A16 A15 A14 A13 A12 A11
SA35
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
1C0000h to 1CFFFFh 0E0000h to 0E7FFFh
1D0000h to 1DFFFFh 0E8000h to 0EFFFFh
1E0000h to 1EFFFFh 0F0000h to 0F7FFFh
1F0000h to 1FFFFFh 0F8000h to 0FFFFFh
SA36
Bank 1
SA37
SA38
SA39
SA40
SA41
SA42
SA43
SA44
SA45
SA46
SA47
SA48
SA49
SA50
SA51
SA52
SA53
200000h to 20FFFFh
210000h to 21FFFFh
220000h to 22FFFFh
230000h to 23FFFFh
240000h to 24FFFFh
250000h to 25FFFFh
260000h to 26FFFFh
270000h to 27FFFFh
280000h to 28FFFFh
290000h to 29FFFFh
2A0000h to 2AFFFFh
100000h to 107FFFh
108000h to 10FFFFh
110000h to 117FFFh
118000h to 11FFFFh
120000h to 127FFFh
128000h to 12FFFFh
130000h to 137FFFh
138000h to 13FFFFh
140000h to 147FFFh
148000h to 14FFFFh
150000h to 157FFFh
2B0000h to 2BFFFFh 158000h to 15FFFFh
2C0000h to 2CFFFFh 160000h to 167FFFh
2D0000h to 2DFFFFh 168000h to 16FFFFh
2E0000h to 2EFFFFh
2F0000h to 2FFFFFh
300000h to 30FFFFh
310000h to 31FFFFh
320000h to 32FFFFh
330000h to 33FFFFh
340000h to 34FFFFh
170000h to 177FFFh
178000h to 17FFFFh
180000h to 187FFFh
188000h to 18FFFFh
190000h to 197FFFh
198000h to 19FFFFh
1A0000h to 1A7FFFh
SA54
Bank 2
SA55
SA56
SA57
SA58
SA59
SA60
SA61
SA62
SA63
SA64
SA65
SA66
SA67
SA68
SA69
SA70
350000h to 35FFFFh 1A8000h to 1AFFFFh
360000h to 36FFFFh 1B0000h to 1B7FFFh
370000h to 37FFFFh 1B8000h to 1BFFFFh
380000h to 38FFFFh 1C0000h to 1C7FFFh
390000h to 39FFFFh 1C8000h to 1CFFFFh
3A0000h to 3AFFFFh 1D0000h to 1D7FFFh
3B0000h to 3BFFFFh 1D8000h to 1DFFFFh
3C0000h to 3CFFFFh 1E0000h to 1E7FFFh
3D0000h to 3DFFFFh 1E8000h to 1EFFFFh
3E0000h to 3EFFFFh 1F0000h to 1F7FFFh
3F0000h to 3FFFFFh 1F8000h to 1FFFFFh
28
MB84VD2218XEG/EH/2219XEG/EH-90
Table 3. 1 Sector Group Addresses (MB84VD2218XEG/EH)
(Top Boot Block)
Sector Group
A20
A19
A18
A17
A16
0
A15
0
A14
A13
A12
Sectors
SGA0
0
0
0
0
X
X
X
SA0
0
1
SGA1
0
0
0
0
1
0
X
X
X
SA1 to SA3
1
1
SGA2
SGA3
SGA4
SGA5
SGA6
SGA7
SGA8
SGA9
SGA10
SGA11
SGA12
SGA13
SGA14
SGA15
0
0
0
0
0
0
0
1
1
1
1
1
1
1
0
0
0
1
1
1
1
0
0
0
0
1
1
1
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
0
1
0
1
0
X
X
X
X
X
X
X
X
X
X
X
X
X
X
0
X
X
X
X
X
X
X
X
X
X
X
X
X
X
0
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
SA4 to SA7
SA8 to SA11
SA12 to SA15
SA16 to SA19
SA20 to SA23
SA24 to SA27
SA28 to SA31
SA32 to SA35
SA36 to SA39
SA40 to SA43
SA44 to SA47
SA48 to SA51
SA52 to SA55
SA56 to SA59
SGA16
1
1
1
1
0
1
X
X
X
SA60 to SA62
1
0
SGA17
SGA18
SGA19
SGA20
SGA21
SGA22
SGA23
SGA24
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
SA63
SA64
SA65
SA66
SA67
SA68
SA69
SA70
1
1
1
1
1
1
1
1
1
1
1
1
1
1
29
MB84VD2218XEG/EH/2219XEG/EH-90
Table 3. 2 Sector Group Addresses (MB84VD2219XEG/EH)
(Bottom Boot Block)
Sector Group
SGA0
A20
0
A19
0
A18
0
A17
0
A16
0
A15
0
A14
0
A13
0
A12
0
Sectors
SA0
SGA1
0
0
0
0
0
0
0
0
1
SA1
SGA2
0
0
0
0
0
0
0
1
0
SA2
SGA3
0
0
0
0
0
0
0
1
1
SA3
SGA4
0
0
0
0
0
0
1
0
0
SA4
SGA5
0
0
0
0
0
0
1
0
1
SA5
SGA6
0
0
0
0
0
0
1
1
0
SA6
SGA7
0
0
0
0
0
0
1
1
1
SA7
0
1
SGA8
0
0
0
0
1
0
X
X
X
SA8 to SA10
1
1
SGA9
SGA10
SGA11
SGA12
SGA13
SGA14
SGA15
SGA16
SGA17
SGA18
SGA19
SGA20
SGA21
SGA22
0
0
0
0
0
0
0
1
1
1
1
1
1
1
0
0
0
1
1
1
1
0
0
0
0
1
1
1
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
0
1
0
1
0
X
X
X
X
X
X
X
X
X
X
X
X
X
X
0
X
X
X
X
X
X
X
X
X
X
X
X
X
X
0
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
SA11 to SA14
SA15 to SA18
SA19 to SA22
SA23 to SA26
SA27 to SA30
SA31 to SA34
SA35 to SA38
SA39 to SA42
SA43 to SA46
SA47 to SA50
SA51 to SA54
SA55 to SA58
SA59 to SA62
SA63 to SA66
SGA23
SGA24
1
1
1
1
1
1
1
1
0
1
X
X
X
X
X
X
SA67 to SA69
SA70
1
0
1
1
30
MB84VD2218XEG/EH/2219XEG/EH-90
Table 4 Flash Memory Autoselect Codes
A–1*1
VIL
VIL
X
Type
A12 to A19
A6
A1
A0
Code (HEX)
04h
Manufacturer’s Code
X
VIL
VIL
VIL
Byte
Word
Byte
59h
MB84VD22181EG
MB84VD22181EH
X
X
X
X
X
X
X
X
VIL
VIL
VIL
VIL
VIL
VIL
VIL
VIL
VIL
VIL
VIL
VIL
VIL
VIL
VIH
VIH
VIH
VIH
VIH
VIH
VIH
2259h
5Ah
VIL
X
MB84VD22191EG
MB84VD22191EH
Word
Byte
225Ah
55h
VIL
X
MB84VD22182EG
MB84VD22182EH
Word
Byte
2255h
56h
VIL
X
MB84VD22192EG
MB84VD22192EH
Word
Byte
2256h
50h
Device
Code
VIL
X
MB84VD22183EG
MB84VD22183EH
Word
Byte
2250h
53h
VIL
X
MB84VD22193EG
MB84VD22193EH
Word
Byte
2253h
5Ch
VIL
X
MB84VD22184EG
MB84VD22184EH
Word
Byte
225Ch
5Fh
VIL
X
MB84VD22194EG
MB84VD22194EH
VIL
VIL
VIL
VIH
VIH
VIL
Word
225Fh
SectorGroup
Address
01h*2
Sector Group protect
VIL
*1: A–1 is for Byte mode.
*2: Output 01h at protected sector address and output 00h at unprotected sector address.
31
MB84VD2218XEG/EH/2219XEG/EH-90
Table 5 Flash Memory Command Definitions
Fourth Bus
Bus
Write
Cycles
Req’d
First Bus
Second Bus
Write Cycle
Third Bus
Fifth Bus
Sixth Bus
Read/Write
Cycle
Command
Sequence
Write Cycle
Write Cycle
Write Cycle Write Cycle
Addr. Data Addr. Data
Addr. Data Addr. Data Addr. Data Addr. Data
Read/Reset (Note 1)
1
3
XXXh F0h
—
—
—
—
—
—
—
—
—
—
Word
Byte
555h
AAh
2AAh
555h
555h
AAAh
Read/Reset
(Note 1)
55h
F0h
RA
RD
—
—
—
—
AAAh
(BA)
555h
Word
Byte
555h
AAh
2AAh
555h
Autoselect
3
55h
90h
—
—
—
—
—
—
—
—
(BA)
AAAh
AAAh
Word
Byte
Word
Byte
Word
Byte
555h
AAh
2AAh
555h
2AAh
555h
2AAh
555h
555h
AAAh
555h
AAAh
555h
AAAh
Program
4
6
6
55h
55h
55h
A0h
80h
80h
PA
PD
—
—
AAAh
555h
AAh
555h
AAAh
555h
AAAh
2AAh
555h
2AAh
555h
555h
Chip Erase
Sector Erase
AAh
AAh
55h
55h
10h
30h
AAAh
AAAh
555h
AAh
SA
AAAh
Sector Erase
Suspend
1
1
BA
BA
B0h
30h
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
Sector Erase
Resume
Word
Byte
555h
2AAh
555h
555h
Set to
Fast Mode
3
2
AAh
55h
PD
20h
—
—
—
—
—
—
—
—
—
—
—
—
—
AAAh
AAAh
Word
Byte
Fast Program
(Note 2)
XXXh A0h
PA
—
—
Reset from
Fast Mode
(Note 2)
Word
F0h
(Note6)
2
4
BA
90h XXXh
—
—
—
—
—
—
—
—
—
—
—
Byte
Word
Byte
Extended
Sector Group
Protection
(Note 3)
XXXh 60h SPA
55h
60h
SPA
—
40h SPA
SD
Word
Byte
Query
(Note 4)
1
3
98h
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
AAh
555h
AAAh
555h
Word
Byte
2AAh
555h
2AAh
555h
AAAh
555h
Hi-ROM Entry
AAh
55h
88h
Hi-ROM
Program
(Note 5)
Word
4
6
AAh
AAh
55h
55h
A0h
80h
PA
PD
—
—
—
—
Byte
Word
Byte
AAAh
555h
555h
2AAh
555h
AAAh
555h
AAAh
Hi-ROM
Erase
(Note 5)
555h
2AAh
555h
AAh
55h HRA 30h
AAAh
AAAh
(HRBA)
555h
Word
Byte
555h
2AAh
555h
Hi-ROM Exit
(Note 5)
4
AAh
55h
90h XXXh 00h
—
—
—
—
(HRBA)
AAAh
AAAh
Notes: 1. Both Read/Reset commands are functionally equivalent, resetting the device to the read mode.
2. This command is valid while Fast Mode.
3. This command is valid while RESET=VID.
4. The valid Address is A0 to A6.
32
MB84VD2218XEG/EH/2219XEG/EH-90
5: This command is valid while Hi-ROM mode.
6: The data “00h” is also acceptable.
Address bits A11 to A20 = X = “H” or “L” for all address commands except for Program Address (PA),
Sector Address (SA),and Bank Address (BA).
Bus operations are defined in Table 2 "User Bus Operations".
RA = Address of the memory location to be read.
PA = Address of the memory location to be programmed.
Addresses are latched on the falling edge of the write pulse.
SA = Address of the sector to be erased. The combination of A20, A19, A18, A17, A16, A15, A14, A13, and A12 will
uniquely select any sector.
BA = Bank address (A15 to A20)
SPA = Sector group address to be protected. Set sector group address (SGA) and (A6, A1, A0) = (0, 1, 0).
HRA= Address of the Hidden-ROM area.
MB84VD2218XEG/EH (Top Boot Type)
Word mode: 1F8000h to 1FFFFFh
Byte mode: 3F0000h to 3FFFFFh
MB84VD2219XEG/EH (Bottom Boot Type) Word mode: 000000h to 007FFFh
Byte mode: 000000h to 00FFFFh
HRBA = Bank address of the Hidden-ROM area
MB84VD2218XEG/EH (Top Boot Type)
: A15 = A16 = A17 = A18 = A19 = A20 = 1
MB84VD2219XEG/EH (Bottom Boot Type) : A15 = A16 = A17 = A18 = A19 = A20 = 0
RD = Data read from location RA during read operation.
PD = Data to be programmed at location PA.
SD = Sector protection verify data. Output 01h at protected sector addresses and output 00h
at unprotectedsector addresses.
The system should generate the following address patterns;
Word mode : 555h or 2AAh to addresses A0 to A10
Byte mode : AAAh or 555h to addresses A–1 and A0 to A10
33
MB84VD2218XEG/EH/2219XEG/EH-90
■ ABSOLUTE MAXIMUM RATINGS
Rating
Parameter
Symbol
Unit
Min.
–55
–25
Max.
+125
Storage Temperature
Tstg
TA
°C
°C
V
Ambient Temperature with Power Applied
+85
VCCf +0.3
VCCs +0.4
+4.0
Voltage with Respect to Ground All pins (Note 1)
VIN, VOUT
–0.3
V
VCCf/VCCs Supply (Note 1)
A9 and OE (Note2)
RESET (Note 2)
VCCf,VCCs
VIN
–0.3
–0.3
–0.5
–0.5
V
+13.0
V
VIN
+ 13.0
+10.5
V
WP/ACC (Note 3)
VIN
V
Notes: 1. Minimum DC voltage on input or I/O pins is –0.3 V. During voltage transitions, input or I/O pins may
undershoot VSS to –2.0 V for periods of up to 20 ns. Maximum DC voltage on input or I/O pins is VCCf
+0.3 V or VCCs+0.4 V. During voltage transitions, input or I/O pins may overshoot to VCCf+2.0 V or
VCCs+2.0 V for periods of up to 20 ns.
2. Minimum DC input voltage on A9 and OE pin is –0.3 V. Minimum DC input voltage on RESET pin is
–0.5 V. During voltage transitions, A9, OE, and RESET pins may undershoot VSS to –2.0 V for periods
of up to 20 ns.
Voltage difference between input and supply voltage (VIN-VCCf or VCCs) does not exceed 9.0 V.
Maximum DC input voltage on A9, OE, and RESET pins is +13.0 V which may overshoot to 14.0 V for
periods of up to 20 ns.
3. Minimum DC input voltage on WP/ACC pin is –0.5 V. During voltage transitions, WP/ACC pin may
undershoot Vss to –2.0 V for periods of up to 20 ns. Maximum DC input voltage on WP/ACC pin is
+10.5 V which may overshoot to 12.0 V for periods of up to 20 ns, when VCCf is applied.
WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current,
temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.
■ RECOMMENDED OPERATING CONDITIONS
Value
Parameter
Symbol
Unit
Min.
–25
Max.
+85
Ambient Temperature
VCCf/VCCs Supply Voltages
TA
°C
V
VCCf, VCCs
+2.7
+3.3
Note: Operating ranges define those limits between which the functionality of the device is guaranteed.
WARNING: The recommended operating conditions are required in order to ensure the normal operation of the
semiconductor device. All of the device’s electrical characteristics are warranted when the device is
operated within these ranges.
Always use semiconductor devices within the recommended operating conditions. Operation outside
these ranges may adversely affect reliability and could result in device failure.
No warranty is made with respect to uses, operating conditions, or combinations not represented on
the data sheet. Users considering application outside the listed conditions are advised to contact their
FUJITSU representative beforehand.
34
MB84VD2218XEG/EH/2219XEG/EH-90
■ ELECTRICAL CHARACTERISTICS
1. DC Characteristics
Parameter
Parameter Description
Test Conditions
VIN = VSS to VCCf, VCCs
Min.
Typ.
Max. Unit
Symbol
ILI
Input Leakage Current
Output Leakage Current
–1.0
–1.0
—
—
+1.0
+1.0
µA
µA
ILO
VOUT = VSS to VCCf, VCCs
RESET Inputs Leakage
Current
VCCf= VCCf Max., VCCs= VCCs Max.,
RESET = 12.5V
ILIT
ILIA
—
—
—
—
35
20
µA
ACC Input Leakage
Current
VCCf= VCCf Max., VCCs= VCCs Max.,
WP/ACC = VACC Max.
mA
tCYCLE = 5 MHz Byte
—
—
—
—
—
—
—
—
16
18
7
mA
Flash VCC Active Current
(Read)
(Note 1)
tCYCLE = 5 MHz Word
tCYCLE = 1 MHz Byte
tCYCLE = 1 MHz Word
CEf = VIL,
OE = VIH
ICC1f
mA
mA
mA
7
Flash VCC Active Current
(Program/Erase)(Note 2)
ICC2f
CEf = VIL, OE = VIH
CEf = VIL, OE = VIH
—
—
35
Flash VCC Active Current
(Read-While-Program)
(Note 5)
Byte
Word
Byte
Word
—
—
—
—
—
—
—
—
51
53
51
53
ICC3f
Flash VCC Active Current
(Read-While-Erase)
(Note 5)
ICC4f
CEf = VIL, OE = VIH
mA
mA
mA
Flash VCC Active Current
(Erase-Suspend-Program)
ICC5f
CEf = VIL, OE = VIH
VCCs = VCC Max.,
—
—
—
—
35
50
ICC1s SRAM VCC Active Current CE1s = VIL,
CE2s = VIH
tCYCLE =10 MHz
tCYCLE = 10 MHz
tCYCLE = 1 MHz
—
—
—
—
50
8
mA
mA
CE1s = 0.2 V,
CE2s = VCCs – 0.2 V
ICC2s SRAM VCC Active Current
VCCf = VCC Max., CEf = VCCf ± 0.3 V
ISB1f
Flash VCC Standby Current RESET = VCCf ± 0.3 V,
—
—
1
1
5
5
µA
µA
WP/ACC = VCCf± 0.3 V
Flash VCC Standby Current VCCf = VCC Max., RESET = VSS ± 0.3 V,
ISB2f
(RESET)
WP/ACC = VCCf± 0.3 V
VCCf = VCC Max., CEf = VSS ± 0.3 V
RESET = VCCf ± 0.3 V,
Flash VCC Current
(Automatic Sleep Mode)
(Note 3)
ISB3f
—
1
5
µA
WP/ACC = VCCf± 0.3 V
VIN = VCCf± 0.3 V or VSS ± 0.3 V
ISB1s
ISB2s
SRAM VCC Standby Current CE1s > VCCs – 0.2 V, CE2s > VCCs – 0.2 V
SRAM VCC Standby Current CE2s < 0.2 V
—
—
—
—
15
15
µA
µA
(Continued)
35
MB84VD2218XEG/EH/2219XEG/EH-90
(Continued)
Parameter
Parameter Description
Test Conditions
Min.
Typ.
Max. Unit
Symbol
VIL
Input Low Level
Input High Level
—
—
–0.3
2.4
—
—
0.5
V
V
VIH
VCC+0.3*
Voltage for Sector
Protection, and Temporary
Sector Unprotection
(RESET) (Note 4)
VID
—
—
11.5
8.5
—
12.5
9.5
V
V
Voltage for Program
Acceleration (WP/ACC)
(Note4)
VACC
9.0
VCCf = VCCf Min., VCCs = VCCs Min.,
IOL=1.0 mA
VOL
VOH
VLKO
Output Low Voltage Level
Output High Voltage Level
—
—
—
—
0.4
—
V
V
V
VCCf = VCCf Min., VCCs = VCCs Min.,
IOH=-0.5 mA
2.4
2.3
Flash Low VCCf Lock-Out
Voltage
—
2.5
*:VCC indicates lower of VCCf or VCCs.
Notes: 1. The ICC current listed includes both the DC operating current and the frequency dependent component.
2. ICC active while Embedded Algorithm (program or erase) is in progress.
3. Automatic sleep mode enables the low power mode when address remain stable for 150 ns.
4. Applicable for only VCCf applying.
5. Embedded Alogorithm (program or erase) is in progress. (@5 MHz)
36
MB84VD2218XEG/EH/2219XEG/EH-90
2. AC Characteristics
• CE Timing
Parameter
Symbols
Description
Test Setup
-90
Unit
JEDEC Standard
—
tCCR
CE Recover Time
—
Min.
0
ns
• Timing Diagram for alternating SRAM to Flash
CEf
tCCR
tCCR
CE1s
CE2s
tCCR
tCCR
37
MB84VD2218XEG/EH/2219XEG/EH-90
• Read Only Operations Characteristics (Flash)
Parameter
-90
Symbols
(Note)
Test
Setup
Description
Unit
JEDEC Standard
Min.
Max.
tAVAV
tAVQV
tRC
Read Cycle Time
—
90
—
—
ns
ns
CEf = VIL
OE = VIL
tACC
Address to Output Delay
90
tELQV
tGLQV
tEHQZ
tGHQZ
tCEf
tOE
tDF
tDF
Chip Enable to Output Delay
Output Enable to Output Delay
Chip Enable to Output High-Z
Output Enable to Output High-Z
OE = VIL
—
—
—
—
90
40
30
30
ns
ns
ns
ns
—
—
—
Output Hold Time From Addresses,
CEf or OE, Whichever Occurs First
tAXQX
—
tOH
—
—
0
—
ns
µs
tREADY
RESET Pin Low to Read Mode
—
20
Note: Test Conditions–Output Load: 1 TTL gate and 30 pF
Input rise and fall times: 5 ns
Input pulse levels: 0.0 V to 3.0 V
Timing measurement reference level
Input: 1.5 V
Output: 1.5 V
38
MB84VD2218XEG/EH/2219XEG/EH-90
• Read Cycle (Flash)
tRC
Address
Addresses Stable
tACC
CEf
OE
tOE
tDF
tOEH
WE
DQ
tCEf
HIGH-Z
HIGH-Z
Output Valid
tRC
Address
CEf
Addresses Stable
tACC
tRH
tRH
tCEf
tRP
RESET
DQ
tOH
HIGH-Z
Output Valid
39
MB84VD2218XEG/EH/2219XEG/EH-90
• Erase/Program Operations (Flash)
Parameter Symbols
Description
-90
Unit
JEDEC
tAVAV
Standard
Min. Typ. Max.
tWC
tAS
Write Cycle Time
90
0
—
—
—
—
—
—
—
—
ns
ns
ns
ns
tAVWL
—
Address Setup Time (WE to Addr.)
Address Setup Time to CE Low During Toggle Bit Polling
Address Hold Time (WE to Addr.)
tASO
tAH
15
45
tWLAX
Address Hold Time from CE or OE High During Toggle Bit
Polling
—
tAHT
0
—
—
ns
tDVWH
tWHDX
—
tDS
tDH
Data Setup Time
35
0
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
8
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
µs
µs
s
Data Hold Time
tOES
Output Enable Setup Time
0
Read
Output Enable Hold Time
0
—
tOEH
Toggle and Data Polling
10
20
20
0
—
tCEPH
tOEPH
tGHEL
tGHWL
tWS
CE High During Toggle Bit Polling
OE High During Toggle Bit Polling
Read Recover Time Before Write (OE to CEf)
Read Recover Time Before Write (OE to WE)
WE Setup Time (CEf to WE)
CEf Setup Time (WE to CEf)
WE Hold Time (CEf to WE)
CEf Hold Time (WE to CEf)
Write Pulse Width
—
tGHEL
tGHWL
tWLEL
tELWL
tEHWH
tWHEH
tWLWH
tELEH
tWHWL
tEHEL
0
0
tCS
0
tWH
0
tCH
0
tWP
35
35
30
30
—
—
—
tCP
CEf Pulse Width
tWPH
tCPH
Write Pulse Width High
CEf Pulse Width High
Byte Programming Operation
Word Programming Operation
Sector Erase Operation (Note 1)
tWHWH1
tWHWH1
tWHWH2
16
1
tWHWH2
(Continued)
40
MB84VD2218XEG/EH/2219XEG/EH-90
(Continued)
Parameter Symbols
-90
Description
Unit
JEDEC
—
Standard
tVCS
Min. Typ. Max.
VCCf Setup Time
50
4
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
90
—
90
—
20
µs
µs
ns
ns
ns
ns
ns
ns
ns
µs
µs
—
tVLHT
tVIDR
tVACCR
tRB
Voltage Transition Time (Note 2)
Rise Time to VID (Note 2)
—
500
500
0
—
Rise Time to VACC
—
Recover Time from RY/BY
—
tRP
RESET Pulse Width
500
—
—
tEOE
Delay Time from Embedded Output Enable
RESET High Level Period Before Read
Program/Erase Valid to RY/BY Delay
Erase Time-out Time (Note 3)
Erase Suspend Transition Time (Note 4)
—
tRH
200
—
—
tBUSY
tTOW
—
50
—
—
tSPD
Notes: 1. This does not include the preprogramming time.
2. This timing is for Sector Protection Operation.
3. The time between writes must be less than “tTOW” otherwise that command will not be accepted and
erasure will start. A time-out or “tTOW” from the rising edge of last CE or WE whichever happens first will
initiate the execution of the Sector Erase command(s).
4. When the Erase Suspend command is written during the Sector Erase operation, the device will take a
maximum of “tSPD” to suspend the erase operation.
41
MB84VD2218XEG/EH/2219XEG/EH-90
• Write Cycle (WE control) (Flash)
3rd Bus Cycle
Data Polling
555h
PA
PA
Address
CEf
tWC
tRC
tAS
tAH
tCH
tCS
tCEf
OE
tGHWL
tOE
tWHWH1
tWP
tWPH
WE
tOH
tDS
tDH
PD
DOUT
DOUT
A0h
DQ7
DQ
Notes: • PA is address of the memory location to be programmed.
• PD is data to be programmed at byte address.
• DQ7 is the output of the complement of the data written to the device.
• DOUT is the output of the data written to the device.
• Figure indicates last two bus cycles out of four bus cycle sequence.
• These waveforms are for the ×16 mode. (The addresses differ from ×8 mode.)
42
MB84VD2218XEG/EH/2219XEG/EH-90
• Write Cycle (CEf control) (Flash)
3rd Bus Cycle
Data Polling
Address
PA
PA
555h
tWC
tAH
tAS
WE
tWS
tWH
OE
tGHEL
tWHWH1
tCP
tCPH
CEf
tDS
tDH
PD
DOUT
DQ7
A0h
DQ
Notes: • PA is address of the memory location to be programmed.
• PD is data to be programmed at byte address.
• DQ7 is the output of the complement of the data written to the device.
• DOUT is the output of the data written to the device.
• Figure indicates last two bus cycles out of four bus cycle sequence.
• These waveforms are for the ×16 mode. (The addresses differ from ×8 mode.)
43
MB84VD2218XEG/EH/2219XEG/EH-90
• AC Waveforms Chip/Sector Erase Operations (Flash)
Address
SA*
2AAh
555h
2AAh
555h
555h
tWC
tAS
tAH
CEf
tCS
tCH
OE
tWP
tWPH
tGHWL
WE
tDS
tDH
30h for Sector Erase
10h/
30h
AAh
AAh
55h
80h
55h
DQ
tVCS
VCCf
*: SA is the sector address for Sector Erase. Addresses = 555h for Chip Erase.
Note: These waveforms are for the ×16 mode. (The addresses differ from ×8 mode.)
44
MB84VD2218XEG/EH/2219XEG/EH-90
• AC Waveforms for Data Polling during Embedded Algorithm Operations (Flash)
CEf
tCH
tDF
tOE
OE
tOEH
WE
tCEf
*
High-Z
High-Z
DQ7 =
Data In
Data In
DQ7
DQ7
Valid Data
tWHWH1 or 2
DQ
(DQ0 to DQ6)
DQ0 to DQ6
Valid Data
DQ0 to DQ6 = Output Flag
tBUSY
tEOE
RY/BY
*: DQ7 = Valid Data (The device has completed the Embedded operation.)
45
MB84VD2218XEG/EH/2219XEG/EH-90
• AC Waveforms for Toggle Bit during Embedded Algorithm Operations (Flash)
Address
tAHT
tASO
tAHT
tAS
CEf
tCEPH
WE
OE
tOEH
tOEH
tOEPH
*
tOE
tCEf
tDH
Toggle
Data
Toggle
Data
Toggle
Data
Stop
Toggling
Output
Valid
DQ6/DQ2
RY/BY
Data
tBUSY
* : DQ6 stops toggling (The device has completed the Embedded operation).
46
MB84VD2218XEG/EH/2219XEG/EH-90
• Back-to-back Read/Write Timing Diagram (Flash)
Read
Command
Read
Command
Read
Read
t
RC
t
WC
t
RC
t
WC
t
RC
t
RC
BA2
(555h)
BA2
(PA)
BA2
(PA)
BA1
BA1
BA1
Address
CE
t
ACC
t
AS
t
AS
t
AH
t
AHT
t
CE
t
OE
t
CEPH
OE
WE
DQ
t
DF
t
GHWL
t
OEH
t
WP
t
DH
t
DS
t
DF
Valid
Valid
Valid
Valid
Valid
Status
Output
Intput
Output
Intput
Output
(A0h)
(PD)
Note: This is example of Read for Bank 1 and Embedded Algorithm (program) for Bank 2.
BA1: Address of Bank 1.
BA2: Address of Bank 2.
47
MB84VD2218XEG/EH/2219XEG/EH-90
• RY/BY Timing Diagram during Write/Erase Operations (Flash)
CEf
The rising edge of the last write pulse
WE
Entire programming
or erase operations
RY/BY
tBUSY
• RESET, RY/BY Timing Diagram (Flash)
WE
RESET
RY/BY
tRP
tRB
tREADY
48
MB84VD2218XEG/EH/2219XEG/EH-90
• Temporary Sector Unprotection (Flash)
VCCf
tVIDR
tVCS
tVLHT
VID
3V
3V
RESET
CEf
WE
tVLHT
tVLHT
Program or Erase Command Sequence
Unprotection Period
RY/BY
49
MB84VD2218XEG/EH/2219XEG/EH-90
• Extended Sector Protection (Flash)
VCCf
tVCS
RESET
Add
tVLHT
tVIDR
tWC
tWC
SGAx
SGAx
SGAy
A0
A1
A6
CEf
OE
TIME-OUT
tWP
WE
Data
60h
60h
40h
01h
60h
tOE
SGAx: Sector Group Address to be protected
SGAy : Next Group Sector Address to be protected
TIME-OUT : Time-Out window = 250 µs (Min.)
50
MB84VD2218XEG/EH/2219XEG/EH-90
• Accelerated Program (Flash)
VCCf
tVACCR
tVCS
tVLHT
VACC
3 V
3 V
WP/ACC
CE
WE
tVLHT
tVLHT
Program or Erase Command Sequence
Acceleration period
RY/BY
51
MB84VD2218XEG/EH/2219XEG/EH-90
• Read Cycle (SRAM)
Parameter
Parameter Description
Min.
Max.
Unit
Symbol
tRC
Read Cycle Time
85
—
—
—
—
—
5
—
85
85
85
45
85
—
—
—
35
35
35
—
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
tAA
Address Access Time
tCO1
tCO2
tOE
Chip Enable (CE1s) Access Time
Chip Enable (CE2s) Access Time
Output Enable Access Time
tBA
LB, UB to Output Valid
tCOE
tOEE
tBE
Chip Enable (CE1s Low and CE2s High) to Output Active
Output Enable Low to Output Active
UB, LB Enable Low to Output Active
Chip Enable (CE1s High or CE2s Low) to Output High-Z
Output Enable High to Output High-Z
UB, LB Output Enable to Output High-Z
Output Data Hold Time
0
0
tOD
—
—
—
10
tODO
tBD
tOH
52
MB84VD2218XEG/EH/2219XEG/EH-90
• Read Cycle (Note 1) (SRAM)
tRC
Address
CE1s
tAA
tOH
tCO1
tCOE
tOD
tCO2
CE2s
tOD
tOE
OE
tODO
tOEE
LBs, UBs
tBA
tBD
tBE
tCOE
DQ
VALID DATA OUT
Note1:WE remains HIGH for the read cycle.
53
MB84VD2218XEG/EH/2219XEG/EH-90
• Write Cycle (SRAM)
Parameter
Symbol
Parameter Description
Min.
Max.
Unit
tWC
Write Cycle Time
85
60
70
70
70
0
—
—
—
—
—
—
—
35
—
—
—
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
tWP
Write Pulse Width
tCW
Chip Enable to End of Write
Address valid to End of Write
UB, LB to End of Write
Address Setup Time
Write Recovery Time
WE Low to Output High-Z
WE High to Output Active
Data Setup Time
tAW
tBW
tAS
tWR
0
tODW
tOEW
tDS
—
0
35
0
tDH
Data Hold Time
54
MB84VD2218XEG/EH/2219XEG/EH-90
• Write Cycle (Note 3) (WE control) (SRAM)
tWC
Address
WE
tAS
tWP
tWR
tAW
tCW
CE1s
CE2s
tCW
tBW
LBs, UBs
tOEW
tODW
DOUT
Note 1
Note 4
Note 2
Note 4
tDS
tDH
VALID DATA IN
DIN
Notes: 1. If CE1s goes LOW (or CE2s goes HIGH) coincident with or after WE goes LOW, the
output will remain at high impedance.
2. If CE1s goes HIGH (or CE2s goes LOW) coincident with or before WE goes HIGH, the
output will remain at high impedance.
3. If OE is HIGH during the write cycle, the outputs will remain at high impedance.
4. Because I/O signals may be in the output state at this time, input signals of reverse
polarity must not be applied.
55
MB84VD2218XEG/EH/2219XEG/EH-90
• Write Cycle (Note 1) (CE1s control) (SRAM)
tWC
Address
tAS
tWP
tWR
WE
tAW
tCW
CE1s
CE2s
tCW
tBW
LBs, UBs
tBE
tCOE
tODW
DOUT
tDS
tDH
DIN
Note 2
VALID DATA IN
Notes: 1. If OE is HIGH during the write cycle, the outputs will remain at high impedance.
2. Because I/O signals may be in the output state at this time, input signals of reverse
polarity must not be applied.
56
MB84VD2218XEG/EH/2219XEG/EH-90
• Write Cycle (Note 1) (CE2s Control) (SRAM)
tWC
Address
WE
tAS
tWP
tWR
tCW
CE1s
CE2s
tAW
tCW
tBW
LBs, UBs
tBE
tCOE
tODW
DOUT
tDS
tDH
DIN
Note 2
VALID DATA IN
Notes: 1.If OE is HIGH during the write cycle, the outputs will remain at high impedance.
2.Because I/O signals may be in the output state at this time, input signals of reverse
polarity must not be applied.
57
MB84VD2218XEG/EH/2219XEG/EH-90
• Write Cycle (Note 1) (LB, UB Control) (SRAM)
tWC
Address
tWP
tWR
WE
tCW
CE1s
tCW
CE2s
tAW
tBW
tAS
LBs, UBs
tBE
tCOE
tODW
DOUT
tDS
tDH
Note 2
VALID DATA IN
DIN
Notes: 1. If OE is HIGH during the write cycle, the outputs will remain at high impedance.
2. Because I/O signals may be in the output state at this time, input signals of reverse
polarity must not be applied.
58
MB84VD2218XEG/EH/2219XEG/EH-90
■ ERASE AND PROGRAMMING PERFORMANCE (Flash)
Limits
Typ.
Parameter
Unit
Comment
Min.
Max.
Excludes programming time
prior to erasure
Sector Erase Time
—
1
8
10
s
Excludes system-level
overhead
Byte Programming Time
Word Programming Time
—
—
300
360
µs
µs
Excludes system-level
overhead
16
Excludes system-level
overhead
Chip Programming Time
Erase/Program Cycle
—
—
—
100
—
s
100,000
cycle
■ DATA RETENTION CHARACTERISTICS (SRAM)
Parameter
Parameter Description
Symbol
Min.
Typ.
Max.
Unit
VDH
IDDS2
tCDR
tR
Data Retention Supply Voltage
Standby Current
1.5
—
0
—
1.5
—
3.3
12*
—
V
VDH = 3.0 V
µA
ns
ns
Chip Deselect to Data Retention Mode Time
Recovery Time
tRC
—
—
Note: tRC: Read cycle time
*: TA=70°C
• CE1s Controlled Data Retention Mode (Note 1)
VCCs
DATA RETENTION MODE
2.7 V
See Note 2
See Note 2
VIH
VDH
VCCS –0.2 V
tCDR
tR
CE1s
GND
59
MB84VD2218XEG/EH/2219XEG/EH-90
• CE2s Controlled Data Retention Mode (Note 3)
VCC
DATA RETENTION MODE
2.7 V
VDH
VIH
CE2s
tCDR
tR
VIL
0.2 V
GND
Notes: 1. In CE1s controlled data retention mode, input level of CE2s should be fixed Vccs to Vccs–0.2 V or Vss
to 0.2 V during data retention mode. Other input and input/output pins can be used between –0.3 V to
Vccs+0.3 V.
2. When CE1s is operating at the VIH min. level (2.2 V), the standby current is given by ISB1s during the
transition of VCCs from 3.6 to 2.2 V.
3. In CE2s controlled data retention mode, input and input/output pins can be used between
–0.3 V to Vccs+0.3 V.
■ PIN CAPACITANCE
Parameter
Parameter Description
Test Setup
VIN = 0
Typ.
Max.
Unit
Symbol
CIN
Input Capacitance
11
12
14
16
16
26
pF
pF
pF
pF
COUT
CIN2
Output Capacitance
VOUT = 0
VIN = 0
VIN = 0
Control Pin Capacitance
WP/ACC Pin Capacitance
14
CIN3
21.5
Note: Test conditions TA = 25°C, f = 1.0 MHz
■ HANDLING OF PACKAGE
Please handle this package carefully since the sides of packages are right angle.
■ CAUTION
1) The high voltage (VID) can not apply to address pins and control pins except RESET. Therefore, it can not
use autoselect and sector protect function by applying the high voltage (VID) to specific pins.
2) For the sector protection, since the high voltage (VID) can be applied to the RESET, it can be protected the
sector useing “Extended sector protect” command.
60
MB84VD2218XEG/EH/2219XEG/EH-90
■ ORDERING INFORMATION
MB84VD2218
X
EG
-90
-PBS
PACKAGE TYPE
PBS = 71-ball BGA
SPEED OPTION
See Product Selector Guide
Device Revision (Valid Combination)
EG
EH
Bank Size
1 = 0.5Mbit / 31.5Mbit
2 = 4Mbit / 28Mbit
3 = 8Mbit / 24Mbit
4 = 16Mbit / 16Mbit
DEVICE NUMBER/DESCRIPTION
32Mega-bit (4M × 8-bit or 2M × 16-bit) Dual Operation Flash Memory
3.0 V-only Read, Program, and Erase
4Mega-bit (512K × 8-bit or 256K × 16-bit) SRAM
BOOT CODE SECTOR ARCHITECTURE
84VD2218 = Top sector
84VD2219 = Bottom sector
61
MB84VD2218XEG/EH/2219XEG/EH-90
■ PACKAGE DIMENSION
71-ball plastic FBGA
(BGA-71P-M02)
8.80(.346)
11.00±0.10(.433±.004)
1.05 ±+00..1105
.041 –+..000046
7.20(.283)
(Mounting height)
(Stand off)
5.60(.220)REF
0.38±0.10
(.015±.004)
0.80
(.031)
8
7
6
5
4
3
2
1
5.60(.220)
REF
7.00±0.10
(.276±.004)
0.80
(.031)
M
L K J H G F E D C B A
INDEX-MARK AREA
71-Ø0.45 –+00..0150
71-Ø.018 –+..000024
M
0.08(.003)
0.10(.004)
C
Dimension in mm (inches)
2000 FUJITSU LIMITED B71002S-1c-1
62
MB84VD2218XEG/EH/2219XEG/EH-90
FUJITSU LIMITED
For further information please contact:
Japan
All Rights Reserved.
FUJITSU LIMITED
Corporate Global Business Support Division
The contents of this document are subject to change without notice.
Customers are advised to consult with FUJITSU sales
representatives before ordering.
Electronic Devices
Shinjuku Dai-Ichi Seimei Bldg. 7-1,
Nishishinjuku 2-chome, Shinjuku-ku,
Tokyo 163-0721, Japan
Tel: +81-3-5322-3347
Fax: +81-3-5322-3386
The information and circuit diagrams in this document are
presented as examples of semiconductor device applications, and
are not intended to be incorporated in devices for actual use. Also,
FUJITSU is unable to assume responsibility for infringement of
any patent rights or other rights of third parties arising from the use
of this information or circuit diagrams.
http://www.fujitsu.co.jp/
North and South America
FUJITSU MICROELECTRONICS, INC.
3545 North First Street,
San Jose, CA 95134-1804, U.S.A.
Tel: +1-408-922-9000
Fax: +1-408-922-9179
The contents of this document may not be reproduced or copied
without the permission of FUJITSU LIMITED.
Customer Response Center
Mon. - Fri.: 7 am - 5 pm (PST)
Tel: +1-800-866-8608
FUJITSU semiconductor devices are intended for use in standard
applications (computers, office automation and other office
equipments, industrial, communications, and measurement
equipments, personal or household devices, etc.).
Fax: +1-408-922-9179
http://www.fujitsumicro.com/
CAUTION:
Europe
Customers considering the use of our products in special
applications where failure or abnormal operation may directly
affect human lives or cause physical injury or property damage, or
where extremely high levels of reliability are demanded (such as
aerospace systems, atomic energy controls, sea floor repeaters,
vehicle operating controls, medical devices for life support, etc.)
are requested to consult with FUJITSU sales representatives before
such use. The company will not be responsible for damages arising
from such use without prior approval.
FUJITSU MICROELECTRONICS EUROPE GmbH
Am Siebenstein 6-10,
D-63303 Dreieich-Buchschlag,
Germany
Tel: +49-6103-690-0
Fax: +49-6103-690-122
http://www.fujitsu-fme.com/
Asia Pacific
FUJITSU MICROELECTRONICS ASIA PTE. LTD.
#05-08, 151 Lorong Chuan,
New Tech Park,
Any semiconductor devices have inherently a certain rate of failure.
You must protect against injury, damage or loss from such failures
by incorporating safety design measures into your facility and
equipment such as redundancy, fire protection, and prevention of
over-current levels and other abnormal operating conditions.
Singapore 556741
Tel: +65-281-0770
Fax: +65-281-0220
http://www.fmap.com.sg/
If any products described in this document represent goods or
technologies subject to certain restrictions on export under the
Foreign Exchange and Foreign Trade Control Law of Japan, the
prior authorization by Japanese government should be required for
export of those products from Japan.
Korea
FUJITSU MICROELECTRONICS KOREA LTD.
1702 KOSMO TOWER, 1002 Daechi-Dong,
Kangnam-Gu,Seoul 135-280
Korea
Tel: +82-2-3484-7100
Fax: +82-2-3484-7111
F0008
FUJITSU LIMITED Printed in Japan
相关型号:
©2020 ICPDF网 联系我们和版权申明