MC33291LDWR2 [FREESCALE]

Eight-Output Switch with Serial Peripheral Interface I/O; 八个输出开关,串行外设接口I / O
MC33291LDWR2
型号: MC33291LDWR2
厂家: Freescale    Freescale
描述:

Eight-Output Switch with Serial Peripheral Interface I/O
八个输出开关,串行外设接口I / O

驱动器 开关 接口集成电路 光电二极管 CD
文件: 总26页 (文件大小:1285K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
Document Number: MC33291L  
Rev. 5.0, 9/2008  
Freescale Semiconductor  
Technical Data  
Eight-Output Switch with Serial  
Peripheral Interface I/O  
33291L  
The 33291L device is an eight-output, low-side power switch with 8-  
bit serial input control. The 33291L is a versatile circuit designed for  
automotive applications, but is well suited for other environments. The  
33291L incorporates SMARTMOS technology, with CMOS logic,  
bipolar/MOS analog circuitry, and DMOS power MOSFETs. The  
33291L interfaces directly with a microcontroller to control various  
inductive or incandescent loads.  
LOW-SIDE SWITCH  
The circuit’s innovative monitoring and protection features include  
very low standby current, SPI cascade fault reporting capability,  
internal 53 V clamp on each output, output-specific diagnostics, and  
independent shutdown of outputs.  
DW SUFFIX  
EG SUFFIX (PB-FREE)  
98ASB42344B  
The device is parametrically specified over an ambient temperature  
range of -40°C TA 125°C and 9.0 V VPWR 16 V supply.  
24-PIN SOICW  
Features  
ORDERING INFORMATION  
• Designed to Operate Over Wide Supply Voltages of 5.5 V to 26.5 V  
• Interfaces to Microprocessor Using 8-Bit SPI I/O Protocol up to 3.0  
MHz  
Temperature  
Package  
Device  
Range (T )  
A
• 1.0 A Peak Current Outputs with Maximum RDS(ON) of 1.6 Ω at TJ -  
150°C  
• Outputs Current-Limited to Accommodate In-Rush Currents  
Associated with Switching Incandescent Loads  
• Output Voltages Clamped to 53 V During Inductive Switching  
• Maximum Sleep Current (IPWR) of 25 μA  
MC33291LDW/R2  
MCZ33291LEG/R2  
-40°C to 125°C  
24 SOICW  
• Maximum of 4.0 mA IDD During Operation  
• Pb-Free Packaging Designated by Suffix Code EG  
V
V
DD  
PWR  
33291L  
VPWR  
OP 0  
OP 1  
OP 2  
OP 3  
OP 4  
OP 5  
OP 6  
OP 7  
GND  
SFPD  
VDD  
CS  
SCLK  
SI  
MCU  
SO  
RESET  
Figure 1. 33291L Simplified Application Schematic  
Freescale Semiconductor, Inc. reserves the right to change the detail specifications, as  
may be required, to permit improvements in the design of its products.  
© Freescale Semiconductor, Inc., 2007 - 2008. All rights reserved.  
VPWR  
21  
Output 0  
24  
Over-  
voltage  
Voltage  
Regulator  
Bias  
+
53 V  
PIN  
16  
15  
GE  
OVD  
OT  
SF  
OF  
Gate  
Control  
V
SFPD  
DD  
RB  
10 μA  
To Gates  
1–7  
Outputs  
SFPD  
SFL  
CS  
RST  
25 μA  
1, 2, 11–14, 23  
22  
+
Open  
Load  
SPI  
SCLK  
SI  
Interface  
Logic  
Detect  
CS  
10 μA  
SO  
lLimit  
10  
SCLK  
CSI  
CSBI  
Fault Timers  
+
-
R
S
Short  
Circuit  
Detect  
+
10 μA  
3
SI  
10 μA  
Grounds  
Over-  
temperature  
Detect  
4
9
5–8, 17–20  
SO  
Serial D/O  
Line Driver  
From Detectors 1–7  
Figure 2. 33291L Simplified Block Diagram  
Table 1. Fault Operation  
SERIAL OUTPUT (SO) PIN REPORTS  
Overvoltage condition reported.  
Fault reported by Serial Output (SO) pin.  
Overvoltage  
Overtemperature  
SO pin reports short to battery/supply or overcurrent condition.  
Not reported.  
Overcurrent  
Output ON, Open Load Fault  
Output OFF, Open Load Fault  
DEVICE SHUTDOWNS  
Overvoltage  
SO pin reports output OFF open load condition.  
Total device shutdown at V  
= 28 V to 36 V. All outputs are latched off while the SPI register is reset  
PWR  
(cleared). Outputs can be turned back on with a new SPI command after V  
has decayed below 26.5 V.  
PWR  
Only the output experiencing an overtemperature condition turns OFF.  
Overtemperature  
Overcurrent  
Only the output experiencing an overcurrent shuts down at 1.0 A to 3.0 A after a 70 μs to 250 μs delay, with  
SFPD pin grounded. All other outputs will continue to operate in a current limit mode with no shutdown if the  
SFPD pin is at 5.0 V (so long as the individual outputs are not experiencing thermal limit conditions).  
33291L  
Analog Integrated Circuit Device Data  
Freescale Semiconductor  
2
PIN CONNECTIONS  
PIN CONNECTIONS  
1
24  
23  
22  
21  
20  
19  
18  
17  
16  
15  
14  
13  
OP7  
OP6  
SCLK  
SI  
OP0  
2
OP1  
3
RST  
4
VPWR  
GND  
GND  
GND  
GND  
VDD  
SFPD  
OP2  
5
GND  
GND  
GND  
GND  
SO  
6
7
8
9
10  
11  
12  
CS  
OP5  
OP4  
OP3  
Figure 3. 33291L Pin Connections  
Table 2. 33291L Pin Definitions  
PIN  
PIN NAME  
FORMAL NAME  
DEFINITION  
NUMBER  
Connection to drain of output MOSFET number seven.  
Connection to drain of output MOSFET number six.  
Clocks the internal Shift registers of the 33291L.  
1
2
3
4
OP7  
OP6  
SCLK  
SI  
Output 7  
Output 6  
System Clock  
Serial Input  
This pin is for the input of serial instruction data. SI information is read on the falling  
edge of SCLK.  
Connection to IC Power Ground and functions as part of heat sinking path.  
Tri-stateable output from the Shift register.  
5–8, 17–20  
GND  
SO  
Ground  
9
Serial Output  
Chip Select  
Whenever this pin is in a logic low state, data can be transferred from the MCU to  
the 33291L through the SI pin and from the 33291L to the MCU through the SO pin.  
10  
CS  
Connection to drain of output MOSFET number five.  
Connection to drain of output MOSFET number four.  
Connection to drain of output MOSFET number three.  
Connection to drain of output MOSFET number two.  
11  
12  
13  
14  
15  
OP5  
OP4  
Output 5  
Output 4  
Output 3  
Output 2  
OP3  
OP2  
This pin is used to prevent the outputs from latching-OFF because of an overcurrent  
condition.  
SFPD  
Short Fault  
Protect Disable  
Plus supply for logic.  
Main power supply.  
16  
21  
V
Logic Supply  
DD  
VPWR  
Output MOSFET  
Gate Drive Supply  
This pin is active low. It is used to clear the SPI Shift register, thereby setting all  
output switches OFF.  
22  
RST  
Reset  
Connection to drain of output MOSFET number one.  
Connection to drain of output MOSFET number zero.  
23  
24  
OP1  
OP0  
Output 1  
Output 0  
33291L  
Analog Integrated Circuit Device Data  
Freescale Semiconductor  
3
ELECTRICAL CHARACTERISTICS  
MAXIMUM RATINGS  
ELECTRICAL CHARACTERISTICS  
MAXIMUM RATINGS  
Table 3. Maximum Ratings  
All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or  
permanent damage to the device.  
Rating  
Symbol  
Value  
Unit  
Power Supply Voltage  
V
Normal Operation (Steady-State)  
Transient Conditions (1)  
V
V
-1.5 to 26.5  
-13 to 60  
PWR(SUS)  
PWR(PK)  
Logic Supply Voltage (2)  
Input Pin Voltage (3)  
V
-0.3 to 7.0  
-0.3 to 7.0  
V
V
V
DD  
V
IN  
Output Clamp Voltage (4)  
V
OUT(OFF)  
5.0 mA I  
0.5 A  
45 to 65  
OUT  
Output Self-Limit Current  
Continuous Per Output Current (5)  
ESD Voltage (6) (7)  
I
1.0 to 3.0  
500  
A
mA  
V
OUT(LIM)  
I
OUT(CONT)  
Human Body Model  
Machine Model  
V
V
±2000  
±200  
ESD1  
ESD2  
Output Clamp Energy (8)  
E
50  
mJ  
MHz  
°C  
CLAMP  
Recommended Frequency of SPI Operation  
Storage Temperature  
f
3.0  
SPI  
T
-55 to 150  
-40 to 125  
-40 to 150  
2.0  
STG  
Operating Case Temperature  
Operating Junction Temperature  
Power Dissipation (TA = 25°C) (9)  
T
°C  
C
T
°C  
J
P
W
D
Notes  
1. Transient capability with external 100 Ω resistor in series with V  
pin and supply.  
PWR  
2. Exceeding these limits may cause a malfunction or permanent damage to the device.  
3. Exceeding the limits on SCLK, SI, CS, SFPD, or RST pins may cause permanent damage to the device.  
4. With output OFF.  
5. Continuous output current rating so long as maximum junction temperature is not exceeded. Operation at 125°C ambient temperature  
will require maximum output current computation using package R  
θJA.  
6. ESD data available upon request.  
7. ESD1 testing is performed in accordance with the Human Body Model (C  
= 200 pF, R  
= 1500 Ω), ESD2 testing is performed in  
ZAP  
ZAP  
accordance with the Machine Model (C  
= 200pF, R  
= 0 Ω).  
ZAP  
ZAP  
8. Maximum output clamp energy capability at 150°C junction temperature using a single non-repetitive pulse method.  
9. Maximum power dissipation at indicated junction temperature with no heat sink used.  
33291L  
Analog Integrated Circuit Device Data  
Freescale Semiconductor  
4
ELECTRICAL CHARACTERISTICS  
MAXIMUM RATINGS  
Table 3. Maximum Ratings (continued)  
All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or  
permanent damage to the device.  
Rating  
Peak Package Reflow Temperature During Reflow (10)  
Thermal Resistance  
Symbol  
TPPRT  
R
Value  
Unit  
(11)  
°C  
,
Note 11.  
°C/W  
JA  
θ
All Outputs ON(12)  
Single Output ON(13)  
60  
45  
Notes  
10. Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may  
cause malfunction or permanent damage to the device.  
11. Freescale’s Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow  
Temperature and Moisture Sensitivity Levels (MSL),  
Go to www.freescale.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts. (i.e.  
MC33xxxD enter 33xxx), and review parametrics.  
12. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board)  
temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.  
13. Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board (JESD51-3) horizontal.  
33291L  
Analog Integrated Circuit Device Data  
Freescale Semiconductor  
5
ELECTRICAL CHARACTERISTICS  
STATIC ELECTRICAL CHARACTERISTICS  
STATIC ELECTRICAL CHARACTERISTICS  
Table 4. Static Electrical Characteristics  
Characteristics noted under conditions 4.5 V VDD 5.5 V, 9.0 V VPWR 16 V, -40°C TA 125°C, unless otherwise noted.  
Typical values noted reflect the approximate value with VBAT = 13 V, TA = 25°C.  
Characteristic  
Symbol  
Min  
Typ  
Max  
Unit  
POWER INPUT  
Supply Voltage Range  
V
Quasi-Functional (14)  
Fully Operational  
V
5.5  
9.0  
9.0  
PWR(QF)  
V
V
26.5  
PWR(FO)  
Supply Current (All Outputs ON, I  
= 0.5 A)  
1.0  
1.0  
1.0  
32  
0.8  
2.0  
2.5  
2.5  
36  
mA  
μA  
μA  
V
OUT  
PWR(ON)  
PWR(ON)  
Sleep State Supply Current at RST 0.2 V  
and/or V  
< 0.5 V  
DD  
I
DD  
Sleep State Output Leakage Current (Per Output, RST = 0 V)  
I
PWR(SS)  
Overvoltage Shutdown  
V
28  
0.2  
4.5  
OV  
OV(HYS)  
Overvoltage Shutdown Hysteresis (15)  
Logic Supply Voltage  
V
1.5  
5.5  
V
V
V
DD  
Logic Supply Current (16)  
I
DD  
RST 0.7 V  
1.0  
4.0  
25  
mA  
DD  
RST 0.5 V  
μA  
Logic Supply Undervoltage Lockout Threshold (17)  
V
2.5  
3.5  
V
(UVLO)  
DD  
POWER OUTPUT  
Drain-to-Source ON Resistance (I  
= 0.5 A, T - 25°C)  
Ω
OUT  
OUT  
J
RDS(ON)  
V
V
V
= 5.5 V  
= 9.0 V  
= 13 V  
2.0  
1.6  
1.4  
PWR  
PWR  
PWR  
1.2  
1.1  
Drain-to-Source ON Resistance (I  
= 0.5 A, T - 150°C)  
Ω
J
RDS(ON)  
V
V
V
= 5.5 V  
= 9.0 V  
= 13 V  
3.0  
2.0  
1.6  
PWR  
PWR  
PWR  
1.2  
1.0  
Output Self-Limiting Current  
Outputs Programmed ON, V  
I
A
V
OUT(LIM)  
= 0.6 V  
1.0  
2.0  
3.0  
OUT  
DD  
Output Fault Detect Threshold (18)  
Output Programmed OFF  
V
OUTth(F)  
2.5  
30  
3.0  
50  
3.5  
Output OFF Open Load Detect Current (19)  
μA  
I
OCO  
Output Programmed OFF, V  
= 0.6 V  
100  
OUT  
DD  
Notes  
14. SPI inputs and outputs operational. Fault status reporting may not be fully operational within this voltage range. Outputs remain  
operational somewhat below this V range, but R will increase, causing power dissipation to increase. Outputs will re-  
PWR  
DS(ON)  
establish their instructed state following a V  
interruption as long as V  
remains non-interrupted.  
PWR  
DD  
15. This parameter is guaranteed by design, but it is not production tested.  
16. Measured with the RST pin held at a logic high state. Outputs can be OFF or ON or in any combination thereof.  
17. Device incorporates a power-ON reset function. For V  
reset and all outputs are disabled.  
less than the Undervoltage Lockout Threshold voltage, all data registers are  
DD  
18. Output Fault Detect Threshold with outputs programmed OFF. Output fault detect thresholds are the same for output opens and shorts.  
19. Output OFF Open Load Detect Current is the current required to flow through the load for the purpose of detecting the existence of an  
open load condition when the specific output is commanded to be OFF.  
33291L  
Analog Integrated Circuit Device Data  
Freescale Semiconductor  
6
ELECTRICAL CHARACTERISTICS  
STATIC ELECTRICAL CHARACTERISTICS  
Table 4. Static Electrical Characteristics (continued)  
Characteristics noted under conditions 4.5 V VDD 5.5 V, 9.0 V VPWR 16 V, -40°C TA 125°C, unless otherwise noted.  
Typical values noted reflect the approximate value with VBAT = 13 V, TA = 25°C.  
Characteristic  
Symbol  
Min  
Typ  
Max  
Unit  
Output Clamp Voltage  
2.0 mA < I < 200 mA  
V
V
OK  
45  
53  
65  
OUT  
Output Leakage Current (V  
< 2.0 V) (20)  
μA  
°C  
°C  
I
-25  
155  
0
25  
DD  
OUT(LKG)  
Overtemperature Shutdown (Outputs OFF) (21)  
Overtemperature Shutdown Hysteresis (21)  
DIGITAL INTERFACE  
T
180  
10  
LIM  
LIM(HYS)  
T
20  
Input Logic High Voltage (22)  
V
V
0.7  
0
1.0  
0.2  
500  
20  
20  
20  
50  
25  
V
V
IH  
IL  
DD  
DD  
Input Logic Low Voltage (22)  
Input Logic Threshold Hysteresis (SCLK, RST, and SFPD) (23)  
V
50  
0
100  
10  
10  
10  
25  
10  
mV  
μA  
μA  
μA  
μA  
μA  
V
I(HYS)  
SI Pull-Up Current (SI = 0 V)  
I
SI  
CS Pull-Up Current (CS = 0 V)  
I
0
CS  
SCLK Pull-Down Current (SCLK = 5.0 V)  
RST Pull-Down Current (RST = 5.0 V)  
SFPD Pull-Down Current (SFPD = 5.0 V)  
I
0
SCLK  
I
5.0  
5.0  
RST  
I
SFPD  
SO High-State Output Voltage (I  
= 1.0 mA)  
V
V
-0.4 V  
V
- 0.2 V  
DD  
OH  
SOH  
DD  
SO Low-State Output Voltage (I = -1.6 mA)  
OL  
V
-10  
0.2  
0
0.4  
10  
12  
20  
V
SOL  
SO Tri-State Leakage Current (CS = 0.7 VDD, 0 V < V  
< V  
)
DD  
I
μA  
pF  
pF  
SO  
SOT  
Input Capacitance (0 V < V  
< 5.5 V) (24)  
C
DD  
IN  
SO Tn-State Capacitance (0 V < V < 5.5 V) (25)  
C
DD  
SOT  
Notes  
20. Output leakage current measured with the output OFF and at 16 V.  
21. This parameter is guaranteed by design, but it is not production tested.  
22. Upper and lower logic threshold voltage levels apply to SI, CS, SCLK, RST, and SFPD inputs.  
23. Hysteresis is characterized, but it is not production tested.  
24. Input capacitance of SI CS, SCLK, RST, and SFPD for 0 V < V < 5.5 V. This parameter is guaranteed by design, but it is not production  
DD  
tested.  
25. Tri-state capacitance of SO for 0 V < V  
< 5.5 V. This parameter is guaranteed by design, but it is not production tested.  
DD  
33291L  
Analog Integrated Circuit Device Data  
Freescale Semiconductor  
7
ELECTRICAL CHARACTERISTICS  
DYNAMIC ELECTRICAL CHARACTERISTICS  
DYNAMIC ELECTRICAL CHARACTERISTICS  
Table 5. Dynamic Electrical Characteristics  
Characteristics noted under conditions 4.5 V VDD 5.5 V, 9.0 V VPWR 16 V, -40°C TA 125°C, unless otherwise noted.  
Typical values noted reflect the approximate parameter mean at TA = 25°C under nominal conditions, unless otherwise noted.  
Characteristic  
Symbol  
Min  
Typ  
Max  
Unit  
POWER OUTPUT TIMING  
Output Rise Time (V  
PWR  
= 13 V, R = 26 Ω) (26)  
t
r
0.4  
0.4  
1.0  
1.0  
5.0  
5.0  
15  
20  
20  
50  
50  
μs  
μs  
μs  
μs  
μs  
L
Output Fall Time (V  
= 13 V, R = 26 Ω) (26)  
t
f
PWR  
L
Output Turn-ON Delay Time (V  
= 13 V, R = 26 Ω) (27)  
t
PWR  
L
dly(on)  
Output Turn-OFF Delay Time (V  
= 13 V, R = 26 Ω) (28)  
t
15  
PWR  
L
dly(off)  
Output Short Fault Disable Report Delay (29)  
t
dly(sf)  
SFPD = 0.2 x V  
DD  
70  
70  
150  
150  
250  
250  
Output OFF Fault Report Delay (30)  
t
μs  
dly(off)  
SFPD = 0.2 x V  
DD  
DIGITAL INTERFACE TIMING  
(31)  
Required Low State Duration for RST (V < 0.2 V  
)
DD  
t
50  
50  
50  
25  
25  
25  
25  
167  
167  
167  
83  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
IL  
w(RST)  
Falling Edge of CS to Rising Edge of SCLK (Required Setup Time)  
Falling Edge of SCLK to Rising Edge of CS (Required for Setup Time)  
SI to Falling Edge of SCLK (Required for Setup Time)  
t
lead  
t
lag  
t
SI(su)  
Falling Edge of SCLK to SI (Required for Hold Time)  
t
83  
SI(hold)  
SO Rise Time (C = 200 pF)  
L
t
50  
r(SO)  
SO Fall Time (C = 200 pF)  
L
t
50  
f(SO)  
SI, CS, SCLK, Incoming Signal Rise Time (32)  
t
50  
r(SI)  
SI, CS, SCLK, Incoming Signal Fall Time (32)  
t
50  
f(SI)  
Time from Falling Edge of CS to SO Low Impedance (33)  
Time from Rising Edge of CS to SO High Impedance (34)  
Time from Rising Edge of SCLK to SO Data Valid (35)  
t
110  
110  
SO(en)  
t
SO(dis)  
t
valid  
0.2 V  
SO 0.8 V , C = 200 pF  
DD L  
65  
105  
DD  
Notes  
26. Output Rise and Fall time respectively measured across a 26 Ω resistive load at 10% to 90% and 90% to 10% voltage points.  
27. Output Turn-ON Delay time measured from 50% rising edge of CS to 90% of Output OFF voltage (V  
) with R = 26 Ω resistive load.  
PWR  
L
28. Output Turn-OFF Delay time measured from 50% rising edge of CS to 10% of Output OFF voltage (V  
) with R = 26 Ω resistive load.  
PWR  
L
29. Propagation time of Short Fault Disable Report measured from 50% rising edge of CS to 10% Output OFF voltage (V  
), V  
=
PWR  
PWR  
6.0 V and SFPD = 2.0 x V  
.
DD  
30. Output OFF Fault Report Delay measured from 50% rising edge of CS to 10% rising edge of Output OFF voltage (V  
31. RST Low duration measured with outputs enabled and going to OFF or disabled condition.  
).  
PWR  
32. Rise and Fall time of incoming SI, CS, and SCLK signals suggested for design consideration to prevent the occurrence of double pulsing.  
33. Time required for output status data to be available for use at the SO pin.  
34. Time required for output status data to be terminated at the SO pin.  
35. Time required to obtain valid data out from SO following the rise of SCLK. See Figure 6, page 9.  
33291L  
Analog Integrated Circuit Device Data  
8
Freescale Semiconductor  
ELECTRICAL CHARACTERISTICS  
ELECTRICAL PERFORMANCE CURVES  
ELECTRICAL PERFORMANCE CURVES  
tR(SI)  
tF(SI)  
< 50 ns  
50%  
< 50 ns  
0.2 V  
V
= 5.0 V  
DD  
5.0 V  
0.7 V  
DD  
SCLK  
DD  
0
V
t
OH  
DLY(LH)  
0.7 V  
DD  
33291L  
Under  
Test  
SCLK  
SO  
0.2 V  
t
SO  
(Low-to-High)  
DD  
V
V
OL  
tR(SO)  
tF(SO)  
C
= 200 pF  
L
VALID  
SO  
OH  
0.7 V  
(High-to-Low)  
DD  
0.2 V  
DD  
V
t
OL  
DLY(HL)  
SO (Low-to-High) is for an output with internal conditions such that  
the low-to-high transition of CS causes the SO output to switch from  
high to low.  
C represents the total capacitance of the test fixture and probe.  
L
Figure 4. Valid Data Delay Time and  
Valid Time Test Circuit  
Figure 6. Valid Data Delay Time and  
Valid Time Waveforms  
t
t
R(SI)  
< 50 ns  
F(SI)  
< 50 ns  
CS  
SO  
V
= 5.0 V  
V
= 2.5 V  
DD  
Pull-Up  
5.0 V  
0
90%  
V
0.7 DD  
10%  
0.2 V  
DD  
t
t
SO(EN)  
90%  
SO(DIS)  
VTri-State  
R = 1.0 kΩ  
L
(High-to-Low)  
33291L  
Under  
Test  
SO  
CS  
10%  
SO(DIS)  
tSO(dis  
VOH  
C
= 20 pF  
t
t
L
SO(EN)  
10%  
90%  
SO  
(Low-to-High)  
VTri-State  
1. SO (high-to-low) waveform is for SO output with internal conditions such  
that SO output is low except when an output is disabled as a result of de-  
tecting a circuit fault with CS in a High Logic state; e.g., open load.  
2. SO (low-to-high) waveform is for SO output with internal conditions such  
that SO output is high except when an output is disabled as a result of de-  
tecting a circuit fault with CS in a High Logic state; e.g., shortened load.  
CL represents the total capacitance of the test fixture and probe.  
Figure 5. Enable and Disable Time Test Circuit  
Figure 7. Enable and Disable Time Waveforms  
33291L  
Analog Integrated Circuit Device Data  
Freescale Semiconductor  
9
ELECTRICAL CHARACTERISTICS  
ELECTRICAL PERFORMANCE CURVES  
t
t
F(SI)  
R(SI)  
< 50 ns  
< 50 ns  
90%  
5.0 V  
V
= 5.0 V  
V
= 14 V  
PWR  
DD  
50%  
CS  
10%  
0
t
DLY(OFF)  
14 V  
R = 26 Ω  
L
Output Voltage  
Waveform 1  
10%  
33291L  
Under  
Test  
V
OL  
CS  
Output  
14 V  
C
L
Output Voltage  
Waveform 2  
90%  
V
OL  
t
DLY(ON)  
1. t  
DLY(ON)  
and T  
are turn-ON and turn-OFF propagation delay  
DLY(OFF)  
times.  
2. Turn-OFF is an output programmed from an ON to an OFF state.  
3. Turn-ON is an output programmed from and OFF to an ON state.  
C represents the total capacitance of the test fixture and probe.  
L
Figure 8. Switching Time Test Circuit  
Figure 10. Turn-On/-Off Waveforms  
t
t
F(SI)  
V
= 5.0 V  
V
= 11 V  
R(SI)  
DD  
PWR  
< 50 ns  
50%  
< 50 ns  
5.0 V  
0
90%  
10%  
CS  
Ι
= 2.0 Α  
L
(Ουτπυτ ΟΝ)  
33291L  
Under  
Output Voltage  
Waveform  
V
V
= 11 V  
OFF  
Output  
CS  
50%  
Test  
= 5.0 V  
ON  
C = 20 pF  
L
t
PDLY(OFF)  
50%  
I
O(CL)  
Output Current  
Waveform  
0
1. t  
PDLY(OFF)  
is the output fault unlatch disable propagation delay time re-  
C represents the total capacitance of the test fixture and probe.  
L
quired to correctly report an output fault after CS rises. It represents an  
output commanded ON while having an existing output short (overcurrent)  
to supply.  
Figure 9. Output Fault Unlatch Disable  
Delay Test Circuit  
2. The SFPD pin < 0.2 V.  
Figure 11. Output Fault Unlatch Disable  
Delay Waveforms  
33291L  
Analog Integrated Circuit Device Data  
Freescale Semiconductor  
10  
FUNCTIONAL DESCRIPTION  
INTRODUCTION  
FUNCTIONAL DESCRIPTION  
INTRODUCTION  
The 33291L was conceived, specified, designed, and  
developed for automotive applications. It is an eight-output  
low-side power switch having 8-bit serial control. The 33291L  
incorporates SMARTMOS technology having CMOS logic,  
bipolar/MOS analog circuitry, and independent state of the  
art double diffused MOS (DMOS) power output transistors.  
Many benefits are realized as a direct result of using this  
mixed technology. A simplified block diagram delineates  
33291L in Figure 2.  
MC68HCXX  
33291  
Microcontroller  
MOSI  
MISO  
SI  
Shift Register  
Shift Register  
SO  
SCLK  
Receive  
Buffer  
To  
Where bipolar devices require considerable control  
current for their operation, structured MOS devices, since  
they are voltage controlled, require only transient gate  
charging current affording a significant decrease in power  
consumption. The CMOS capability of the SMARTMOS  
process allows significant amounts of logic to be  
Logic  
RST  
CS  
Parallel  
Ports  
Figure 12. SPI Interface with Microcontroller  
economically incorporated into the monolithic design.  
Additionally, the bipolar/MOS analog circuits embedded  
within the updrain power DMOS output transistors monitor  
and provide fast, independent protection control functions for  
each individual output. All outputs have internal 45 V at 0.5 A  
independent output voltage clamps to provide fast inductive  
turn-off and transient protection.  
The circuit can also be used in a variety of other  
applications in the computer, telecommunications, and  
industrial fields. It is parametrically specified over an input  
battery/supply range of 9.0 V to 16 V but is designed to  
operate over a considerably wider range of 5.5 V to 26.5 V.  
The design incorporates the use of logic level MOSFETs as  
output devices. These MOSFETs are sufficiently turned ON  
with a gate voltage of less than 5.0 V, thus eliminating the  
need for an internal charge pump. Each output is identically  
sized and independent in operation. The efficiency of each  
output transistor is such that at room temperature with as little  
as 9.0 V supply (VPWR), the maximum RDS(ON) of an output  
at room temperature is 1.2 Ω (0.9 Ω typical) and increases to  
only 2.0 Ω as VPWR is decreased to 5.5 V.  
The 33291L uses high-efficiency updrain power DMOS  
output transistors exhibiting very low room temperature  
drain-to-source ON resistance values (RDS(ON) 1.0 Ω at  
13 V VPWR) and dense CMOS control logic. Operational bias  
currents of less than 2.0 mA (1.0 mA typical) with any  
combination of outputs ON are the result of using this mixed  
technology and would not be possible with bipolar structures.  
To accomplish a comparable functional feature set using a  
bipolar structure approach would result in a device requiring  
hundreds of milliamperes of internal bias and control current.  
This would represent a very large amount of power to be  
consumed by the device itself and not available for load use.  
All inputs are compatible with 5.0 V CMOS logic levels,  
incorporating negative or inverted logic. Whenever an input is  
programmed to a logic low state (<1.0 V) the corresponding  
low side switched output being controlled will be active low  
and turned ON. Conversely, whenever an input is  
During operation, the 33291L functions as an eight output  
serial switch serving as a microcontroller (MCU) bus  
expander and buffer with fault management and fault  
reporting features. In doing so, the device directly relieves the  
MCU of the fault management functions. The 33291L directly  
relieves the MCU of the fault management functions. The  
33291L directly interfaces to an MCU, operating at system  
clock serial frequencies in excess of 3.0 MHz. It uses a  
Synchronous Peripheral Interface (SPI) for control and  
diagnostic readout. Figure 12 illustrates the basic SPI  
configuration between an MCU and one 33291L.  
programmed to a logic high state (>3.0 V), the output being  
controlled will be high and turned OFF.  
One main advantage of the 33291L is the serial port.  
When coupled to an MCU, it receives ON/OFF commands  
from the MCU and in return transmits the drain status of the  
device’s output switches. Many devices can be daisy-  
chained together, forming a larger system, as illustrated in  
Figure 13, page 12.  
Note In this example, only one dedicated MCU parallel  
port (aside from the required SPI) is required for chip select  
to control 32 possible loads.  
33291L  
Analog Integrated Circuit Device Data  
Freescale Semiconductor  
11  
FUNCTIONAL DESCRIPTION  
INTRODUCTION  
SCLK  
Parallel Port  
CS  
SO  
SCLK  
SI  
CS  
SO  
SCLK  
SI  
CS  
SO  
SCLK  
SI  
CS  
SO  
SCLK  
SI  
MISO  
IRQ  
MC68XX  
Microcontroller  
SPI  
33291  
33291  
33291  
33291  
8 Outputs  
8 Outputs  
8 Outputs  
8 Outputs  
MOSI  
Figure 13. 33291L SPI System Daisy Chain  
Multiple 33291L devices can also be controlled in a  
parallel input fashion using SPI, illustrated in Figure 14. This  
figure shows a possible 24 loads being controlled by only  
three dedicated parallel MCU ports used for chip select.  
master; however, not at the same time. Only when the master  
is not communicating can a slave assume the mastership and  
communicate. MCU master control is switched through the  
use of the slave select (SS) pin of the MCUs. A master will  
become a slave when it detects a logic low state on its SS pin.  
These basic examples make the 33291L very attractive for  
applications where a large number of loads require efficient  
control. To this end, the popular Synchronous Serial  
Peripheral Interface (SPI) protocol is incorporated to  
communicate efficiently with the MCU.  
33291  
MOSI  
SI  
8 Outputs  
SCLK  
SCLK  
CS  
MC68XX  
Microcontroller  
SPI  
SPI SYSTEM ATTRIBUTES  
The SPI system is flexible enough to communicate directly  
with numerous standard peripherals and MCUs available  
from Motorola and other semiconductor manufacturers. SPI  
reduces the number of pins necessary for input/output (I/O)  
on the 33291L. It also offers an easy means of expanding the  
I/O function using few MCU pins. The SPI system of  
33291  
8 Outputs  
SI  
SCLK  
A0  
Parallel  
A1  
CS  
Ports  
A2  
communication consists of the MCU transmitting, in return it  
receives one data-bit of information per system clock cycle.  
33291  
Data bits of information are simultaneously transmitted by  
one pin, Master Out Serial In (MOSI), and received by  
another pin, Master In Serial Out (MISO), of the MCU.  
8 Outputs  
SI  
SCLK  
Some features of SPI are as follows:  
CS  
• Full duplex, three-wire synchronous data transfer  
• Each microcontroller can be a master or a slave  
• Provides write collision flag protection  
• Provides end of message interrupt flag  
• Four I/Os associated with SPI (MOSI, MISO, SCLK, SS)  
Figure 14. Parallel Input SPI Control  
Figure 15, page 13, illustrates a basic method of  
controlling multiple 33291L devices using two MCUs. A  
system can have only one master MCU at any given instant  
of time and one or more slave MCUs. Master control of the  
system must pass from one MCU to the other in an orderly  
manner. The master MCU supplies the system clock signal  
(top MCU designated the master); the lower MCU being the  
slave. It is possible to have a system with more than one  
Drawbacks to SPI are as follows:  
• An MCU is required for efficient operational control  
• In contrast to parallel input control it is slower at performing  
pulse width modulating (PWM) functions.  
33291L  
Analog Integrated Circuit Device Data  
Freescale Semiconductor  
12  
FUNCTIONAL DESCRIPTION  
FUNCTIONAL PIN DESCRIPTION  
MC68XX  
Microcontroller  
SPI  
(Master)  
33291  
CS  
SCLK  
B0  
B1  
A0  
A1  
A2  
Parallel  
Ports  
8 Outputs  
8 Outputs  
8 Outputs  
8-Bit  
SO  
SI  
SCLK  
MISO  
MOSI  
8-Bit  
V
DD  
33291  
SS  
CS  
SCLK  
8-Bit  
SO  
MC68XX  
Microcontroller  
SPI  
SI  
(Alternate Master)  
Parallel  
Ports  
B0  
B1  
A0  
A1  
A2  
33291  
CS  
SCLK  
MISO  
MOSI  
SCLK  
8-Bit  
SO  
8-Bit  
V
SI  
DD  
SS  
Figure 15. Multiple MCU SPI Control  
FUNCTIONAL PIN DESCRIPTION  
absolutely necessary, the SCLK pin be kept in a low logic  
state as long as the device is not accessed (CS in logic high  
state). When CS is in a logic high state, signals at the SCLK  
and SI pins are ignored and SO is tri-stated (high  
impedance). See the Data Transfer Timing diagram in  
Figure 17, page 16.  
CHIP SELECT (CS)  
The 33291L receives its MCU communication through the  
CS pin. Whenever this pin is in a logic low state, data can be  
transferred from the MCU to the 33291L by way of the SI pin  
and from the 33291L to the MCU through the SO pin.  
Clocked-in data from the MCU is transferred from the 33291L  
Shift register and latched into the power outputs on the rising  
edge of the CS signal. On the falling edge of the CS signal,  
drain status information is transferred from the power outputs  
then loaded into the Shift register of the device. The CS pin  
also controls the output driver of the serial output (SO) pin.  
Whenever the CS pin goes to a logic low state, the SO pin  
output driver is enabled allowing information to be transferred  
from the 33291L to the MCU. To avoid data corruption or the  
generation of spurious data, it is essential the high-to-low  
transition of the CS signal occur only when SCLK is in a logic  
low state.  
SERIAL INSTRUCTION (SI)  
This pin is for the input of serial instruction (SI) data. SI is  
read on the falling edge of SCLK. A logic high state present  
on this pin when the SCLK signal rises will program a specific  
output OFF. In turn, CS pin turns OFF the specific output on  
the rising edge of the CS signal. Conversely, a logic low state  
present on the SI pin will program the output ON, In turn, the  
pin turns ON the specific output on the rising edge of the CS  
signal.  
To program the eight outputs of the 33291L ON or OFF, an  
8-bit serial stream of data is required to be synchronously  
entered into the SI pin starting with Output 7, followed by  
Output 6, Output 5, and so on, to Output 0. Referring to  
Figure 17, the DO bit is the most significant bit (MSB)  
corresponding to Output 7. For each rise of the SCLK signal,  
with CS held in a logic low state, a data-bit instruction (ON or  
OFF) is synchronously loaded into the Shift register per the  
data-bit SI state. The Shift register is full after eight bits of  
information have been entered. To preserve data integrity,  
care should be taken to not transition SI as SCLK transitions  
from a low-to-high logic state.  
SYSTEM CLOCK (SCLK)  
The system clock (SCLK) pin clocks the internal shift  
registers of the 33291L. The serial input (SI) pin accepts data  
into the Input Shift register on the falling edge of the SCLK  
signal while the serial output (SO) pin shifts data information  
out of the SO line driver on the rising edge of the SCLK signal.  
False clocking of the Shift register must be avoided to  
guarantee validity of data. It is essential the SCLK pin be in a  
logic low state whenever the chip select bar (CS) pin makes  
any transition. For this reason, it is recommended, though not  
33291L  
Analog Integrated Circuit Device Data  
Freescale Semiconductor  
13  
FUNCTIONAL DESCRIPTION  
FUNCTIONAL PIN DESCRIPTION  
A simple power ON reset delay of the system can be  
programmed through the use of an RC network comprised of  
a shunt capacitor from the RST pin to Ground and a resistor  
to VDD, illustrated in Figure 16. Care should be exercised  
ensuring proper discharge of the capacitor. Careful attention  
eliminates adverse delay of the RST and damage of the MCU  
if it pulls the Reset line low, thereby accomplishing  
initialization for turn ON delay. It may be easier to incorporate  
delay into the software program and use a parallel port pin of  
the MCU to control the 33291L RST pin.  
SERIAL OUTPUT (SO)  
The serial output (SO) pin is the tri-stateable output from  
the Shift register. The SO pin remains in a high impedance  
state until the CS pin goes to a logic low state. The SO data  
reports the drain status, either high or low relative to the  
previous command word. The SO pin changes state on the  
rising edge of SCLK and reads out on the falling edge of  
SCLK. When an output is OFF and not faulted, the  
corresponding SO data-bit is a high state. When an output is  
ON, and there is no fault, the corresponding data-bit on the  
SO pin will be a low logic state. The SI/SO shifting of data  
follows a first-in-first-out (FIFO) protocol with both input and  
output words transferring the MSB first. Referring to  
Figure 17, the DO bit is the MSB corresponding to Output 7  
relative to the previous command word. The SO pin is not  
affected by the status of the RST pin.  
VDD  
+
RDLY  
20 μA  
Reset  
MCU  
Reset  
RESET (RST)  
C
DLY  
The 33291L Reset (RST) pin is active low. It is used to  
clear the SPI Shift register. In doing so, all output switches  
are set at OFF. With the device in a system with an MCU,  
upon initial system power-up, the MCU holds the RST pin of  
the device in a logic low state, ensuring all outputs to be OFF  
until both the VDD and VPWR pin voltages are adequate for  
predictable operation. After the 33291L is reset, the MCU is  
ready to assert system control with all output switches initially  
OFF.  
33291  
Figure 16. Power ON Reset  
SHORT FAULT PROTECT DISABLE (SFPD)  
The Short Fault Protect Disable (SFPD) pin is used to  
prevent the outputs from latching-off due to an overcurrent  
condition. This feature provides control of incandescent lamp  
loads where in-rush currents exceed the device’s analog  
current limits. Essentially the SFPD pin determines whether  
the 33291L output(s) will instantly shut down upon sensing an  
output short or remain ON in a current limiting mode of  
operation until the output short is removed or thermal  
shutdown is reached. If the SFPD pin is tied to VDD = 5.0 V  
the 33291L output(s) will remain ON in a current limited mode  
of operation upon encountering a load short to supply or  
overcurrent condition. When the SFPD pin is grounded, a  
short circuit will immediately shut down only the output  
affected. Other outputs not having a fault condition will  
operate normally. The short circuit operation is addressed in  
more detail later.  
If the VPWR pin of the 33291L experiences a low voltage,  
following normal operation, the MCU should pull the RST pin  
low to shut down the outputs and clear the input data register.  
The RST pin is active low and has an internal pull-down  
incorporated to ensure operational predictability should the  
external pull-down of the MCU open circuit. The internal pull-  
down is only 25 μA, affording safe and easy interfacing to the  
MCU. The RST pin of the 33291L should be pulled to a logic  
low state for a duration of at least 250 ns to ensure reliable a  
reset.  
33291L  
Analog Integrated Circuit Device Data  
Freescale Semiconductor  
14  
FUNCTIONAL DESCRIPTION  
application requires lower power dissipation or the added  
capability of switching higher currents.  
POWER CONSUMPTION  
The 33291L has extremely low power consumption in both  
the operating and standby modes. In the standby, or Sleep,  
mode, with VDD 2.0 V, the current consumed by the VPWR  
pin is less than 25 μA. In the operating mode, the current  
drawn by the VDD pin is less than 4.0 mA (1.0 mA typical)  
while the current drawn at the VPWR pin is 2.0 mA maximum  
(1.0 mA typical). During normal operation, turning outputs  
ON increases IPWR by only 20 μA per output. Each output  
experiencing a soft short (overcurrent conditions just under  
the current limit) adds 0.5 mA to the IPWR current  
Performance of parallel operation results in a  
corresponding decrease in RDS(ON) while the Output OFF  
Open Load Detect Currents and the Output Current Limits  
increase correspondingly (by a factor of eight if all outputs are  
paralleled). Less than 125 mΩ RDS(ON) at 25°C with current  
limiting of 8 A to 24 A will result if all outputs are paralleled  
together. There will be no change in the overvoltage detect or  
the OFF output threshold voltage range. The advantage of  
paralleling outputs within the same 33291L affords the  
existence of minimal RDS(ON) and output clamp voltage  
variation between outputs.  
PARALLELING OF OUTPUTS  
Typically, the variation of RDS(ON) between outputs of the  
same device is less than 0.5 percent. The variation in clamp  
voltages, potentially affecting dynamic current sharing, is less  
than five percent. Paralleling outputs from two or more  
different devices is possible, but it is not recommended.  
There is no guarantee the RDS(ON) and clamp voltage of the  
two devices will match. System level thermal design analysis  
and verification should be conducted whenever paralleling  
outputs, particularly where different devices are involved.  
Using MOSFETs as output switches permits connecting  
any combination of outputs together. RDS(ON) of MOSFETs  
have an inherent positive temperature coefficient providing  
balanced current sharing between outputs without  
destructive operation (bipolar outputs could not be paralleled  
in this fashion as thermal run-away would likely occur). The  
device can even be operated with all outputs tied together.  
This mode of operation may be desirable in the event the  
33291L  
Analog Integrated Circuit Device Data  
Freescale Semiconductor  
15  
FUNCTIONAL DESCRIPTION  
Figure 17. Data Transfer Timing  
33291L  
Analog Integrated Circuit Device Data  
Freescale Semiconductor  
16  
FUNCTIONAL DESCRIPTION  
With the exception of the Overvoltage Fault, all of these  
faults are output specific. Overtemperature Detect, Output  
OFF Open Detect, and Output Short Detect are dedicated to  
each output separately such that the outputs are independent  
in operation. A VPWR Overvoltage Detect is of a global nature,  
causing all outputs to be turned OFF.  
FAULT LOGIC OPERATION  
INTRODUCTION  
The MCU can perform a parity check of the fault logic  
operation by comparing the command 8-bit word to the status  
8-bit word. Assume after system reset, the MCU first sends  
an 8-bit command word to the 33291L. This word is called  
Command Word 1. Each output to be turned ON will have its  
corresponding data bit low. Refer to the data transfer timing  
illustration in Figure 17.  
OVERTEMPERATURE FAULT  
Patent pending Overtemperature Detect and shutdown  
circuits are specifically incorporated for each individual  
output. The shutdown following an Overtemperature  
condition is independent of the system clock or any other  
logic signal. Each independent output shuts down at 155°C  
to 185°C. When an output shuts down due to an  
Overtemperature Fault, no other outputs are affected. The  
MCU recognizes the fault since the output was commanded  
to be ON and the status word indicates it is OFF. A maximum  
hysteresis of 20°C ensures an adequate time delay between  
output turn OFF and recovery. This avoids a very rapid turn  
ON and turn OFF of the device around the Overtemperature  
threshold. When the temperature falls below the recovery  
level for the Overtemperature Fault, the device will turn ON  
only if the Command Word during the next write cycle  
indicates the output should be turned ON.  
As Command Word 1 is being written into the Shift register  
of the 33291L, a status word is being simultaneously written  
and received by the MCU. However, the word being received  
by the MCU is the status of the previous write word to the  
33291L, Status Word 0. If the command word of the MCU is  
written a second time (Command Word 2 = Command Word  
1), the word received by the MCU, Status Word 2, is the  
status of Command Word 1. The timing diagram illustrated in  
Figure 17 depicts this operation. Status Word 2 is then  
compared with Command Word 1. The MCU will Exclusive  
OR Status Word 2 with Command Word 1 to determine if the  
two words are identical. If the two words are identical, no  
faults exist. The timing between the two write words must be  
greater than 100 μs to receive proper drain status. The  
system data bus integrity may be tested by writing two like  
words to the 33291L within a few microseconds of each  
other.  
OVERVOLTAGE FAULT  
An Overvoltage condition on the VPWR pin causes the  
33291L to shut down all outputs until the overvoltage  
condition is removed and the device is re-programmed by the  
SPI. The overvoltage threshold on the VPWR pin is specified  
as 28 V to 36 V with 1.0 V typical hysteresis. Following the  
overvoltage condition, the next write cycle sends the SO pin  
the hexadecimal word $FF (all ones), indicating all outputs  
are turned OFF. In this way, potentially dangerous timing  
problems are avoided and the MCU reset routine ensures an  
orderly startup of the loads. The 33291L does not detect an  
overvoltage on the VDD pin. Other external circuitry, such as  
the Motorola 33161 Universal Voltage Monitor, is necessary  
to accomplish this function.  
INITIAL SYSTEM SETUP TIMING  
The MCU can monitor two kinds of faults:  
1. Communication errors on the data bus  
2. Actual faults of the output loads  
After initial system startup or reset, the MCU will write one  
word to the 33291L. If the word is repeated within  
approximately five microseconds of the first word, the word  
received by the MCU, at the end of the repeated word, serves  
as a confirmation of data bus integrity (1). At startup, the  
33291L will take 25 μs to 100 μs before a repeat of the first  
word should be repeated at least 100 μs later to verify the  
status of the outputs.  
OUTPUT OFF OPEN LOAD FAULT  
The SO of the 33291L will indicate any one of four faults.  
The four possible faults are:  
An Output OFF Open Load Fault is the detection and  
reporting of an open load when the corresponding output is  
disabled (input bit programmed to a logic high state). To  
understand the operation of the Open Load Fault detect  
circuit, see Figure 18. The Output OFF Open Load Fault is  
detected by comparing the drain voltage of the specific  
MOSFET output to an internally generated reference. Each  
output has one dedicated comparator for this purpose.  
1. Overtemperature  
2. Output OFF Open Fault  
3. Short Fault (overcurrent)  
4. VPWR Overvoltage Fault  
33291L  
Analog Integrated Circuit Device Data  
Freescale Semiconductor  
17  
FUNCTIONAL DESCRIPTION  
SHORTED LOAD FAULT  
A short load, or overcurrent fault can be caused by any  
output being shorted directly to supply, or an output  
experiencing a current greater than the current limit.  
33291  
V
PWR  
Low = Fault  
There are three safety circuits progressively in operation  
during load short conditions providing system protection.  
They are as follows:  
R
L
MOSFET OFF  
+
Output  
1. The output current of the device is monitored in an  
analog fashion using a SENSEFET approach and  
current limited.  
μ
50  
A
2. The output current of the device is sensed by  
monitoring the MOSFET drain voltage.  
V
Thres  
2.5 V to 3.5 V  
3. The output thermal limit of the device is sensed and  
when attained causes only the specific faulted output  
to be latched OFF, allowing all remaining outputs to  
operate normally.  
Figure 18. Output OFF Open Load Fault  
An Output OFF Open Load Fault is indicates when the  
output voltage is less than the Output Threshold Voltage  
(VThres) of 0.6 to 0.8 x VDD. Since the 33291L outputs function  
as switches, during normal operation, each MOSFET output  
should either be completely turned ON or OFF. By design,  
the threshold voltage was selected to be between the ON and  
OFF voltage of the MOSFET. During normal operation, the  
ON state VDS voltage of the MOSFET is less than the  
threshold voltage and the OFF state VDS voltage is greater  
than the threshold voltage. This design approach affords  
using the same threshold comparator for Output Open Load  
Detect in the OFF state and Short Circuit Detect in the ON  
state. (See Figure 19 for an understanding of the Short  
Circuit Detect circuit.) With VDD = 5.0 V, an OFF state output  
voltage of less than 3.0 V will be detected as an Output OFF  
Open Load Fault while voltages greater than 4.0 V will not be  
detected as a fault.  
All three protection mechanisms are incorporated in their  
output, affording robust independent output operation.  
The analog current limit circuit is always active and  
monitors the output drain current. An overcurrent condition  
causes the gate control circuitry to reduce the gate-to-source  
voltage imposed on the output MOSFET, re-establishing the  
load current in compliance with current limit (1.0 A to 3.0 A)  
range. The time required for the current limit circuitry to act is  
less than 20 μs. Therefore, currents higher than 1.0 A to  
3.0 A will never be seen for more than 20 μs (a typical  
duration is 10 μs). If the current of an output attempts to  
exceed the predetermined limit of 1.0 A to 3.0 A (2.0 A  
nominal), the VDS voltage will exceed the VThres voltage and  
the overcurrent comparator will be tripped as shown in  
Figure 19.  
The 33291L has an internal pull-down current source of  
50 μA, illustrated in Figure 18, page 18, between the  
33291  
MOSFET drain and ground. This current source prevents the  
output from floating up to VPWR if there is an open load or  
internal wire bond failure. The internal comparator compares  
the drain voltage with a reference voltage, VThres (0.6 to 0.8 x  
VDD). If the output voltage is less than this reference voltage,  
the 33291L will declare the condition to be an open load fault.  
V
PWR  
High = Fault  
R
L
MOSFET ON  
+
Output  
Digital  
V
During output switching, especially with capacitive loads,  
a false output OFF Open Load Fault may be triggered. To  
prevent this false fault from being reported, an internal fault  
filter in the range of 25 μs to 100 μs is incorporated. The  
duration in which a false fault may be reported is a function of  
the load impedance (RL,CL,LL), RDS(ON), and COUT of the  
MOSFET as well as the supply voltage (VPWR). The rising  
edge of CS triggers a built-in fault delay timer which must  
time out (25 μs or 100 μs) before the fault comparator is  
enabled to detect at faulted threshold. The circuit  
+
Analog  
ref  
V
Thres  
2.5 to 3.5 V  
Figure 19. Short Circuit Detect and  
Analog Current Limiting Circuit  
automatically returns to normal operation once the condition  
causing the Open Load Fault is removed.  
The status of SFPD determines whether the 33291L will  
shut down immediately or continue to operate in an analog  
current limited mode until either the short circuit (overcurrent)  
condition is removed or thermal shutdown is reached.  
33291L  
Analog Integrated Circuit Device Data  
Freescale Semiconductor  
18  
FUNCTIONAL DESCRIPTION  
Grounding the SFPD pin will enable the short fault  
protection shutdown circuitry. Consider a load short (output  
short to supply) occurring on an output before, during, and  
after output turn ON. When the CS signal rises to the high  
logic state, the corresponding output is turned ON and a  
delay timer is activated. The duration of the delay timer is  
70 μs to 250 μs. If the short circuit takes place before the  
output is turned ON, the delay experienced is the entire 70 μs  
to 250 μs followed by shutdown. If the short occurs during the  
delay time, the shutdown still occurs after the delay time has  
elapsed. However, if the short circuit occurs after the delay  
time, shutdown is immediate (within 20 μs after sensing). The  
purpose of the delay timer is to prevent false faults from being  
reported when switching capacitive loads.  
the SFPD pin should be. Usually if at least one load is, say an  
incandescent lamp, the in-rush current on that input will be  
milliseconds in duration. Therefore, setting SFPD at 5.0 V will  
prevent shutdown of the output due to the in-rush current.  
The system relies only on the overtemperature shutdown to  
protect the outputs and the loads. The 33291L was designed  
to switch GE194 incandescent lamps (or equivalents) with  
the SFPD pin in a grounded state. Considerably larger lamps  
can be switched with the SFPD pin held in a high logic state.  
Sometimes both a delay period greater than 70 μs to  
250 μs (current limiting of the output) followed by an  
immediate overcurrent shutdown is necessary. This can be  
accomplished by programming the SFPD pin to 5.0 V for the  
extended delay period, allowing the outputs to remain ON in  
a current limited mode, then grounding it to accomplish the  
immediate shutdown after a period of time. Additional  
external circuitry is required to implement this type of  
function. An MCU parallel output port can be devoted to  
controlling the SFPD voltage during and after the delay  
period; this is often a much better method. In either case,  
care should be taken to execute the SFPD start-up routine  
every time startup or reset occurs.  
If the SFPD pin is at 5.0 V (or VDD), an output will not be  
disabled when an overcurrent is detected. The specific output  
will, within 5.0 μs to 10 μs of encountering the short circuit, go  
into an analog current limited mode. This feature is especially  
useful when switching incandescent lamp loads, where high  
in-rush currents experienced during startup last for 10 ms to  
20 ms.  
Each output of the 33291L has its own overcurrent  
shutdown circuitry. Overtemperature faults and overvoltage  
faults are not affected by the SFPD pin’s state.  
UNDERVOLTAGE SHUTDOWN  
An undervoltage VDD condition will result in the global  
shutdown of all outputs. The undervoltage threshold is  
between 2.5 V and 3.5 V. When VDD goes below the  
threshold, all outputs are turned OFF and the Serial Output  
data register is reset to indicate the same.  
Both load current sensing and output voltage sensing are  
incorporated for Short Fault detection with actual detection  
occurring slightly after the onset of current limit. The current  
limit circuitry incorporates a SENSEFET approach to  
measure the total drain current. This calls for the current  
through a small number of cells in the power MOSFET to be  
measured and the result multiplied by a constant, giving the  
total current. Whereas an output shutdown circuitry  
An undervoltage condition at the VPWR pin will not cause  
output shutdown and reset. When VPWR is between 5.5 V  
and 9.0 V, the outputs will operate per the command word.  
However, the status as reported by the SO pin may not be  
accurate below 9.0 V VPWR. Proper operation at VPWR  
voltages below 5.5 V are not be guaranteed.  
measures the drain-to-source voltage, shutting down the  
output if its threshold (VTHRES) will be exceeded.  
Short fault detection is accomplished by sensing the  
output voltage and comparing it to VThres. The lowest VThres  
requires a voltage of 2.5 V to be sensed. For an enabled  
output, with VDD = 5.0 0.5 V, an output voltage in excess of  
3.5 V will be detected as a short (overcurrent condition), while  
voltages less than 2.5 V will not be detected as shorts.  
DECIPHERING FAULT TYPE  
The 33291L SO pin can be used to determine what kind of  
system fault has occurred. With eight outputs having open  
load, overcurrent, overtemperature, and overvoltage faults, a  
total of 25 different faults are possible. The SO status word  
received by the MCU will be compared with the word sent to  
the 33291L during the previous write cycle. For a specific  
output, if the SO bit compares with the corresponding SI bit  
of the previous word, the output is operating normal with no  
fault. Only when the SO bit and previous word SI bit differ is  
there a fault indicated. If the two words are not the same, the  
MCU should be programmed to determine which output or  
outputs are faulted.  
OVERCURRENT RECOVERY  
If the SFPD pin is in a high logic state, the circuit returns to  
normal operation automatically after the short circuit is  
removed (unless thermal shutdown has occurred).  
If the SFPD pin is grounded and overcurrent shutdown  
occurs, removing the short circuit will result in the output  
remaining OFF until the next write cycle. If the short circuit is  
not removed, the output will turn ON for the delay time (70 μs  
to 250 μs) and then turn OFF for every write cycle  
commanding a turn ON.  
If for a specific output the initial SI command bit were logic  
high, the output would be programmed to be off; if upon the  
next command word being entered, a logic low came back on  
SO, for that specific output’s corresponding bit an output-off  
open-load fault would be indicated. The resulting SO bit for  
that specific output would be different from that entered  
during the previous word for that SI bit, indicating the fault.  
SFPD PIN VOLTAGE SELECTION  
Since the voltage condition of the SFPD pin controls the  
activation of the short fault protection (i.e., shutdown) mode  
equally for all eight outputs, the load having the longest  
duration of in-rush current determines what voltage (state)  
33291L  
Analog Integrated Circuit Device Data  
Freescale Semiconductor  
19  
FUNCTIONAL DESCRIPTION  
The eight output-off open-load faults are therefore most  
easily detected.  
Drain-to-Source Clamp  
Voltage (VCL = 65 V)  
If for a specific output the initial SI command bit were a  
logic low, when calling for the output to be programmed on,  
the next word command entered into the corresponding bit  
returns with a logic high on SO. An output overcurrent fault  
would be indicated. An overcurrent fault is always reported by  
the SO output and is independent of the logic state existing  
on the SFPD pin. When the SFPD pin is in a logic high state,  
an overcurrent condition will be reported on the SO pin.  
However, limiting output current is in effect and the output is  
permitted to operate if the overcurrent condition does not  
drive output into an overtemperature fault. An  
Drain Voltage  
Clamp Energy  
Drain Current  
(ID = 0.5 A)  
(E = I x V x t)  
J
A
CL  
VPWR  
Drain-to-Source ON  
Voltage (V  
)
Current  
DS(ON)  
Area (I )  
overtemperature fault will shut down the specific output  
effected for the duration of the overtemperature condition.  
A
Time  
GND  
Overcurrent and overtemperature faults are often related.  
Turning the effected output switches OFF and waiting for  
some time to allow the output to cool down should make  
these types of faults go away. Soft overcurrent faults can  
sometimes be determined over hard short faults and  
overtemperature faults by observing the time required for the  
device to recover. However, in general overcurrent and  
overtemperature faults cannot be differentiated in normal  
application usage.  
Figure 20. Output Voltage Clamping  
THERMAL CHARACTERIZATION  
THERMAL MODEL  
Logic functions take up a very small area of the die and  
generate negligible power. In contrast, the output transistors  
take up most of the die area and are the primary contributors  
of power generation. The thermal model illustrated in  
Figure 21, page 21, was developed for the 33291L mounted  
on a typical PC board. The model is accurate for both steady  
state and transient thermal conditions. The components Rd0  
through Rd7 represent the steady state thermal resistance of  
the silicon die for transistor outputs 0 through 7, while Cd0  
through Cd7 represent the corresponding thermal  
An advantage of the synchronous serial output is multiple  
faults can be detected with only one (SO) pin being used for  
fault status reporting.  
If VPWR experiences an overvoltage condition, all outputs  
will immediately be turned OFF and remain latched OFF. A  
new command word is required to turn the outputs back ON  
following an overvoltage condition.  
capacitance of the silicone die translator outputs and plastic.  
The device area and die thickness determine the values of  
these specific components.  
Output Voltage Clamping  
Each output of the 33291L incorporates an internal voltage  
clamp to provide fast turn-off and transient protection of the  
output. Each clamp independently limits the drain-to-source  
voltage to 53 V at drain currents of 0.5 A and keeps the  
output transistors from avalanching by causing the transient  
energy to be dissipated in the linear mode (see Figure 20).  
The total energy clamped (EJ) can be calculated by  
multiplying the current area under the current curve (IA) times  
the clamp voltage (VCL) times the duration the clamp is active  
(t).  
The thermal impedance of the package from the internal  
mounting flag to the outside environment is represented by  
the terms Rpkg and Cpkg. The steady state thermal resistance  
of leads and the PC board make up the steady state package  
thermal resistance, Rpkg. The thermal capacitance of the  
package is made up of the combined capacitance of the flag  
and the PC board. The mode compound was not modeled as  
a specific component but it is factored into the other overall  
component values.  
The battery voltage in the thermal model represents the  
ambient temperature the device and PC board are subjected  
to. The IPWR current source represents the total power  
dissipation and is calculated by totalling the power dissipation  
of each individual output transistor. This is easily  
accomplished by knowing RDS(ON) and load current of the  
individual outputs.  
Characterization of the output clamps, using a single pulse  
non-repetitive method at 0.5 A, indicates the maximum  
energy to be 50 mJ at 150°C junction temperature per output.  
Very satisfactory steady state and transient results are  
experienced with this thermal model. Tests indicate the  
model accuracy to have less than 10 percent error. Output  
interaction with an adjacent output is believed to be the main  
contributor to the thermal inaccuracy. Tests indicate little or  
no detectable thermal effects caused by distant output  
transistors isolated by one or more other outputs. Tests were  
33291L  
Analog Integrated Circuit Device Data  
Freescale Semiconductor  
20  
FUNCTIONAL DESCRIPTION  
conducted with the device mounted on a typical PC board  
placed horizontally in a 33 cubic inch still air enclosure. The  
PC board was made of FR4 material measuring 2.5 by  
2.5 inches, having double-sided circuit traces of 1.0 ounce  
copper soldered to each device pin. The board temperature  
was measured with thermal couple soldered to the board  
surface one inch away from the center of the device. The  
ambient temperature of the enclosure was measured with a  
second thermal couple located over the center of one inch  
distance from device.  
The junction-to-ambient temperature resistance was found to  
be 40°C/W with a single output active (34°C/W with all  
outputs dissipating equal power 0 and the thermal resistance  
from junction-to-PC board (Rjunction-board) to be 30°C/W  
(board temperature, measure one inch from device center).  
The junction-to-heatsink lead resistance was found again to  
approximate 10°C/W. Devoting additional PC board metal  
around the heatsinking pins for this package improved the  
Rpkg from 33° to 31°C/W.  
The total power dissipation available is dependent on the  
number of outputs enabled at any one time. At 25°C the  
RDS(ON) in 450 mΩ with a coefficient of 6500 ppm/°C. For the  
junction temperature to remain below 150°C, the maximum  
available power dissipation must decrease as the ambient  
temperature increases. Figure 24 depicts the per output limit  
of current at ambient temperatures necessary when one,  
four, or eight outputs are enable ON. Figure 23 illustrates  
how the RDS(ON) output value is affected by junction  
temperature.  
THERMAL PERFORMANCE  
Figure 21 illustrates the worst case thermal component  
parameters values for the 33291L in the 24-lead SOIC wide  
body surface mount package. Pins 5, 6, 7, 8, 17, 18, 19, and  
20 of the package were connected directly to the lead frame  
flag. The parameter values indicated take into account  
adjacent output combinations. The characterization was  
conducted over power dissipation levels of 0.7 W to 17 W.  
Junction Temperature Node  
V
- T (C°)  
D
D
(Volts represent Die Surface Temperature)  
Output 0  
Output 1  
Output 2  
Output 6  
Output 7  
C
C
C
C
C
d7  
R
R
R
R
R
d7  
d0  
d1  
d2  
d6  
d0  
d1  
d2  
d6  
Flag Temperature Node  
I
(Steady State or Transient)  
PWR  
(1.0 A = 1.0 W of Device Power Dissipation)  
R
= R  
leads  
+ R  
C
= C  
+ C  
flag PC Board  
pkg  
PC Board  
pkg  
Ambient Temperature Node  
= T (C°)  
C
(F)*  
R
(Ω)*  
C
pkg  
(F)*  
Rdx  
(Ω)*  
dx  
pkg  
V
Package  
A
A
(1.0 V = 1°C Ambient Temperature)  
24-Lead  
SOIC  
7.0  
0.002  
33  
0.15  
* Ω = °C/W, F = W s/°C, I  
= W, and V = °C  
A
PWR  
Figure 21. Thermal Model (Electrical Equivalent)  
33291L  
Analog Integrated Circuit Device Data  
Freescale Semiconductor  
21  
FUNCTIONAL DESCRIPTION  
3.0  
2.5  
2.0  
1 Output ON (40°C/W)  
R
1 Output ON (37°C/W)  
RDS(on)@150°C=0.8:  
@ 150°C=0.8Ω  
T =150°C  
J
DS(ON)  
2.5  
2.0  
TJ =150°C  
4 Outputs ON (35°C/W)  
1.5  
1.0  
4 Outputs ON (32°C/W)  
1.5  
1.0  
8 Outputs ON (34°C/W)  
8 Outputs ON (31°C/W)  
0.5  
0
0.5  
0
-50 -25  
0
25  
50 75 100 125 150  
-50 -25  
0
25  
50 75 100 125 150  
TA Ambient Temperature (C°)  
TA, Ambient Temperature (C°)  
Figure 23. Maximum SOP Package Steady State Output  
Current vs. Ambient Temperature  
Figure 22. Maximum DIP Package Steady State Output  
Current vs. Ambient Temperature  
1.6  
VPWR = 13 V  
1.5  
1.4  
1.3  
1.2  
1.1  
1.0  
0.9  
V
DD = 5.0 V  
I
OUT = 0.5 A  
-50 -25  
0
25  
50 75 100 125 150  
TJ Junction Temperature (°C)  
Figure 24. Maximum Output ON Resistance vs. Junction  
Temperature  
33291L  
Analog Integrated Circuit Device Data  
Freescale Semiconductor  
22  
PACKAGING  
PACKAGE DIMENSIONS  
PACKAGING  
PACKAGE DIMENSIONS  
For the most current package revision, visit www.freescale.com and perform a keyword search using the “98A” listed below.  
DW SUFFIX  
EG SUFFIX (PB-FREE)  
20-PIN  
98ASB42344B  
ISSUE G  
For the most current package revision, visit www.freescale.com and perform a keyword search using the “98A” listed below.  
33291L  
Analog Integrated Circuit Device Data  
Freescale Semiconductor  
23  
PACKAGING  
PACKAGE DIMENSIONS  
DW SUFFIX  
EG SUFFIX (PB-FREE)  
20-PIN  
98ASB42344B  
ISSUE G  
33291L  
Analog Integrated Circuit Device Data  
Freescale Semiconductor  
24  
REVISION HISTORY  
PACKAGE DIMENSIONS  
REVISION HISTORY  
REVISION  
DATE  
DESCRIPTION OF CHANGES  
• Implemented Revision History page  
• Converted to Freescale format  
8/2006  
3.0  
• Added EPP prefix Z to EG suffix device  
• Removed MC33291LEG/R2 and replaced with MCZ33291LEG/R2 in the Ordering  
Information block  
• Removed Peak Package Reflow Temperature During Reflow (solder reflow) parameter  
from Maximum ratings on page page 5. Added note with instructions to obtain this  
information from www.freescale.com.  
7/2008  
9/2008  
4.0  
5.0  
• Corrected RDS(ON) in Static Electrical Table to reflect an earlier version of the  
document which inadvertantly was changed.  
33291L  
Analog Integrated Circuit Device Data  
Freescale Semiconductor  
25  
How to Reach Us:  
Home Page:  
www.freescale.com  
RoHS-compliant and/or Pb-free versions of Freescale products have the functionality  
and electrical characteristics of their non-RoHS-compliant and/or non-Pb-free  
counterparts. For further information, see http://www.freescale.com or contact your  
Freescale sales representative.  
Web Support:  
http://www.freescale.com/support  
USA/Europe or Locations Not Listed:  
Freescale Semiconductor, Inc.  
Technical Information Center, EL516  
2100 East Elliot Road  
For information on Freescale’s Environmental Products program, go to http://  
www.freescale.com/epp.  
Tempe, Arizona 85284  
+1-800-521-6274 or +1-480-768-2130  
www.freescale.com/support  
Europe, Middle East, and Africa:  
Freescale Halbleiter Deutschland GmbH  
Technical Information Center  
Schatzbogen 7  
81829 Muenchen, Germany  
+44 1296 380 456 (English)  
+46 8 52200080 (English)  
+49 89 92103 559 (German)  
+33 1 69 35 48 48 (French)  
www.freescale.com/support  
Information in this document is provided solely to enable system and software  
implementers to use Freescale Semiconductor products. There are no express or  
implied copyright licenses granted hereunder to design or fabricate any integrated  
circuits or integrated circuits based on the information in this document.  
Freescale Semiconductor reserves the right to make changes without further notice to  
any products herein. Freescale Semiconductor makes no warranty, representation or  
guarantee regarding the suitability of its products for any particular purpose, nor does  
Freescale Semiconductor assume any liability arising out of the application or use of any  
product or circuit, and specifically disclaims any and all liability, including without  
limitation consequential or incidental damages. “Typical” parameters that may be  
provided in Freescale Semiconductor data sheets and/or specifications can and do vary  
in different applications and actual performance may vary over time. All operating  
parameters, including “Typicals”, must be validated for each customer application by  
customer’s technical experts. Freescale Semiconductor does not convey any license  
under its patent rights nor the rights of others. Freescale Semiconductor products are  
not designed, intended, or authorized for use as components in systems intended for  
surgical implant into the body, or other applications intended to support or sustain life,  
or for any other application in which the failure of the Freescale Semiconductor product  
could create a situation where personal injury or death may occur. Should Buyer  
purchase or use Freescale Semiconductor products for any such unintended or  
unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and  
its officers, employees, subsidiaries, affiliates, and distributors harmless against all  
claims, costs, damages, and expenses, and reasonable attorney fees arising out of,  
directly or indirectly, any claim of personal injury or death associated with such  
unintended or unauthorized use, even if such claim alleges that Freescale  
Japan:  
Freescale Semiconductor Japan Ltd.  
Headquarters  
ARCO Tower 15F  
1-8-1, Shimo-Meguro, Meguro-ku,  
Tokyo 153-0064  
Japan  
0120 191014 or +81 3 5437 9125  
support.japan@freescale.com  
Asia/Pacific:  
Freescale Semiconductor Hong Kong Ltd.  
Technical Information Center  
2 Dai King Street  
Tai Po Industrial Estate  
Tai Po, N.T., Hong Kong  
+800 2666 8080  
support.asia@freescale.com  
For Literature Requests Only:  
Freescale Semiconductor Literature Distribution Center  
P.O. Box 5405  
Semiconductor was negligent regarding the design or manufacture of the part.  
Denver, Colorado 80217  
Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc.  
All other product or service names are the property of their respective owners.  
1-800-441-2447 or 303-675-2140  
Fax: 303-675-2150  
© Freescale Semiconductor, Inc., 2007 - 2008. All rights reserved.  
LDCForFreescaleSemiconductor@hibbertgroup.com  
MC33291L  
Rev. 5.0  
9/2008  

相关型号:

MC33293

QUAD LOW SIDE SWITCH
MOTOROLA

MC33293AT

QUAD LOW SIDE SWITCH
MOTOROLA

MC33293ATV

QUAD LOW SIDE SWITCH
MOTOROLA

MC33293T

SPECIALTY INTERFACE CIRCUIT, PZFM15
MOTOROLA

MC33295T

SPECIALTY INTERFACE CIRCUIT, PZFM15
MOTOROLA

MC33298

Eight Output Switch with Serial Peripheral Interface I/O
FREESCALE

MC33298DW

OCTAL SERIAL SWITCH (SPI Input/Output)
MOTOROLA

MC33298DW

Eight Output Switch with Serial Peripheral Interface I/O
FREESCALE

MC33298DW/R2

Eight Output Switch with Serial Peripheral Interface I/O
FREESCALE

MC33298DWR2

Eight Output Switch with Serial Peripheral Interface I/O
FREESCALE

MC33298P

OCTAL SERIAL SWITCH (SPI Input/Output)
MOTOROLA

MC33298_08

Eight Output Switch with Serial Peripheral Interface I/O
FREESCALE