LM555_12 [FAIRCHILD]

Single Timer;
LM555_12
型号: LM555_12
厂家: FAIRCHILD SEMICONDUCTOR    FAIRCHILD SEMICONDUCTOR
描述:

Single Timer

文件: 总13页 (文件大小:194K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
www.fairchildsemi.com  
LM555  
Single Timer  
Features  
Description  
• High Current Drive Capability (200mA)  
• Adjustable Duty Cycle  
• Temperature Stability of 0.005%/C  
• Timing From Sec to Hours  
The LM555 is a highly stable controller capable of produc-  
ing accurate timing pulses. With a monostable operation, the  
time delay is controlled by one external resistor and one  
capacitor. With an astable operation, the frequency and duty  
cycle are accurately controlled by two external resistors and  
one capacitor.  
• Turn off Time Less Than 2Sec  
Applications  
8-DIP  
• Precision Timing  
• Pulse Generation  
• Time Delay Generation  
• Sequential Timing  
1
8-SOIC  
1
Internal Block Diagram  
R
R
R
1
8
7
6
5
Vcc  
GND  
Comp.  
Discharging Tr.  
2
Trigger  
Discharge  
Threshold  
OutPut  
Stage  
3
Output  
F/F  
Comp.  
Control  
Voltage  
4
Reset  
Vref  
Rev. 1.0.5  
©2012 Fairchild Semiconductor Corporation  
LM555  
Absolute Maximum Ratings (T = 25C)  
A
Parameter  
Symbol  
Value  
16  
Unit  
V
Supply Voltage  
V
CC  
Lead Temperature (Soldering 10sec)  
Power Dissipation  
T
300  
C  
LEAD  
P
600  
mW  
C  
D
Operating Temperature Range (LM555)  
Storage Temperature Range  
T
0 ~ +70  
-65 ~ +150  
OPR  
T
C  
STG  
2
LM555  
Electrical Characteristics  
(T = 25C, V  
= 5 ~ 15V, unless otherwise specified)  
A
CC  
Parameter  
Symbol  
Conditions  
Min.  
Typ. Max.  
Unit  
Supply Voltage  
V
-
4.5  
-
3
16  
6
V
CC  
V
V
= 5V, R =   
-
-
mA  
mA  
CC  
CC  
L
Supply Current (Low Stable) (Note1)  
I
CC  
= 15V, R =   
7.5  
15  
L
Timing Error (Monostable)  
Initial Accuracy (Note2)  
Drift with Temperature (Note4)  
Drift with Supply Voltage (Note4)  
ACCUR  
t/T  
-
-
1.0  
50  
0.1  
3.0  
0.5  
%
ppm/C  
%/V  
R = 1kto100k  
C = 0.1F  
A
t/V  
CC  
Timing Error (Astable)  
Intial Accuracy (Note2)  
Drift with Temperature (Note4)  
Drift with Supply Voltage (Note4)  
ACCUR  
t/T  
R = 1kto 100k  
2.25  
150  
0.3  
-
%
ppm/C  
%/V  
A
C = 0.1F  
t/V  
CC  
V
V
V
V
= 15V  
= 5V  
9.0  
2.6  
-
10.0  
3.33  
10.0  
3.33  
0.1  
11.0  
4.0  
-
V
V
CC  
CC  
CC  
CC  
Control Voltage  
V
C
= 15V  
= 5V  
V
Threshold Voltage  
Threshold Current (Note3)  
Trigger Voltage  
V
TH  
-
-
V
I
-
-
0.25  
2.2  
5.6  
2.0  
1.0  
0.4  
A  
V
TH  
V
V
V
= 5V  
= 15V  
= 0V  
1.1  
4.5  
1.67  
5
CC  
CC  
TR  
V
TR  
V
Trigger Current  
Reset Voltage  
Reset Current  
I
0.01  
0.7  
A  
V
TR  
V
RST  
RST  
-
-
0.4  
I
0.1  
mA  
V
= 15V  
CC  
I
I
= 10mA  
= 50mA  
-
-
0.06  
0.3  
0.25  
0.75  
V
V
SINK  
SINK  
Low Output Voltage  
High Output Voltage  
V
OL  
V
= 5V  
= 5mA  
CC  
0.05  
0.35  
V
I
SINK  
V
= 15V  
CC  
I
I
= 200mA  
= 100mA  
12.5  
-
V
V
SOURCE  
SOURCE  
12.75 13.3  
V
OH  
V
= 5V  
CC  
2.75  
3.3  
-
V
I
= 100mA  
SOURCE  
Rise Time of Output (Note4)  
Fall Time of Output (Note4)  
Discharge Leakage Current  
t
-
-
-
-
-
-
100  
100  
20  
-
-
ns  
ns  
nA  
R
t
F
I
100  
LKG  
Notes:  
1. When the output is high, the supply current is typically 1mA less than at V  
CC  
= 5V.  
2. Tested at V  
CC  
= 5.0V and V  
= 15V.  
CC  
3. This will determine the maximum value of R + R for 15V operation, the max. total R = 20M, and for 5V operation, the max.  
A
B
total R = 6.7M  
4. These parameters, although guaranteed, are not 100% tested in production.  
3
LM555  
Application Information  
Table 1 below is the basic operating table of 555 timer:  
Table 1. Basic Operating Table  
Threshold Voltage  
Trigger Voltage  
Discharging Tr.  
(PIN 7)  
Reset(PIN 4)  
Output(PIN 3)  
(V )(PIN 6)  
th  
(V )(PIN 2)  
tr  
Don't care  
Don't care  
Low  
High  
High  
High  
Low  
Low  
-
ON  
ON  
-
V
> 2Vcc / 3  
V
> 2Vcc / 3  
th  
th  
Vcc / 3 < V < 2 Vcc / 3 Vcc / 3 < V < 2 Vcc / 3  
th  
th  
V
< Vcc / 3  
V
th  
< Vcc / 3  
High  
OFF  
th  
When the low signal input is applied to the reset terminal, the timer output remains low regardless of the threshold voltage or  
the trigger voltage. Only when the high signal is applied to the reset terminal, the timer's output changes according to  
threshold voltage and trigger voltage.  
When the threshold voltage exceeds 2/3 of the supply voltage while the timer output is high, the timer's internal discharge Tr.  
turns on, lowering the threshold voltage to below 1/3 of the supply voltage. During this time, the timer output is maintained  
low. Later, if a low signal is applied to the trigger voltage so that it becomes 1/3 of the supply voltage, the timer's internal  
discharge Tr. turns off, increasing the threshold voltage and driving the timer output again at high.  
1. Monostable Operation  
+Vcc  
102  
R
A
4
8
101  
100  
RESET  
Vcc  
Trigger  
7
6
DISCH  
TRIG  
OUT  
2
3
THRES  
CONT  
10-1  
10-2  
10-3  
C1  
5
GND  
R
C2  
L
1
10-5  
10-4  
10-3  
10-2  
10-1  
100  
101  
102  
Time Delay(s)  
Figure 2. Resistance and Capacitance vs.  
Time delay(t )  
Figure 1. Monostable Circuit  
d
Figure 3. Waveforms of Monostable Operation  
4
LM555  
Figure 1 illustrates a monostable circuit. In this mode, the timer generates a fixed pulse whenever the trigger voltage falls  
below Vcc/3. When the trigger pulse voltage applied to the #2 pin falls below Vcc/3 while the timer output is low, the timer's  
internal flip-flop turns the discharging Tr. off and causes the timer output to become high by charging the external capacitor C1  
and setting the flip-flop output at the same time.  
The voltage across the external capacitor C1, V increases exponentially with the time constant t=R *C and reaches 2Vcc/3  
C1  
A
at td=1.1R *C. Hence, capacitor C1 is charged through resistor R . The greater the time constant R C, the longer it takes  
A
A
A
for the V to reach 2Vcc/3. In other words, the time constant R C controls the output pulse width.  
C1  
A
When the applied voltage to the capacitor C1 reaches 2Vcc/3, the comparator on the trigger terminal resets the flip-flop,  
turning the discharging Tr. on. At this time, C1 begins to discharge and the timer output converts to low.  
In this way, the timer operating in the monostable repeats the above process. Figure 2 shows the time constant relationship  
based on R and C. Figure 3 shows the general waveforms during the monostable operation.  
A
It must be noted that, for a normal operation, the trigger pulse voltage needs to maintain a minimum of Vcc/3 before the timer  
output turns low. That is, although the output remains unaffected even if a different trigger pulse is applied while the output is  
high, it may be affected and the waveform does not operate properly if the trigger pulse voltage at the end of the output pulse  
remains at below Vcc/3. Figure 4 shows such a timer output abnormality.  
Figure 4. Waveforms of Monostable Operation (abnormal)  
2. Astable Operation  
+Vcc  
100  
(RA+2RB)  
R
A
10  
1
4
8
RESET  
Vcc  
7
6
DISCH  
TRIG  
OUT  
2
3
R
B
0.1  
THRES  
CONT  
0.01  
1E-3  
C1  
5
GND  
R
L
C2  
1
100m  
1
10  
100  
1k  
10k  
100k  
Frequency(Hz)  
Figure 6. Capacitance and Resistance vs. Frequency  
Figure 5. Astable Circuit  
5
LM555  
Figure 7. Waveforms of Astable Operation  
An astable timer operation is achieved by adding resistor R to Figure 1 and configuring as shown on Figure 5. In the astable  
B
operation, the trigger terminal and the threshold terminal are connected so that a self-trigger is formed, operating as a multi  
vibrator. When the timer output is high, its internal discharging Tr. turns off and the V increases by exponential  
C1  
function with the time constant (R +R )*C.  
A
B
When the V , or the threshold voltage, reaches 2Vcc/3, the comparator output on the trigger terminal becomes high,  
C1  
resetting the F/F and causing the timer output to become low. This in turn turns on the discharging Tr. and the C1 discharges  
through the discharging channel formed by R and the discharging Tr. When the V falls below Vcc/3, the comparator  
C1  
B
output on the trigger terminal becomes high and the timer output becomes high again. The discharging Tr. turns off and the  
rises again.  
V
C1  
In the above process, the section where the timer output is high is the time it takes for the V to rise from Vcc/3 to 2Vcc/3,  
C1  
and the section where the timer output is low is the time it takes for the V to drop from 2Vcc/3 to Vcc/3. When timer output  
C1  
is high, the equivalent circuit for charging capacitor C1 is as follows:  
RA  
RB  
Vcc  
C1  
Vc1(0-)=Vcc/3  
dv  
V
V0-  
c1  
cc  
------------- ------------------------------  
C
=
1  
2  
1
dt  
R + R  
A
B
V
0+= V  
3  
C1  
CC  
t
------------------------------------  
- –  
  
R + R C1  
2
3
A
B
CC  
--  
V
t= V  
1 –  
e
3  
C1  
Since the duration of the timer output high state(t ) is the amount of time it takes for the V (t) to reach 2Vcc/3,  
C1  
H
6
LM555  
t
  
H
------------------------------------  
- –  
R + R C1  
A
B
2
3
2
3
--  
--  
V
t=  
V
= V  
1 –  
e
4  
C1  
CC  
CC  
t
= C R + R In2 = 0.693R + R C  
5  
H
1
A
B
A
B
1
The equivalent circuit for discharging capacitor C1, when timer output is low is, as follows:  
RB  
C1  
VC1(0-)=2Vcc/3  
RD  
dv  
C1  
1
+ R  
-------------- ----------------------  
C
V
+
V
= 0  
6  
7  
1
C1  
dt  
R
A
B
t
------------------------------------  
-
R + R C1  
2
3
A
D
--  
t=  
V
C1  
e
CC  
Since the duration of the timer output low state(t ) is the amount of time it takes for the V (t) to reach Vcc/3,  
C1  
L
t
L
------------------------------------  
-
R + R C1  
1
3
2
3
A
D
--  
--  
V
=
V
8  
CC  
e
CC  
t
= C R + R In2 = 0.693R + R C  
9  
L
1
B
D
B
D
1
Since R is normally R >>R although related to the size of discharging Tr.,  
D
B
D
tL=0.693R C  
(10)  
B 1  
Consequently, if the timer operates in astable, the period is the same with  
'T=t +t =0.693(RA+R )C +0.693R C =0.693(R +2R )C ' because the period is the sum of the charge time and discharge  
H
L
B
1
B 1  
A
B
1
time. And since frequency is the reciprocal of the period, the following applies.  
1
T
1.44  
---  
---------------------------------------  
frequency,  
f =  
=
11  
R + 2R C  
A
B
1
3. Frequency divider  
By adjusting the length of the timing cycle, the basic circuit of Figure 1 can be made to operate as a frequency divider. Figure  
8. illustrates a divide-by-three circuit that makes use of the fact that retriggering cannot occur during the timing cycle.  
7
LM555  
Figure 8. Waveforms of Frequency Divider Operation  
4. Pulse Width Modulation  
The timer output waveform may be changed by modulating the control voltage applied to the timer's pin 5 and changing the  
reference of the timer's internal comparators. Figure 9 illustrates the pulse width modulation circuit.  
When the continuous trigger pulse train is applied in the monostable mode, the timer output width is modulated according to  
the signal applied to the control terminal. Sine wave as well as other waveforms may be applied as a signal to the control  
terminal. Figure 10 shows the example of pulse width modulation waveform.  
+Vcc  
R
A
4
8
RESET  
Vcc  
7
6
5
Trigger  
Output  
DISCH  
TRIG  
2
3
THRES  
CONT  
OUT  
Input  
C
GND  
1
Figure 9. Circuit for Pulse Width Modulation  
Figure 10. Waveforms of Pulse Width Modulation  
5. Pulse Position Modulation  
If the modulating signal is applied to the control terminal while the timer is connected for the astable operation as in Figure 11,  
the timer becomes a pulse position modulator.  
In the pulse position modulator, the reference of the timer's internal comparators is modulated which in turn modulates the  
timer output according to the modulation signal applied to the control terminal.  
Figure 12 illustrates a sine wave for modulation signal and the resulting output pulse position modulation : however, any wave  
shape could be used.  
8
LM555  
+Vcc  
R
R
A
4
8
Vcc  
RESET  
7
6
5
DISCH  
TRIG  
2
3
B
THRES  
CONT  
Output  
OUT  
Modulation  
C
GND  
1
Figure 12. Waveforms of pulse position modulation  
Figure 11. Circuit for Pulse Position Modulation  
6. Linear Ramp  
When the pull-up resistor RA in the monostable circuit shown in Figure 1 is replaced with constant current source, the V  
C1  
increases linearly, generating a linear ramp. Figure 13 shows the linear ramp generating circuit and Figure 14 illustrates the  
generated linear ramp waveforms.  
+Vcc  
R1  
R
E
4
8
RESET  
Vcc  
7
6
DISCH  
Q1  
TRIG  
OUT  
2
3
R2  
THRES  
CONT  
Output  
C1  
5
GND  
C2  
1
Figure 14. Waveforms of Linear Ramp  
Figure 13. Circuit for Linear Ramp  
In Figure 13, current source is created by PNP transistor Q1 and resistor R1, R2, and R .  
E
V
V  
CC  
R
E
--------------------------  
I
=
12  
C
E
Here, V  
E is  
R
2
---------------------  
V
= V  
+
V
13  
E
BE  
CC  
R
+ R  
1
2
For example, if Vcc=15V, R =20k, R1=5kW, R2=10k, and V =0.7V,  
BE  
E
V =0.7V+10V=10.7V  
E
Ic=(15-10.7)/20k=0.215mA  
9
LM555  
When the trigger starts in a timer configured as shown in Figure 13, the current flowing through capacitor C1 becomes a  
constant current generated by PNP transistor and resistors.  
Hence, the V is a linear ramp function as shown in Figure 14. The gradient S of the linear ramp function is defined as  
C
follows:  
V
p p  
T
----------------  
S =  
14  
Here the Vp-p is the peak-to-peak voltage.  
If the electric charge amount accumulated in the capacitor is divided by the capacitance, the V comes out as follows:  
C
V=Q/C  
(15)  
The above equation divided on both sides by T gives us  
V
T
Q T  
C
---  
-----------  
=
16  
and may be simplified into the following equation.  
S=I/C (17)  
In other words, the gradient of the linear ramp function appearing across the capacitor can be obtained by using the constant  
current flowing through the capacitor.  
If the constant current flow through the capacitor is 0.215mA and the capacitance is 0.02F, the gradient of the ramp function  
at both ends of the capacitor is S = 0.215m/0.022= 9.77V/ms.  
10  
LM555  
Mechanical Dimensions  
Package  
Dimensions in millimeters  
8-DIP  
.400 10.15  
A
.373 9.46  
[ ]  
.036 [0.9 TYP]  
(.092) [Ø2.337]  
PIN #1  
(.032) [R0.813]  
PIN #1  
.250 .005 [6.35 0.13]  
B
TOP VIEW  
OPTION 1  
TOP VIEW  
OPTION 2  
.070 1.78  
.310 .010 [7.87 0.25]  
[ ]  
.130 .005 [3.3 0.13]  
.045  
1.14  
.210 MAX  
[5.33]  
7° TYP  
7° TYP  
C
.015 MIN  
[0.38]  
.021 0.53  
.300  
.015 0.37  
[ ]  
.140 3.55  
[7.62]  
.125 [3.17]  
.001[.025]  
C
.100  
[2.54]  
.430 MAX  
[10.92]  
.060 MAX  
NOTES:  
[1.52]  
A. CONFORMS TO JEDEC REGISTRATION MS-001,  
VARIATIONS BA  
+.005  
+0.127  
-0.000  
.010  
0.254  
-.000  
[
]
B. CONTROLING DIMENSIONS ARE IN INCHES  
REFERENCE DIMENSIONS ARE IN MILLIMETERS  
C. DOES NOT INCLUDE MOLD FLASH OR PROTRUSIONS.  
MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED  
.010 INCHES OR 0.25MM.  
D. DOES NOT INCLUDE DAMBAR PROTRUSIONS.  
DAMBAR PROTRUSIONS SHALL NOT EXCEED  
.010 INCHES OR 0.25MM.  
E. DIMENSIONING AND TOLERANCING  
PER ASME Y14.5M-1994.  
N08EREVG  
11  
LM555  
Mechanical Dimensions (Continued)  
Package  
Dimensions in millimeters  
8-SOIC  
12  
LM555  
Ordering Information  
Product Number  
LM555CN  
Operating Temperature Range Package  
Packing Method  
Rail  
DIP 8L  
SOIC 8L  
SOIC 8L  
LM555CM  
0 ~ +70C  
Rail  
LM555CMX  
Tape & Reel  
DISCLAIMER  
FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY  
PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY  
LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER  
DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.  
LIFE SUPPORT POLICY  
FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES  
OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR  
CORPORATION. As used herein:  
1. Life support devices or systems are devices or systems  
which, (a) are intended for surgical implant into the body,  
or (b) support or sustain life, and (c) whose failure to  
perform when properly used in accordance with  
instructions for use provided in the labeling, can be  
reasonably expected to result in a significant injury of the  
user.  
2. A critical component in any component of a life support  
device or system whose failure to perform can be  
reasonably expected to cause the failure of the life support  
device or system, or to affect its safety or effectiveness.  
www.fairchildsemi.com  
9/25/12 0.0m 001  
Stock#DSxxxxxxxx  
2012 Fairchild Semiconductor Corporation  

相关型号:

LM556

Dual Timer
FAIRCHILD

LM556

Dual Timer
NSC

LM556

LM556 Dual Timer
TI

LM556-MIL

LM556-MIL Dual Timer
TI

LM556CIN

Analog Timer Circuit
ETC

LM556CJ/A+

Analog Timer Circuit
ETC

LM556CM

Dual Timer
FAIRCHILD

LM556CM

Dual Timer
NSC

LM556CM

Dual Timer
TI

LM556CM/NOPB

Dual Timer
TI

LM556CM/NOPB

IC DUAL PULSE; RECTANGULAR, TIMER, PDSO14, SOIC-14, Analog Waveform Generation Function
NSC

LM556CMX

Dual Timer
NSC