FDD45AN06LA0 [FAIRCHILD]
N-Channel PowerTrench MOSFET 60V, 22A, 45m; N沟道PowerTrench MOSFET的60V , 22A , 45米型号: | FDD45AN06LA0 |
厂家: | FAIRCHILD SEMICONDUCTOR |
描述: | N-Channel PowerTrench MOSFET 60V, 22A, 45m |
文件: | 总11页 (文件大小:222K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
February 2004
FDD45AN06LA0
N-Channel PowerTrench MOSFET
®
60V, 22A, 45mΩ
Features
Applications
•
•
•
•
•
•
rDS(ON) = 39mΩ (Typ.), VGS = 5V, ID = 22A
Qg(tot) = 8.3nC (Typ.), VGS = 5V
Low Miller Charge
•
•
•
•
•
•
•
Motor / Body Load Control
ABS Systems
Powertrain Management
Injection Systems
Low QRR Body Diode
UIS Capability (Single Pulse and Repetitive Pulse)
Qualified to AEC Q101
DC-DC converters and Off-line UPS
Distributed Power Architectures and VRMs
Primary Switch for 12V and 24V systems
Formerly developmental type 83535
DRAIN (FLANGE)
D
GATE
SOURCE
G
TO-252AA
FDD SERIES
S
MOSFET Maximum Ratings TC = 25°C unless otherwise noted
Symbol
VDSS
VGS
Parameter
Ratings
60
Units
Drain to Source Voltage
Gate to Source Voltage
Drain Current
V
V
±20
Continuous (TC = 25oC, VGS = 10V)
Continuous (TC = 25oC, VGS = 5V)
Continuous (TC = 100oC, VGS = 5V)
Continuous (TA = 25oC, VGS = 5V, RθJA = 52oC/W)
Pulsed
25
A
22
16
A
A
ID
5.2
A
Figure 4
15
A
EAS
Single Pulse Avalanche Energy (Note 1)
mJ
Power dissipation
Derate above 25oC
55
W
PD
0.37
W/oC
oC
TJ, TSTG
Operating and Storage Temperature
-55 to 175
Thermal Characteristics
RθJC
RθJA
RθJA
Thermal Resistance Junction to Case TO-252
2.73
100
52
oC/W
oC/W
oC/W
Thermal Resistance Junction to Ambient TO-252
Thermal Resistance Junction to Ambient TO-252, 1in2 copper pad area
This product has been designed to meet the extreme test conditions and environment demanded by the automotive industry. For a
copy of the requirements, see AEC Q101 at: http://www.aecouncil.com/
Reliability data can be found at: http://www.fairchildsemi.com/products/discrete/reliability/index.html.
All Fairchild Semiconductor products are manufactured, assembled and tested under ISO9000 and QS9000 quality systems
certification.
©2004 Fairchild Semiconductor Corporation
FDD45AN06LA0 Rev. A
Package Marking and Ordering Information
Device Marking
Device
Package
Reel Size
Tape Width
Quantity
FDD45AN06LA0
FDD45AN06LA0
TO-252AA
330mm
16mm
2500 units
Electrical Characteristics TC = 25°C unless otherwise noted
Symbol
Parameter
Test Conditions
Min
Typ
Max
Units
Off Characteristics
BVDSS
Drain to Source Breakdown Voltage
Zero Gate Voltage Drain Current
Gate to Source Leakage Current
ID = 250µA, VGS = 0V
60
-
-
-
-
-
-
V
V
DS = 50V
1
IDSS
µA
nA
VGS = 0V
TC = 150oC
-
250
±100
IGSS
VGS = ±20V
-
On Characteristics
VGS(TH)
Gate to Source Threshold Voltage
VGS = VDS, ID = 250µA
1
-
-
3
V
ID = 25A, VGS = 10V
0.031 0.036
0.039 0.045
I
I
D = 22A, VGS = 5V
D = 22A, VGS = 5V,
-
rDS(ON)
Drain to Source On Resistance
Ω
-
0.090 0.104
TJ = 175oC
Dynamic Characteristics
CISS
Input Capacitance
-
-
-
880
90
-
-
pF
pF
pF
nC
nC
nC
nC
nC
VDS = 25V, VGS = 0V,
f = 1MHz
COSS
CRSS
Qg(TOT)
Qg(TH)
Qgs
Output Capacitance
Reverse Transfer Capacitance
Total Gate Charge at 5V
Threshold Gate Charge
40
-
VGS = 0V to 5V
8.3
0.9
2.8
1.9
3.4
11
1.2
-
VGS = 0V to 1V
-
-
-
-
VDD = 30V
D = 22A
Ig = 1.0mA
Gate to Source Gate Charge
Gate Charge Threshold to Plateau
Gate to Drain “Miller” Charge
I
Qgs2
-
Qgd
-
Switching Characteristics (VGS = 5V)
tON
td(ON)
tr
Turn-On Time
Turn-On Delay Time
Rise Time
-
-
-
-
-
-
-
135
ns
ns
ns
ns
ns
ns
22
68
21
28
-
-
-
V
V
DD = 30V, ID = 22A
GS = 5V, RGS = 18Ω
td(OFF)
tf
Turn-Off Delay Time
Fall Time
-
-
tOFF
Turn-Off Time
73
Drain-Source Diode Characteristics
I
SD = 22A
-
-
-
-
-
-
-
-
1.25
1.0
33
V
V
VSD
Source to Drain Diode Voltage
ISD = 11A
trr
Reverse Recovery Time
ISD = 22A, dISD/dt = 100A/µs
ISD = 22A, dISD/dt = 100A/µs
ns
nC
QRR
Reverse Recovered Charge
25
Notes:
1: Starting T = 25°C, L = 90µH, I = 18A.
J
AS
©2004 Fairchild Semiconductor Corporation
FDD45AN06LA0 Rev. A
Typical Characteristics TC = 25°C unless otherwise noted
1.2
1.0
0.8
0.6
0.4
0.2
0
30
24
18
12
V
= 10V
GS
V
= 5V
GS
6
0
150
0
25
50
75
100
175
125
o
25
50
75
T , CASE TEMPERATURE ( C)
C
100
125
o
150
175
T
, CASE TEMPERATURE ( C)
C
Figure 1. Normalized Power Dissipation vs
Ambient Temperature
Figure 2. Maximum Continuous Drain Current vs
Case Temperature
2
DUTY CYCLE - DESCENDING ORDER
0.5
0.2
1
0.1
0.05
0.02
0.01
P
DM
0.1
t
1
t
2
NOTES:
DUTY FACTOR: D = t /t
SINGLE PULSE
1
2
PEAK T = P
J
x Z
x R + T
θJC C
DM
θJC
0.01
-5
-4
-3
-2
-1
0
1
10
10
10
10
t, RECTANGULAR PULSE DURATION (s)
10
10
10
Figure 3. Normalized Maximum Transient Thermal Impedance
200
100
o
T
= 25 C
C
FOR TEMPERATURES
TRANSCONDUCTANCE
MAY LIMIT CURRENT
IN THIS REGION
o
ABOVE 25 C DERATE PEAK
CURRENT AS FOLLOWS:
175 - T
C
I = I
25
V
= 10V
150
GS
V
= 5V
GS
20
-5
-4
-3
-2
-1
0
1
10
10
10
10
t, PULSE WIDTH (s)
10
10
10
Figure 4. Peak Current Capability
©2004 Fairchild Semiconductor Corporation
FDD45AN06LA0 Rev. A
Typical Characteristics TC = 25°C unless otherwise noted
100
100
10µs
100µs
If R = 0
= (L)(I )/(1.3*RATED BV
t
AV
- V
DD
)
AS
DSS
If R ≠ 0
t
AV
= (L/R)ln[(I *R)/(1.3*RATED BV
- V ) +1]
DD
AS
DSS
10
1ms
o
STARTING T = 25 C
J
OPERATION IN THIS
AREA MAY BE
10
10ms
LIMITED BY r
DS(ON)
1
DC
o
STARTING T = 150 C
J
SINGLE PULSE
T
T
= MAX RATED
= 25 C
J
o
C
1
0.1
0.001
0.01 0.1
t , TIME IN AVALANCHE (ms)
AV
1
10
1
10
, DRAIN TO SOURCE VOLTAGE (V)
100
V
DS
NOTE: Refer to Fairchild Application Notes AN7514 and AN7515
Figure 6. Unclamped Inductive Switching
Capability
Figure 5. Forward Bias Safe Operating Area
40
40
PULSE DURATION = 80µs
DUTY CYCLE = 0.5% MAX
V
= 10V
GS
V
= 5V
GS
V
= 15V
DD
30
20
30
20
o
T
= 25 C
J
V
= 3.5V
GS
V
= 3V
GS
o
10
0
T
= 175 C
10
0
J
PULSE DURATION = 80µs
DUTY CYCLE = 0.5% MAX
o
o
T
J
= -55 C
T = 25 C
C
2
3
4
5
0
0.5
1.0
1.5
2.0
V
, GATE TO SOURCE VOLTAGE (V)
V
, DRAIN TO SOURCE VOLTAGE (V)
GS
DS
Figure 7. Transfer Characteristics
Figure 8. Saturation Characteristics
80
2.5
PULSE DURATION = 80µs
PULSE DURATION = 80µs
DUTY CYCLE = 0.5% MAX
DUTY CYCLE = 0.5% MAX
2.0
1.5
1.0
60
I
= 25A
D
40
20
I
= 1A
D
0.5
0
V
= 10V, I = 25A
D
GS
-80
-40
0
40
80
120
160
200
2
4
6
8
10
o
V
, GATE TO SOURCE VOLTAGE (V)
T , JUNCTION TEMPERATURE ( C)
GS
J
Figure 9. Drain to Source On Resistance vs Gate
Voltage and Drain Current
Figure 10. Normalized Drain to Source On
Resistance vs Junction Temperature
©2004 Fairchild Semiconductor Corporation
FDD45AN06LA0 Rev. A
Typical Characteristics TC = 25°C unless otherwise noted
1.2
1.0
0.8
0.6
0.4
1.2
V
= V , I = 250µA
DS D
GS
I
= 250µA
D
1.1
1.0
0.9
-80
-40
0
40
80
120
160
200
-80
-40
0
40
80
120
160
200
o
o
T , JUNCTION TEMPERATURE ( C)
T , JUNCTION TEMPERATURE ( C)
J
J
Figure 11. Normalized Gate Threshold Voltage vs
Junction Temperature
Figure 12. Normalized Drain to Source
Breakdown Voltage vs Junction Temperature
1200
10
V
= 30V
DD
C
= C + C
GS GD
ISS
8
6
4
2
0
C
C
+ C
OSS
DS GD
C
= C
GD
RSS
100
WAVEFORMS IN
DESCENDING ORDER:
I
I
= 25A
= 5A
D
D
V
= 0V, f = 1MHz
GS
20
60
0.1
1
10
0
4
8
12
16
V
, DRAIN TO SOURCE VOLTAGE (V)
Q , GATE CHARGE (nC)
g
DS
Figure 13. Capacitance vs Drain to Source
Voltage
Figure 14. Gate Charge Waveforms for Constant
Gate Current
©2004 Fairchild Semiconductor Corporation
FDD45AN06LA0 Rev. A
Test Circuits and Waveforms
V
DS
BV
DSS
t
P
L
V
DS
I
VARY t TO OBTAIN
P
AS
+
-
V
DD
R
REQUIRED PEAK I
G
AS
V
DD
V
GS
DUT
t
P
I
0V
AS
0
0.01Ω
t
AV
Figure 15. Unclamped Energy Test Circuit
Figure 16. Unclamped Energy Waveforms
V
DS
V
Q
DD
g(TOT)
V
L
DS
V
GS
V
= 5V
GS
V
GS
+
Q
gs2
V
DD
-
DUT
V
= 1V
GS
I
g(REF)
0
Q
g(TH)
Q
Q
gs
gd
I
g(REF)
0
Figure 17. Gate Charge Test Circuit
Figure 18. Gate Charge Waveforms
V
DS
t
t
ON
OFF
t
d(OFF)
t
d(ON)
R
t
t
f
L
r
V
DS
90%
90%
+
V
GS
V
DD
10%
10%
-
0
DUT
90%
50%
R
GS
V
GS
50%
PULSE WIDTH
V
10%
GS
0
Figure 19. Switching Time Test Circuit
Figure 20. Switching Time Waveforms
©2004 Fairchild Semiconductor Corporation
FDD45AN06LA0 Rev. A
Thermal Resistance vs. Mounting Pad Area
The maximum rated junction temperature, TJM, and the
125
thermal resistance of the heat dissipating path determines
the maximum allowable device power dissipation, PDM, in an
R
= 33.32+ 23.84/(0.268+Area) EQ.2
θJA
R
= 33.32+ 154/(1.73+Area) EQ.3
θJA
application.
Therefore the application’s ambient
100
75
temperature, TA (oC), and thermal resistance RθJA (oC/W)
must be reviewed to ensure that TJM is never exceeded.
Equation 1 mathematically represents the relationship and
serves as the basis for establishing the rating of the part.
(T
– T )
JM
A
(EQ. 1)
P
= -----------------------------
50
DM
Rθ JA
In using surface mount devices such as the TO-252
package, the environment in which it is applied will have a
significant influence on the part’s current and maximum
power dissipation ratings. Precise determination of PDM is
complex and influenced by many factors:
25
0.01
(0.0645)
0.1
1
10
(0.645)
(6.45)
(64.5)
2
2
AREA, TOP COPPER AREA in (cm )
Figure 21. Thermal Resistance vs Mounting
Pad Area
1. Mounting pad area onto which the device is attached and
whether there is copper on one side or both sides of the
board.
2. The number of copper layers and the thickness of the
board.
3. The use of external heat sinks.
4. The use of thermal vias.
5. Air flow and board orientation.
6. For non steady state applications, the pulse width, the
duty cycle and the transient thermal response of the part,
the board and the environment they are in.
Fairchild provides thermal information to assist the
designer’s preliminary application evaluation. Figure 21
defines the RθJA for the device as a function of the top
copper (component side) area. This is for a horizontally
positioned FR-4 board with 1oz copper after 1000 seconds
of steady state power with no air flow. This graph provides
the necessary information for calculation of the steady state
junction temperature or power dissipation. Pulse
applications can be evaluated using the Fairchild device
Spice thermal model or manually utilizing the normalized
maximum transient thermal impedance curve.
Thermal resistances corresponding to other copper areas
can be obtained from Figure 21 or by calculation using
Equation 2 or 3. Equation 2 is used for copper area defined
in inches square and equation 3 is for area in centimeters
square. The area, in square inches or square centimeters is
the top copper area including the gate and source pads.
23.84
(0.268 + Area)
R
= 33.32 + ------------------------------------
(EQ. 2)
θ JA
θ JA
Area in Inches Squared
154
= 33.32 + ---------------------------------
(1.73 + Area)
R
(EQ. 3)
Area in Centimeters Squared
©2004 Fairchild Semiconductor Corporation
FDD45AN06LA0 Rev. A
PSPICE Electrical Model
.SUBCKT FDD45AN06LA0 2 1 3 ; rev February 2004
Ca 12 8 5.8e-10
Cb 15 14 5.8e-10
Cin 6 8 8.3e-10
LDRAIN
DPLCAP
DRAIN
2
5
10
Dbody 7 5 DbodyMOD
Dbreak 5 11 DbreakMOD
Dplcap 10 5 DplcapMOD
RLDRAIN
RSLC1
51
DBREAK
+
RSLC2
5
ESLC
11
51
Ebreak 11 7 17 18 62.4
Eds 14 8 5 8 1
Egs 13 8 6 8 1
Esg 6 10 6 8 1
Evthres 6 21 19 8 1
-
+
50
-
17
DBODY
RDRAIN
6
8
EBREAK 18
-
ESG
EVTHRES
+
16
21
+
-
19
8
MWEAK
Evtemp 20 6 18 22 1
LGATE
EVTEMP
RGATE
GATE
1
6
+
-
18
22
MMED
It 8 17 1
9
20
MSTRO
8
RLGATE
Lgate 1 9 6.06e-9
Ldrain 2 5 1.0e-9
Lsource 3 7 2.11e-9
LSOURCE
CIN
SOURCE
3
7
RSOURCE
RLSOURCE
RLgate 1 9 60.6
RLdrain 2 5 10
RLsource 3 7 21.1
S1A
S2A
RBREAK
12
15
13
14
13
17
18
8
RVTEMP
19
-
S1B
S2B
Mmed 16 6 8 8 MmedMOD
Mstro 16 6 8 8 MstroMOD
Mweak 16 21 8 8 MweakMOD
13
CB
CA
IT
14
+
+
VBAT
6
8
5
8
EGS
EDS
+
Rbreak 17 18 RbreakMOD 1
Rdrain 50 16 RdrainMOD 3.7e-3
Rgate 9 20 3.53
-
-
8
22
RVTHRES
RSLC1 5 51 RSLCMOD 1e-6
RSLC2 5 50 1e3
Rsource 8 7 RsourceMOD 22e-3
Rvthres 22 8 RvthresMOD 1
Rvtemp 18 19 RvtempMOD 1
S1a 6 12 13 8 S1AMOD
S1b 13 12 13 8 S1BMOD
S2a 6 15 14 13 S2AMOD
S2b 13 15 14 13 S2BMOD
Vbat 22 19 DC 1
ESLC 51 50 VALUE={(V(5,51)/ABS(V(5,51)))*(PWR(V(5,51)/(1e-6*85),2.5))}
.MODEL DbodyMOD D (IS=2.6E-12 RS=4.0e-3 IKF=0.95 TRS1=6.0e-4 TRS2=2.9e-7
+ CJO=3.2e-10 M=0.57 TT=1.7e-8 XTI=1.6)
.MODEL DbreakMOD D (RS=1.1 TRS1=2.4e-3 TRS2=-2.0e-5)
.MODEL DplcapMOD D (CJO=2.5e-10 IS=1e-30 N=10 M=0.57)
.MODEL MmedMOD NMOS (VTO=1.83 KP=2.8 IS=1e-30 N=10 TOX=1 L=1u W=1u RG=3.53 T_ABS=25)
.MODEL MstroMOD NMOS (VTO=2.21 KP=50 IS=1e-30 N=10 TOX=1 L=1u W=1u T_ABS=25)
.MODEL MweakMOD NMOS (VTO=1.56 KP=0.08 IS=1e-30 N=10 TOX=1 L=1u W=1u RG=35.3 RS=0.1 T_ABS=25)
.MODEL RbreakMOD RES (TC1=8.2e-4 TC2=-6.9e-8)
.MODEL RdrainMOD RES (TC1=6.0e-3 TC2=3.0e-5)
.MODEL RSLCMOD RES (TC1=4.5e-3 TC2=6.5e-6)
.MODEL RsourceMOD RES (TC1=8.0e-3 TC2=1.0e-6)
.MODEL RvthresMOD RES (TC1=-2.6e-3 TC2=-8.0e-6)
.MODEL RvtempMOD RES (TC1=-2.0e-3 TC2=1.0e-8)
MODEL S1AMOD VSWITCH (RON=1e-5 ROFF=0.1 VON=-6.0 VOFF=-3.0)
.MODEL S1BMOD VSWITCH (RON=1e-5 ROFF=0.1 VON=-3.0 VOFF=-6.0)
.MODEL S2AMOD VSWITCH (RON=1e-5 ROFF=0.1 VON=-0.4 VOFF=0.3)
.MODEL S2BMOD VSWITCH (RON=1e-5 ROFF=0.1 VON=0.3 VOFF=-0.4)
.ENDS
Note: For further discussion of the PSPICE model, consult A New PSPICE Sub-Circuit for the Power MOSFET Featuring Global
Temperature Options; IEEE Power Electronics Specialist Conference Records, 1991, written by William J. Hepp and C. Frank
Wheatley.
©2004 Fairchild Semiconductor Corporation
FDD45AN06LA0 Rev. A
SABER Electrical Model
rev February 2004
template FDD45AN06LA0 n2,n1,n3 = m_temp
number m_temp=25
electrical n2,n1,n3
{
var i iscl
dp..model dbodymod = (isl=2.6e-12,rs=4.0e-3,ikf=0.95,trs1=6.0e-4,trs2=2.9e-7,cjo=3.2e-10,m=0.57,tt=1.7e-8,xti=1.6)
dp..model dbreakmod = (rs=1.1,trs1=2.4e-3,trs2=-2e-5)
dp..model dplcapmod = (cjo=2.5e-10,isl=10e-30,nl=10,m=0.57)
m..model mmedmod = (type=_n,vto=1.83,kp=2.8,is=1e-30, tox=1)
m..model mstrongmod = (type=_n,vto=2.21,kp=50,is=1e-30, tox=1)
m..model mweakmod = (type=_n,vto=1.56,kp=0.08,is=1e-30, tox=1,rs=0.1)
LDRAIN
DPLCAP
DRAIN
2
5
sw_vcsp..model s1amod = (ron=1e-5,roff=0.1,von=-6.0,voff=-3.0)
sw_vcsp..model s1bmod = (ron=1e-5,roff=0.1,von=-3.0,voff=-6.0)
sw_vcsp..model s2amod = (ron=1e-5,roff=0.1,von=-0.4,voff=0.3)
sw_vcsp..model s2bmod = (ron=1e-5,roff=0.1,von=0.3,voff=-0.4)
c.ca n12 n8 = 5.8e-10
10
RLDRAIN
RSLC1
51
RSLC2
c.cb n15 n14 = 5.8e-10
c.cin n6 n8 = 8.3e-10
ISCL
DBREAK
11
50
-
dp.dbody n7 n5 = model=dbodymod
dp.dbreak n5 n11 = model=dbreakmod
dp.dplcap n10 n5 = model=dplcapmod
RDRAIN
6
8
ESG
DBODY
EVTHRES
+
16
21
+
-
19
8
MWEAK
LGATE
EVTEMP
spe.ebreak n11 n7 n17 n18 = 62.4
spe.eds n14 n8 n5 n8 = 1
spe.egs n13 n8 n6 n8 = 1
spe.esg n6 n10 n6 n8 = 1
spe.evthres n6 n21 n19 n8 = 1
spe.evtemp n20 n6 n18 n22 = 1
RGATE
GATE
1
+
6
-
18
22
EBREAK
+
MMED
9
20
MSTRO
8
17
18
-
RLGATE
LSOURCE
CIN
SOURCE
3
7
RSOURCE
RLSOURCE
i.it n8 n17 = 1
S1A
S2A
RBREAK
12
15
13
14
13
17
18
l.lgate n1 n9 = 6.06e-9
l.ldrain n2 n5 = 1.0e-9
l.lsource n3 n7 = 2.11e-9
8
RVTEMP
19
S1B
S2B
13
CB
CA
IT
14
-
+
+
res.rlgate n1 n9 = 60.6
res.rldrain n2 n5 = 10
res.rlsource n3 n7 = 21.1
VBAT
6
8
5
8
EGS
EDS
+
-
-
8
22
RVTHRES
m.mmed n16 n6 n8 n8 = model=mmedmod, temp=m_temp, l=1u, w=1u
m.mstrong n16 n6 n8 n8 = model=mstrongmod, temp=m_temp, l=1u, w=1u
m.mweak n16 n21 n8 n8 = model=mweakmod, temp=m_temp, l=1u, w=1u
res.rbreak n17 n18 = 1, tc1=8.2e-4,tc2=-6.9e-8
res.rdrain n50 n16 = 3.7e-3, tc1=6.0e-3,tc2=3.0e-5
res.rgate n9 n20 = 3.53
res.rslc1 n5 n51 = 1e-6, tc1=4.5e-3,tc2=6.5e-6
res.rslc2 n5 n50 = 1e3
res.rsource n8 n7 = 22e-3, tc1=8e-3,tc2=1e-6
res.rvthres n22 n8 = 1, tc1=-2.6e-3,tc2=-8.0e-6
res.rvtemp n18 n19 = 1, tc1=-2.0e-3,tc2=1e-8
sw_vcsp.s1a n6 n12 n13 n8 = model=s1amod
sw_vcsp.s1b n13 n12 n13 n8 = model=s1bmod
sw_vcsp.s2a n6 n15 n14 n13 = model=s2amod
sw_vcsp.s2b n13 n15 n14 n13 = model=s2bmod
v.vbat n22 n19 = dc=1
equations {
i (n51->n50) +=iscl
iscl: v(n51,n50) = ((v(n5,n51)/(1e-9+abs(v(n5,n51))))*((abs(v(n5,n51)*1e6/85))** 2.5))
}
}
©2004 Fairchild Semiconductor Corporation
FDD45AN06LA0 Rev. A
PSPICE Thermal Model
JUNCTION
th
REV February 2004
FDD45AN06LA0T
CTHERM1 th 6 1.54e-4
CTHERM2 6 5 1.9e-4
CTHERM3 5 4 3.9e-4
CTHERM4 4 3 8.9e-4
CTHERM5 3 2 1.9e-3
CTHERM6 2 tl 7.0e-2
RTHERM1
RTHERM2
RTHERM3
RTHERM4
RTHERM5
RTHERM6
CTHERM1
6
RTHERM1 th 6 2.0e-3
RTHERM2 6 5 3.5e-2
RTHERM3 5 4 2.8e-1
RTHERM4 4 3 7.5e-1
RTHERM5 3 2 7.6e-1
RTHERM6 2 tl 7.7e-1
CTHERM2
CTHERM3
CTHERM4
CTHERM5
CTHERM6
5
SABER Thermal Model
SABER thermal model FDD45AN06LA0T
template thermal_model th tl
thermal_c th, tl
{
ctherm.ctherm1 th 6 = 1.5e-4
ctherm.ctherm2 6 5 = 1.9e-4
ctherm.ctherm3 5 4 = 3.9e-4
ctherm.ctherm4 4 3 = 8.9e-4
ctherm.ctherm5 3 2 = 1.9e-3
ctherm.ctherm6 2 tl = 7.0e-2
4
3
2
rtherm.rtherm1 th 6 = 2.0e-3
rtherm.rtherm2 6 5 = 3.5e-2
rtherm.rtherm3 5 4 = 2.8e-1
rtherm.rtherm4 4 3 = 7.5e-1
rtherm.rtherm5 3 2 = 7.6e-1
rtherm.rtherm6 2 tl = 7.7e-1
}
tl
CASE
©2004 Fairchild Semiconductor Corporation
FDD45AN06LA0 Rev. A
TRADEMARKS
The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is
not intended to be an exhaustive list of all such trademarks.
ACEx™
POP™
Stealth™
ISOPLANAR™
LittleFET™
MICROCOUPLER™
MicroFET™
MicroPak™
MICROWIRE™
MSX™
MSXPro™
OCX™
OCXPro™
FACT Quiet Series™
FAST
FASTr™
FPS™
FRFET™
ActiveArray™
Bottomless™
CoolFET™
CROSSVOLT™
DOME™
EcoSPARK™
E2CMOSTM
EnSignaTM
FACT™
Power247™
PowerSaver™
PowerTrench
QFET
SuperFET™
SuperSOT™-3
SuperSOT™-6
SuperSOT™-8
SyncFET™
QS™
GlobalOptoisolator™
GTO™
QT Optoelectronics™ TinyLogic
Quiet Series™
RapidConfigure™
RapidConnect™
TINYOPTO™
TruTranslation™
UHC™
HiSeC™
I2C™
ImpliedDisconnect™
SILENT SWITCHER UltraFET
OPTOLOGIC
OPTOPLANAR™
PACMAN™
Across the board. Around the world.™
The Power Franchise™
ProgrammableActive Droop™
SMART START™
SPM™
VCX™
DISCLAIMER
FAIRCHILD SEMICONDUCTOR RESERVESTHE RIGHTTO MAKE CHANGES WITHOUTFURTHER NOTICETOANY
PRODUCTS HEREINTO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOTASSUMEANYLIABILITY
ARISING OUTOFTHEAPPLICATION OR USE OFANYPRODUCTOR CIRCUITDESCRIBED HEREIN; NEITHER DOES IT
CONVEYANYLICENSE UNDER ITS PATENTRIGHTS, NORTHE RIGHTS OF OTHERS.
LIFE SUPPORT POLICY
FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT
DEVICES OR SYSTEMS WITHOUTTHE EXPRESS WRITTENAPPROVALOF FAIRCHILD SEMICONDUCTOR CORPORATION.
As used herein:
1. Life support devices or systems are devices or
systems which, (a) are intended for surgical implant into
the body, or (b) support or sustain life, or (c) whose
failure to perform when properly used in accordance
with instructions for use provided in the labeling, can be
reasonably expected to result in significant injury to the
user.
2. A critical component is any component of a life
support device or system whose failure to perform can
be reasonably expected to cause the failure of the life
support device or system, or to affect its safety or
effectiveness.
PRODUCT STATUS DEFINITIONS
Definition of Terms
Datasheet Identification
Product Status
Definition
Advance Information
Formative or
In Design
This datasheet contains the design specifications for
product development. Specifications may change in
any manner without notice.
Preliminary
First Production
This datasheet contains preliminary data, and
supplementary data will be published at a later date.
Fairchild Semiconductor reserves the right to make
changes at any time without notice in order to improve
design.
No Identification Needed
Obsolete
Full Production
This datasheet contains final specifications. Fairchild
Semiconductor reserves the right to make changes at
any time without notice in order to improve design.
Not In Production
This datasheet contains specifications on a product
that has been discontinued by Fairchild semiconductor.
The datasheet is printed for reference information only.
Rev. I8
相关型号:
FDD4685_F085
Power Field-Effect Transistor, 32A I(D), 40V, 0.027ohm, 1-Element, P-Channel, Silicon, Metal-oxide Semiconductor FET, TO-252, ROHS COMPLIANT, DPAK-3
FAIRCHILD
©2020 ICPDF网 联系我们和版权申明