PI6C3991A-5I [ETC]
Clock IC | 500ps Accuracy. 3.3V. LVTTL. 3.75 to 80 MHz. Industrial Temp. Operation ; 时钟IC | 500PS精度。 3.3V 。 LVTTL 。 3.75至80 MHz 。工业级温度范围。手术\n型号: | PI6C3991A-5I |
厂家: | ETC |
描述: | Clock IC | 500ps Accuracy. 3.3V. LVTTL. 3.75 to 80 MHz. Industrial Temp. Operation
|
文件: | 总11页 (文件大小:275K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
PI6C3991A
3.3V High-Speed, Low-Voltage
Programmable Skew Clock Buffer
SuperClock
Features
Description
• All output pair skew <100ps typical (250 Max.)
• 3.75 MHz to 110 MHz output operation
• User-selectable output functions
— Selectable skew to 18ns
PI6C3991A offers selectable control over system clock functions.
These multiple-output clock drivers provide the system integrator
with functions necessary to optimize the timing of high-perfor-
mancecomputersystems.Eightindividualdrivers,arrangedasfour
pairs of user-controllable outputs, can each drive terminated trans-
mission lines with impedances as low as 50-ohms while delivering
minimal and specified output skews and full-swing logic levels
(LVTTL).
— Inverted and Non-Inverted
— Operation at ½ and ¼ input frequency
— Operation at 2X and 4X input frequency
(input as low as 3.75 MHz, x4 operation)
• Zero input-to-output delay
• 50% duty-cycle outputs
• Inputs are 5V Tolerant
• LVTTLoutputsdrive50-ohmterminatedlines
• Operates from a single 3.3V supply
• Low operating current
• Availablein32-pinPLCC(J)package
• Jitter < 200ps peak-to-peak (< 25ps RMS)
• Pin-to-PincompatiblewithCY7B991V
Each output can be hardwired to one of nine skews or function
configurations. Delay increments of 0.7ns to 1.5ns are determined
by the operating frequency with outputs able to skew up to ±6 time
units from their nominal “zero” skew position. The completely
integrated PLL allows external load and transmission line delay
effects to be canceled. The user can create output-to-output skew
up to ±12 time units.
Divide-by-two and divide-by-four output functions are provided
foradditionalflexibilityindesigningcomplexclocksystems.When
combined with the internal PLL, these divide functions allow
distribution of a low-frequency clock that can be multiplied by
two or four at the clock destination. This feature allows flexibility
and simplifies system timing distribution design for complex
high-speed systems.
PinConfiguration
LogicBlockDiagram
Test
Phase
Freq.
DET
FB
VCO and
Time Unit
Generator
Filter
REF
4
3
2
1
32 31 30
5
29
28
27
26
25
24
23
22
21
3F1
4F0
4F1
2F0
GND
1F1
1F0
FS
6
4Q0
4Q1
7
4F0
4F1
8
V
CCQ
32-Pin
J
Select Inputs
(three level)
9
V
V
CCN
4Q1
CCN
Skew
3Q0
3Q1
10
11
12
13
1Q0
1Q1
GND
GND
3F0
3F1
4Q0
Select
GND
GND
2Q0
2Q1
2F0
2F1
Matrix
14 15 16 17 18 19 20
1Q0
1Q1
1F0
1F1
PS8625A
02/07/03
1
PI6C3991A
3.3V High-Speed, Low-Voltage Programmable
Skew Clock Buffer - SuperClock
PinDescriptions
Signal Name
I/O
Description
REF
I
Reference frequency input. This input supplies the frequency and timing against which all functional variation is measured.
PLL feedback input (typically connected to one of the eight outputs)
Three-level frequency range select. see Table 1.
FB
I
FS
I
1F0, 1F1
2F0, 2F1
3F0, 3F1
4F0, 4F1
TEST
I
Three-level function select inputs for output pair 1 (1Q0, 1Q1). See Table 2.
Three-level function select inputs for output pair 2 (2Q0, 2Q1). See Table 2.
Three-level function select inputs for output pair 3 (3Q0, 3Q1). See Table 2.
Three-level function select inputs for output pair 4 (4Q0, 4Q1). See Table 2.
Three-level select. See test mode section under the block diagram descriptions
Output pair 1. See Table 2
I
I
I
I
1Q0, 1Q1
2Q0, 2Q1
3Q0, 3Q1
4Q0, 4Q1
VCCN
O
O
O
O
Output pair 2. See Table 2
Output pair 3. See Table 2
Output pair 4. See Table 2
PWR Power supply for output drivers
PWR Power supply for internal circuitry
PWR Ground
VCCQ
GND
Table2.ProgrammableSkewConfigurations(1)
Table1.FrequencyRangeSelectandt Calculation(1)
U
1
Function Selects
Output Functions
t
U
=
Approximate
F
(MHz)
NOM
f
NOM × N
(1,2)
FS
Freq. (MHz) at
1F1, 2F1,
1F0, 2F0,
3F0, 4F0
LOW
MID
HIGH
LOW
MID
1Q0, 1Q1,
2Q0, 2Q1
3Q0, 3Q1
4Q0, 4Q1
where N=
which t = 1.0ns
3F1, 4F1
LOW
LOW
LOW
MID
U
Min.
15
Max.
30
–4t
–3t
–2t
–1t
Divide by 2 Divide by 2
U
U
U
U
LOW
MID
44
26
16
22.7
38.5
62.5
–6t
–4t
–2t
–6t
–4t
–2t
U
U
U
U
U
U
25
50
HIGH
40
110
MID
0t
U
0t
U
0t
U
MID
HIGH
LOW
MID
+1t
+2t
+3t
+4t
+2t
+4t
+6t
+2t
+4t
+6t
U
U
U
U
U
U
U
U
U
U
HIGH
HIGH
HIGH
HIGH
Divide by 4
Inverted
Notes:
1. For all three-state inputs, HIGH indicates a connection to V , LOW indicates a connection to GND, and MID indicates an
CC
open connection. Internal termination circuitry holds an unconnected input to V /2.
CC
2. The level to be set on FS is determined by the “normal” operating frequency (f
) and Time Unit Generator
NOM
(see Logic Block Diagram). Nominal frequency (f
) always appears at 1Q0 and the other outputs when they are operated in
NOM
their undivided modes (see Table 2). The frequency appearing at the REF and FB inputs will be f
when the output connected
NOM
to FB is undivided. The frequency of the REF and FB inputs will be f
multiplication by using a divided output as the FB input.
/2 or f
/4 when the part is configured for a frequency
NOM
NOM
PS8625A
02/07/03
2
PI6C3991A
3.3V High-Speed, Low-Voltage Programmable
Skew Clock Buffer - SuperClock
Test Mode
Block Diagram Description
Phase Frequency Detector and Filter
TheTESTinputisathree-levelinput. Innormalsystemoperation,
thispinisconnectedtoground, allowingthePI6C3991Atooperate
as explained briefly above (for testing purposes, any of the three
levelinputscanhavearemovablejumpertoground,orbetiedLOW
through a 100 Ohm resistor. This will allow an external tester to
change the state of these pins.)
IftheTESTinputisforcedtoitsMIDorHIGHstate,thedevicewill
operatewithitsinternalphaselockedloopdisconnected, andinput
levels supplied to REF will directly control all outputs. Relative
output to output functions are the same as in normal mode.
In contrast with normal operation (TEST tied LOW). All outputs
will function based only on the connection of their own function
select inputs (xF0 and xF1) and the waveform characteristics of
the REF input.
These two blocks accept input signals from the reference frequency
(REF) input and the feedback (FB) input and generate correction
information to control the frequency of the Voltage-Controlled
Oscillator (VCO). These blocks, along with the VCO, form a Phase-
Locked Loop (PLL) that tracks the incoming REF signal.
VCO and Time Unit Generator
The VCO accepts analog control inputs from the PLL filter block
and generates a frequency that is used by the time unit generator
to create discrete time units that are selected in the skew mix matrix.
The operational range of the VCO is determined by the FS control
pin. The time unit (tU) is determined by the operating frequency of
the device and the level of the FS pin as shown in Table 1.
Skew Select Matrix
MaximumRatings
The skew select matrix is comprised of four independent sections.
Each section has two low-skew, high-fanout drivers (xQ0, xQ1),
and two corresponding three-level function select (xF0, xF1)
inputs. Table 2 shows the nine possible output functions for each
section as determined by the function select inputs. All times are
measured with respect to the REF input assuming that the output
connected to the FB input has 0tU selected.
Storage Temperature ...................................... –65°Cto+150°C
AmbientTemperaturewith
PowerApplied.................................................–55°Cto+125°C
Supply Voltage to Ground Potential.................. –0.5Vto+7.0V
DC Input Voltage ...............................................–0.5Vto+7.0V
Output Current into Outputs (LOW) ............................... 64mA
Static Discharge Voltage ............................................... >2001V
(perMIL-STD-883,Method3015)
Latch-UpCurrent .........................................................>200mA
FB Input
REF Input
OperatingRange
Range
Commercial
Industrial
Ambient Temperature
0°C to +70°C
V
CC
1Fx
2Fx
3Fx
4Fx
3.3V ±10%
3.3V ±10%
(N/A)
LL
LM
LH
–6t
–4t
–3t
–2t
–1t
0t
U
U
U
–40°C to +85°C
LM (N/A)
LH ML
ML (N/A)
MM MM
Note:
U
U
3. FB connected to an output selected for "zero" skew
(ie.,xF1=xF0=MID).
U
U
MH
HL
(N/A) +1t
MH +2t
(N/A) +3t
U
U
U
U
HM
HH
HL
+4t
+6t
(N/A)
HM
(N/A) LL/HH Divided
(N/A)
HH Invert
Figure1.TypicalOutputswithFBConnectedtoa
(3)
Zero-SkewOutput
PS8625A
02/07/03
3
PI6C3991A
3.3V High-Speed, Low-Voltage Programmable
Skew Clock Buffer - SuperClock
Capacitance(6)
Parameter
CIN
Description
Test Conditions
Max.
Units
Input Capacitance
TA= 25°C, f = 1MHz, VCC= 3.3V
10
pF
ElectricalCharacteristics(OvertheOperatingRange)
Parameter
Description
Test Conditions
= Min., I = –12mA
OH
Typ.
Max.
Units
V
OH
Output HIGH Voltage
Output LOW Voltage
V
V
2.4
CC
V
OL
= Min., I = 35mA
0.45
CC
OL
V
Input HIGH Voltage (REF & FB inputs only)
Input LOW Voltage (REF & FB inputs only)
Three-Level Input HIGH Voltage (Test, FS, xFn)
2.0
–0.5
V
CC
IH
V
V
0.8
IL
(4)
(4)
V
V
Min.
Min.
Min.
V
V
Max.
Max.
Max.
0.87 V
V
≤
≤
≤
≤
IHH
CC
CC CC
(4)
Three-Level Input MID Voltage (Test, FS, xFn)
Three-Level Input LOW Voltage (Test, FS, xFn)
0.47 V
0.0
0.53V
CC
IMM
CC
CC
V
V
CC
0.13 V
≤
≤
ILL
IH
CC
I
Input HIGH Leakage Current (REF & FB inputs only)
Input LOW Leakage Current (REF & FB inputs only)
Input HIGH Current (Test, FS, xFn)
V
= Max.,V = Max.
20
CC IN
I
V
V
V
V
V
= Max.,V = 0.4V
–20
IL
CC
IN
I
V
200
50
µA
IHH
IN = CC
I
Input MID Current (Test, FS, xFn)
= V /2
–50
IMM
IN
CC
I
Input LOW Current (Test, FS, xFn)
GND
–200
ILL
IN =
(5)
I
Short Circuit Current
= Max.,V
=GND (25°C Only)
–200
95
OS
CC
OUT
Com'l
V
CCN
= V
= Max.,
CCQ
I
I
Operating Current used by Internal Circuitry
Output buffer Current per Output Pair
CCQ
CCN
PD
All Input Selects Open
Mil/Ind
100
mA
V
I
= V
= 0mA
= Max.
CCN
OUT
CCQ
19
All Input Selects Open f
MAX
V
I
= V
= 0mA
= Max.,
CCN
OUT
CCQ
Power Dissipation per Output Pair
104
mW
All Input Selects Open f
MAX
Notes:
4. These inputs are normally wired to V , GND, or left unconnected (actual threshold voltages vary as a percentage of V ). Internal
CC
CC
terminationresistorsholdunconnectedinputsatV /2. Iftheseinputsareswitched, thefunctionandtimingoftheoutputsmayglitch
CC
and the PLL may require an additional t
time before all data sheet limits are achieved.
LOCK
5. PI6C3991A should be tested one output at a time, output shorted for less than one second, less than 10% duty cycle.
Roomtemperatureonly.
6. Applies to REF and FB inputs only. Tested initially and after any design or process changes that may affect these parameters.
PS8625A
02/07/03
4
PI6C3991A
3.3V High-Speed, Low-Voltage Programmable
Skew Clock Buffer - SuperClock
SwitchingCharacteristicsPI6C3991A(OvertheOperatingRange)(2,7)
PI6C3991A-2
PI6C3991A-5
PI6C3991A
Parameter
Description
Min. Typ. Max. Min. Typ. Max. Min. Typ. Max. Units
(1,2)
(1,2)
(1,2)
FS = LOW
FS = MID
FS = HIGH
15
25
30
50
15
25
30
50
15
25
30
50
Operating
fNOM
Clock Frequency
in MHz
MHz
ns
40
110
40
110
40
110
tRPWH
tRPWL
tU
REF Pulse Width HIGH
REF Pulse Width LOW
Programmable Skew Unit
5.0
5.0
5.0
5.0
5.0
5.0
See Table 1
0.05
0.1
See Table 1
See Table 1
(9,10)
tSKEWPR
tSKEW0
tSKEW1
tSKEW2
tSKEW3
tSKEW4
tDEV
Zero Output Matched-Pair Skew (XQ0, XQ1)
0.2
0.25
0.5
0.1
0.25
0.6
0.25
0.5
0.1
0.3
0.6
1.0
0.7
1.2
0.25
0.75
1.0
1.5
1.2
1.7
1.65
+0.7
+1.2
3
(9,11)
Zero Output Skew (All Outputs)
(9,13)
Output Skew (Rise-Rise, Fall-Fall, Same Class Outputs)
0.1
0.7
Output Skew (Rise-Fall, Nominal-Inverted, Divided-Divided)(9,13)
Output Skew (Rise-Rise, Fall-Fall, Different Class Outputs)(9,13)
Output Skew (Rise-Fall, Nominal-Divided, Divided-Inverted(9,13)
Device-to-Device Skew(8,14)
0.5
1.0
0.5
1.0
0.25
0.5
0.5
0.5
0.7
0.9
0.5
1.0
1.25
1.25
+0.5
+1.0
2.5
ns
tPD
Propagation Delay, REF Rise to FB Rise
Output Duty Cycle Variation(15)
–0.25
–0.65
0.0
0.0
+0.25 –0.5
+0.65 –1.0
2.0
0.0
0.0
–0.7
–1.2
0.0
0.0
tODCV
tPWH
(16)
Output HIGH Time Deviation from 50%
tPWL
Output LOW Time Deviation from 50%(16)
Output Rise Time(16,17)
Output Fall Time(16,17)
1.5
3.0
3.5
2.5
2.5
0.5
25
tORISE
tOFALL
tLOCK
0.15
0.15
1.0
1.0
1.2
1.2
0.5
25
0.15
0.15
1.0
1.0
1.5
0.15
0.15
1.5
1.5
1.5
PLL Lock Time(18)
0.5
ms
ps
RMS(8)
Peak-to-peak(8)
25
tJR
Cycle-to-cycle Output Jitter
200
200
200
Notes:
7. TestmeasurementlevelsforthePI6C3991AareTTLlevels(1.5Vto1.5V).Testconditionsassumesignaltransitiontimesof2nsorless
and output loading as shown in the AC Test Loads and Waveforms unless otherwise specified.
8. Guaranteed by statistical correlation. Tested initially and after any design or process changes that may affect these parameters.
9. SKEW is defined as the time between the earliest and the latest output transition among all outputs for which the same t delay has
U
been selected when all are loaded with 30pF and terminated with 50 Ohm to V /2.
CC
10. t
11. t
is defined as the skew between a pair of outputs (XQ0 and XQ1) when all eight outputs are selected for 0t .
U
SKEWPR
SKEW0
is defined as the skew between outputs when they are selected for 0t . Other outputs are divided or inverted but not shifted.
U
12. C = 0pF. For C = 30pF, t
= 0.35ns.
L
L
SKEW0
13. There are three classes of outputs: Nominal (multiple of t delay), Inverted (4Q0 and 4Q1 only with 4F0 = 4F1 = HIGH), and Divided
U
(3Qxand4QxonlyinDivide-by-2orDivide-by-4mode).
14. t
is the output-to-output skew between any two devices operating under the same conditions (V ambient temperature, air flow,
CC
DEV
etc.)
15. t
is the deviation of the output from a 50% duty cycle. Output pulse width variations are included in t
and t
SKEW4
ODCV
specifications.
SKEW2
16. Specifiedwithoutputsloadedwith30pFforthePI6C3991AandPI6C3991A-5devices.Devicesareterminatedthrough50OhmtoV
/
CC
2. t
is measured at 2.0V. t
is measured at 0.8V.
PWH
PWL
17. t
and t
measured between 0.8V and 2.0V.
ORISE
LOCK
OFALL
18. t
is the time that is required before synchronization is achieved. This specification is valid only after V is stable and within
CC
normaloperatinglimits. ThisparameterismeasuredfromtheapplicationofanewsignalorfrequencyatREForFBuntilt iswithin
PD
specifiedlimits.
PS8625A
02/07/03
5
PI6C3991A
3.3V High-Speed, Low-Voltage Programmable
Skew Clock Buffer - SuperClock
AC Test Loads and Waveforms
TTL AC Test Load
TTL Input Test Waveform
VCC
≤1ns
≤1ns
R1
3.0V
2.0V
Vth=1.5V
0.8V
0V
C
L
R2
R1=100
R2=100
C =30pF
L
(Includes fixture and probe capacitance)
ACTimingDiagrams
t
t
REF
RPWL
t
RPWH
REF
t
PD
t
t
ODCV
ODCV
FB
Q
t
JR
t
SKEWPR
t
SKEWPR
t
SKEW0, 1
t
SKEW0, 1
Other Q
t
t
SKEW2
SKEW2
Inverted Q
t
t
SKEW3,4
t
t
SKEW3,4
SKEW3,4
SKEW2,4
REF Divided by 2
t
SKEW1,3,4
REF Divided by 4
PS8625A
02/07/03
6
PI6C3991A
3.3V High-Speed, Low-Voltage Programmable
Skew Clock Buffer - SuperClock
OperationalModeDescriptions
REF
FB
LOAD
System Clock
REF
FS
L1
Z
Z
0
0
4F0
4F1
3F0
3F1
2F0
2F1
1F0
1F1
TEST
4Q0
4Q1
3Q0
3Q1
2Q0
2Q1
1Q0
1Q1
LOAD
LOAD
LOAD
L2
L3
L4
Z
Z
0
0
LENGTH: L1 = L2 = L3 = L4
Figure2.Zero-Skewand/orZero-DelayClockDriver
Figure 2 shows the SuperClock configured as a zero-skew clock
buffer.InthismodethePI6C3991Acanbeusedasthebasisforalow-
skew clock distribution tree. When all of the function select inputs
(xF0, xF1) are left open, the outputs are aligned and may each drive
aterminatedtransmissionlinetoanindependentload.TheFBinput
can be tied to any output in this configuration and the operating
frequency range is selected with the FS pin. The low-skew specifi-
cation,coupledwiththeabilitytodriveterminatedtransmissionlines
(withimpedancesaslowas50Ohm),allowsefficientprintedcircuit
board design.
REF
FB
LOAD
LOAD
System Clock
REF
FS
L1
L2
Z
Z
0
0
4F0
4F1
3F0
3F1
2F0
2F1
1F0
1F1
TEST
4Q0
4Q1
3Q0
3Q1
2Q0
2Q1
1Q0
1Q1
L3
L4
LOAD
LOAD
Z
Z
0
0
LENGTH: L1 = L2, L3 < L2 by 6", L4 > L2 by 6"
Figure3.ProgrammableSkewClockDriver
PS8625A
02/07/03
7
PI6C3991A
3.3V High-Speed, Low-Voltage Programmable
Skew Clock Buffer - SuperClock
Figure 3 shows a configuration to equalize skew between metal Figure4showsanexampleoftheinvertfunctionoftheSuperClock.
tracesofdifferentlengths.Inadditiontolowskewbetweenoutputs, In this example the 4Q0 output used as the FB input is programmed
the SuperClock can be programmed to stagger the timing of its forinvert(4F0=4F1=HIGH)whiletheotherthreepairsofoutputs
outputs. The four groups of output pairs can each be programmed areprogrammedforzeroskew.When4F0and4F1aretiedHIGH,4Q0
to different output timing. Skew timing can be adjusted over a wide and 4Q1 become inverted zero phase outputs. The PLL aligns the
range in small increments with the appropriate strapping of the rising edge of the FB input with the rising edge of the REF. This
functionselectpins. Inthisconfigurationthe4Q0outputisfedback causesthe1Q,2Q,and3Qoutputstobecomethe“inverted”outputs
to FB and configured for zero skew.
with respect to the REF input. By selecting which output is connect
to FB, it is possible to have 2 inverted and 6 non-inverted outputs
or6invertedand2non-invertedoutputs.Thecorrectconfigura-tion
would be determined by the need for more (or fewer) inverted
outputs. 1Q, 2Q, and 3Q outputs can also be skewed to compensate
for varying trace delays independent of inver-sion on 4Q.
The other three pairs of outputs are programmed to yield different
skewsrelativetothefeedback.Byadvancingtheclocksignalonthe
longertracesorretardingtheclocksignalonshortertraces,allloads
can receive the clock pulse at the same time.
In this illustration the FB input is connected to an output with 0ns
skew(xF1,xF0=MID)selected.TheinternalPLLsynchronizesthe
FB and REF inputs and aligns their rising edges to insure that all
outputs have precise phase alignment.
REF
Clock skews can be advanced by ±6 time units (t ) when using an
U
output selected for zero skew as the feedback. A wider range of
delaysispossibleiftheoutputconnectedtoFBisalsoskewed.Since
FB
20 MHz
REF
“ZeroSkew”,+t ,and–t aredefinedrelativetooutputgroups,and
U
U
sincethePLLalignstherisingedgesofREFandFB, itispossibleto
FS
createwideroutputskewsbyproperselectionofthexFninputs. For
4F0
4F1
3F0
3F1
2F0
2F1
1F0
1F1
TEST
4Q0
4Q1
3Q0
3Q1
2Q0
2Q1
1Q0
1Q1
40 MHz
20 MHz
examplea+10t betweenREFand3Qxcanbeachievedbyconnect-
U
ing 1Q0 to FB and setting 1F0 = 1F1 = GND, 3F0 = MID, and 3F1 =
High.(SinceFBalignsat–4t and3Qxskewsto+6t ,atotalof+10
U
U
t skew is realized). Many other configurations can be realized by
U
80 MHz
skewing both the output used as the FB input and skewing the other
outputs.
REF
Figure5.FrequencyMultiplierwithSkewConnections
FB
REF
FS
Figure5illustratestheSuperClockconfiguredasaclockmultiplier.
The 3Q0 output is programmed to divide by four and is fed back to
FB. This causes the PLL to increase its frequency until the 3Q0 and
3Q1outputsarelockedat20MHzwhilethe1Qxand2Qxoutputsrun
at 80 MHz. The 4Q0 and 4Q1 outputs are programmed to divide by
two,whichresultsina40MHzwaveformattheseoutputs.Notethat
the 20 and 40 MHz clocks fall simultaneously and are out of phase
on their rising edge. This will allow the designer to use the rising
edges of the ½ frequency and ¼ frequency outputs without concern
forrising-edgeskew.The2Q0,2Q1,1Q0,and1Q1outputsrunat80
MHz and are skewed by programming their select inputs accord-
ingly.NotethattheFSpiniswiredfor80MHzoperationbecausethat
is the frequency of the fastest output.
4F0
4F1
3F0
3F1
2F0
2F1
1F0
1F1
TEST
4Q0
4Q1
3Q0
3Q1
2Q0
2Q1
1Q0
1Q1
Figure4.InvertedOutputConnections
PS8625A
02/07/03
8
PI6C3991A
3.3V High-Speed, Low-Voltage Programmable
Skew Clock Buffer - SuperClock
Figure 7 shows some of the functions that are selectable on the 3Qx
and 4Qx outputs. These include inverted outputs and outputs that
offerdivide-by-2anddivide-by-4timing.Aninvertedoutputallows
the system designer to clock different sub-systems on opposite
edges, without suffering from the pulse asymmetry typical of non-
ideal loading. This function allows the two subsystems to each be
clocked 180 degrees out of phase, but still to be aligned within the
skew spec.
The divided outputs offer a zero-delay divider for portions of the
system that need the clock to be divided by either two or four, and
still remain within a narrow skew of the “1X” clock. Without this
feature, an external divider would need to be add-ed, and the
propagation delay of the divider would add to the skew between the
different clock signals.
These divided outputs, coupled with the Phase Locked Loop, allow
the SuperClock to multiply the clock rate at the REF input by either
two or four. This mode will enable the designer to distribute a low-
frequency clock between various portions of the system, and then
locallymultiplytheclockratetoamoresuitablefrequency,whilestill
maintaining the low-skew characteristics of the clock driver. The
SuperClock can perform all of the functions described above at the
sametime.Itcanmultiplybytwoandfourordividebytwo(andfour)
at the same time that it is shifting its outputs over a wide range or
maintaining zero skew between selected outputs.
REF
FB
20 MHz
REF
FS
10 MHz
4F0
4F1
3F0
3F1
2F0
2F1
1F0
1F1
TEST
4Q0
4Q1
3Q0
3Q1
2Q0
2Q1
1Q0
1Q1
5 MHz
20 MHz
Figure6.FrequencyDividerConnections
Figure6demonstratestheSuperClock inaclockdividerapplication.
2Q0isfedbacktotheFBinputandprogrammedforzeroskew. 3Qx
isprogrammedtodividebyfour.4Qxisprogrammedtodividebytwo.
Note that the falling edges of the 4Qx and 3Qx outputs are aligned.
This allows use of the rising edges of the ½ frequency and ¼
frequencywithoutconcernforskewmismatch.The1Qxoutputsare
programmed to zero skew and are aligned with the 2Qx outputs. In
thisexample, theFSinputisgroundedtoconfigurethedeviceinthe
15 to 30 MHz range since the highest frequency output is running
at20MHz.
REF
FB
LOAD
20 MHz
Distribution
Clock
REF
Z
0
FS
80 MHz
Inverted
4F0
4F1
3F0
3F1
2F0
2F1
1F0
1F1
TEST
4Q0
4Q1
3Q0
3Q1
2Q0
2Q1
1Q0
1Q1
LOAD
Z
0
20 MHz
LOAD
LOAD
80 MHz
Zero Skew
Z
0
80 MHz Skewed
–3.125ns (–4t )
Z
U
0
Figure7.Multi-FunctionClockDriver
PS8625A
02/07/03
9
PI6C3991A
3.3V High-Speed, Low-Voltage Programmable
Skew Clock Buffer - SuperClock
REF
LOAD
FB
System
Clock
Z
Z
0
0
REF
FS
L1
L2
4F0
4F1
3F0
3F1
2F0
2F1
1F0
1F1
TEST
4Q0
4Q1
3Q0
3Q1
2Q0
2Q1
1Q0
1Q1
LOAD
LOAD
L3
Z
0
L4
FB
Z
REF
FS
0
4F0
4F1
3F0
3F1
2F0
2F1
1F0
1F1
TEST
4Q0
4Q1
3Q0
3Q1
2Q0
2Q1
1Q0
1Q1
LOAD
LOAD
Figure8.Board-to-BoardClockDistribution
Figure 8 shows the PI6C3991A connected in series to construct a azero-delayclocktree.Cascadedclockbufferswillaccumulatelow-
zero skew clock distribution tree between boards. Delays of the frequency jitter because of the non-ideal filtering characteristics of
downstreamclockbufferscanbeprogrammedtocompensateforthe thePLLfilter.Itisrecommendedthatnotmorethantwoclockbuffers
wire length (i.e., select negative skew equal to the wire delay) be connected in series.
necessarytoconnectthemtothemasterclocksource,approximating
PS8625A
02/07/03
10
PI6C3991A
3.3V High-Speed, Low-Voltage Programmable
Skew Clock Buffer - SuperClock
Package Diagram - 32-Pin PLCC (J)
OrderingInformation
Package
Name
Accuracy (ps)
Ordering Code
Package Type
Operating Range
250
500
750
500
750
PI6C3991A-2J
PI6C3991A-5J
PI6C3991AJ
Commercial
32-Pin Plastic
Leaded Chip
Carrier
J32
PI6C3991A-5IJ
PI6C3991A-IJ
Industrial
PericomSemiconductorCorporation
2380 Bering Drive • San Jose, CA 95131 • 1-800-435-2336 • Fax (408) 435-1100 • http://www.pericom.com
PS8625A
02/07/03
11
相关型号:
PI6C3991A-5IJ
PLL Based Clock Driver, 6C Series, 8 True Output(s), 0 Inverted Output(s), CMOS, PQCC32, PLASTIC, LCC-32
PERICOM
PI6C3991A-5J
PLL Based Clock Driver, 6C Series, 8 True Output(s), 0 Inverted Output(s), CMOS, PQCC32, PLASTIC, LCC-32
PERICOM
PI6C3991A-IJ
PLL Based Clock Driver, 6C Series, 8 True Output(s), 0 Inverted Output(s), CMOS, PQCC32, PLASTIC, LCC-32
PERICOM
PI6C3991JI
PLL Based Clock Driver, 6C Series, 8 True Output(s), 0 Inverted Output(s), BICMOS, PQCC32, PLASTIC, LCC-32
PERICOM
PI6C3993-5AC
PLL Based Clock Driver, 16 True Output(s), 0 Inverted Output(s), PQFP100, PLASTIC, TQFP-100
PERICOM
©2020 ICPDF网 联系我们和版权申明