GVT71256ZC36-6 [CYPRESS]
256K x 36/512K x 18 Pipelined SRAM with NoBL Architecture; 256K ×36 / 512K ×18的SRAM流水线与NOBL架构型号: | GVT71256ZC36-6 |
厂家: | CYPRESS |
描述: | 256K x 36/512K x 18 Pipelined SRAM with NoBL Architecture |
文件: | 总31页 (文件大小:547K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
CY7C1354A/GVT71256ZC36
CY7C1356A/GVT71512ZC18
256K x 36/512K x 18 Pipelined SRAM
with NoBL™ Architecture
inputs include all addresses, all data inputs, depth-expansion
Chip Enables (CE, CE2, and CE3), Cycle Start Input (ADV/LD),
Clock Enable (CEN), Byte Write Enables (BWa, BWb, BWc,
and BWd), and Read-Write Control (WEN). BWc and BWd
apply to CY7C1354A/GVT71256ZC36 only.
Features
• Zero Bus Latency, no dead cycles between Write and
Read cycles
• Fast clock speed: 200, 166, 133, 100 MHz
• Fast access time: 3.2, 3.6, 4.2, 5.0 ns
• Internally synchronized registered outputs eliminate
the need to control OE
Address and control signals are applied to the SRAM during
one clock cycle, and two cycles later, its associated data
occurs, either Read or Write.
• Single 3.3V –5% and +5% power supply VCC
• Separate VCCQ for 3.3V or 2.5V I/O
• Single WEN (Read/Write) control pin
• Positive clock-edge triggered, address, data, and
control signal registers for fully pipelined applications
A
clock enable (CEN) pin allows operation of the
CY7C1354A/GVT71256ZC36/CY7C1356A/GVT71512ZC18
to be suspended as long as necessary. All synchronous inputs
are ignored when (CEN) is HIGH and the internal device
registers will hold their previous values.
There are three chip enable pins (CE, CE2, CE3) that allow the
user to deselect the device when desired. If any one of these
three are not active when ADV/LD is LOW, no new memory
operation can be initiated and any burst cycle in progress is
stopped. However, any pending data transfers (Read or Write)
will be completed. The data bus will be in high-impedance
state two cycles after chip is deselected or a Write cycle is
initiated.
• Interleaved or linear four-word burst capability
• Individual byte Write (BWa–BWd) control (may be tied
LOW)
• CEN pin to enable clock and suspend operations
• Three chip enables for simple depth expansion
•Automatic power-down feature available using ZZ mode
or CE select
• JTAG boundary scan
• Low-profile 119-bump, 14-mm × 22-mm BGA (Ball Grid
Array), and 100-pin TQFP packages
The
CY7C1354A/GVT71256ZC36
and
CY7C1356A/
GVT71512ZC18 have an on-chip two-bit burst counter. In the
burst mode, the CY7C1354A/GVT71256ZC36 and
CY7C1356A/GVT71512ZC18 provide four cycles of data for a
single address presented to the SRAM. The order of the burst
sequence is defined by the MODE input pin. The MODE pin
selects between linear and interleaved burst sequence. The
ADV/LD signal is used to load a new external address
(ADV/LD = LOW) or increment the internal burst counter
(ADV/LD = HIGH)
Functional Description
The
CY7C1354A/GVT71256ZC36
and
CY7C1356A/
GVT71512ZC18 SRAMs are designed to eliminate dead
cycles when transitioning from Read to Write or vice versa.
These SRAMs are optimized for 100% bus utilization and
achieve Zero Bus Latency
(ZBL )/No Bus Latency
(NoBL ). They integrate 262,144 × 36 and 524,288 × 18
SRAM cells, respectively, with advanced synchronous
peripheral circuitry and a two-bit counter for internal burst
operation. These employ high-speed, low-power CMOS
designs using advanced triple-layer polysilicon, double-layer
metal technology. Each memory cell consists of four
transistors and two high-valued resistors.
Output Enable (OE), Sleep Enable (ZZ) and burst sequence
select (MODE) are the asynchronous signals. OE can be used
to disable the outputs at any given time. ZZ may be tied to
LOW if it is not used.
Four pins are used to implement JTAG test capabilities. The
JTAG circuitry is used to serially shift data to and from the
device. JTAG inputs use LVTTL/LVCMOS levels to shift data
during this testing mode of operation.
All synchronous inputs are gated by registers controlled by a
positive-edge-triggered clock input (CLK). The synchronous
Selection Guide
7C1354A-200
7C1354A-166
71256ZC36-6 71256ZC36-7.5 71256ZC36-10
7C1356A-166 7C1356A-133 7C1356A-100
71512ZC18-6 71512ZC18-7.5 71512ZC18-10 Unit
7C1354A-133
7C1354A-100
71256ZC36-5
7C1356A-200
71512ZC18-5
Maximum Access Time
3.2
560
30
3.6
480
30
4.2
410
30
5.0
350
30
ns
Maximum Operating Current
Commercial
mA
mA
Maximum CMOS Standby Current Commercial
Cypress Semiconductor Corporation
•
3901 North First Street
•
San Jose
•
CA 95134
•
408-943-2600
Document #: 38-05161 Rev. *B
Revised April 25, 2002
CY7C1354A/GVT71256ZC36
CY7C1356A/GVT71512ZC18
.
Functional Block Diagram—256K × 36[1]
ZZ
MODE
Address
Control
CKE#
CEN
ADV/LD
WEN
#
BWa, BWb,
#
BWc, BWd
Input
Registers
2
CE, CE2, CE3
A
CEN
Control Logic
A0, A1, A
Sel
Mux
CLK
Output Registers
Output Buffers
OE
DQa-DQd
Functional Block Diagram—512K × 18[1]
MODE
ZZ
Address
CEN
ADV/LD
WEN
Control
BWa, BWb
Input
Registers
CE, CE2, CE3
CEN
Control Logic
A0, A1, A
Sel
Mux
CLK
Output Registers
Output Buffers
OE
DQa, DQb
Note:
1. The Functional Block Diagram illustrates simplified device operation. See Truth Table, pin descriptions, and timing diagrams for detailed information.
Document #: 38-05161 Rev. *B
Page 2 of 31
CY7C1354A/GVT71256ZC36
CY7C1356A/GVT71512ZC18
Pin Configurations
100-lead TQFP Packages
DQc
DQc
DQc
1
2
3
4
5
6
7
8
NC
NC
NC
DQb
1
2
3
4
5
6
7
8
A
NC
NC
78
80
79
78
77
76
75
74
73
72
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
51
80
79
DQb
DQb
VCCQ
VCCQ
VCCQ
VSS
VCCQ
VSS
NC
77
76
75
74
73
72
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
51
VSS
DQc
DQc
VSS
NC
NC
DQb
DQb
VSS
DQb
DQb
DQb
DQb
VSS
VDDQ
DQb
DQb
VSS
VCC
VCC
ZZ
DQa
DQa
DQa
VSS
VCCQ
DQa
DQa
VSS
VCC
VCC
ZZ
DQc
DQc
VSS
9
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
VCCQ
VCCQ
DQc
DQc
VCC
VCC
VCC
VSS
DQb
DQb
VCC
VCC
VCC
VSS
CY7C1356A/
GVT71512ZC18
(512K × 18)
CY7C1354A/
GVT71256ZC36
(256K × 36)
DQd
DQb
DQa
DQa
DQa
DQa
DQd
VCCQ
VSS
DQd
DQd
DQd
DQd
VSS
DQb
VCCQ
VSS
VCCQ
VSS
VCCQ
VSS
DQa
DQa
NC
DQa
DQa
DQa
DQa
VSS
VCCQ
DQa
DQa
DQa
DQb
DQb
DPb
NC
VSS
VCCQ
NC
VSS
VCCQ
NC
NC
NC
VDDQ
DQd
DQd
DQd
NC
NC
NC
Document #: 38-05161 Rev. *B
Page 3 of 31
CY7C1354A/GVT71256ZC36
CY7C1356A/GVT71512ZC18
Pin Configurations (continued)
119-ball Bump BGA
CY7C1354A/GVT71256ZC36 (256K × 36)–7 × 17 BGA
1
2
3
A
4
NC
5
6
7
A
B
C
D
E
F
VCCQ
NC
A
A
A
VCCQ
NC
CE2
A
A
ADV/LD
VCC
NC
A
CE3
A
NC
A
A
NC
DQc
DQc
VCCQ
DQc
DQc
VCCQ
DQd
DQd
VCCQ
DQd
DQd
NC
DQc
DQc
DQc
DQc
DQc
VCC
DQd
DQd
DQd
DQd
DQd
A
VSS
VSS
VSS
BWc
VSS
NC
VSS
VSS
VSS
BWb
VSS
NC
VSS
BWa
VSS
VSS
VSS
VSS
A
DQb
DQb
DQb
DQb
DQb
VCC
DQa
DQa
DQa
DQa
DQa
A
DQb
DQb
VCCQ
DQb
DQb
VCCQ
DQa
DQa
VCCQ
DQa
DQa
NC
CE
OE
G
H
J
A
WEN
VCC
CLK
NC
K
L
VSS
BWd
VSS
VSS
VSS
MODE
A
M
N
P
R
T
CEN
A1
A0
VCC
A
NC
NC
NC
ZZ
U
VCCQ
TMS
TDI
TCK
TDO
NC
VCCQ
CY7C1356A/GVT71512ZC18 (512K × 18)–7 × 17 BGA
1
2
3
A
4
NC
5
6
7
A
B
C
D
E
F
VCCQ
NC
A
A
A
VCCQ
NC
CE2
A
A
ADV/LD
VCC
NC
A
CE3
A
NC
A
A
NC
DQb
NC
NC
DQb
NC
DQb
NC
VCC
DQb
NC
DQb
NC
DQb
A
VSS
VSS
VSS
BWb
VSS
NC
VSS
VSS
VSS
VSS
VSS
MODE
A
VSS
VSS
VSS
VSS
VSS
NC
VSS
BWa
VSS
VSS
VSS
VCC
A
DQa
NC
DQa
NC
DQa
VCC
NC
DQa
NC
DQa
NC
A
NC
CE
DQa
VCCQ
DQa
NC
VCCQ
NC
OE
G
H
J
A
DQb
VCCQ
NC
WEN
VCC
CLK
NC
VCCQ
DQa
NC
K
L
DQb
VCCQ
DQb
NC
M
N
P
R
T
CEN
A1
VCCQ
NC
A0
DQa
NC
NC
VCC
NC
NC
A
A
ZZ
U
VCCQ
TMS
TDI
TCK
TDO
NC
VCCQ
Document #: 38-05161 Rev. *B
Page 4 of 31
CY7C1354A/GVT71256ZC36
CY7C1356A/GVT71512ZC18
Pin Descriptions—256K × 36
256K × 36
TQFP Pins
256K × 36
Pin
PBGA Pins Name
Type
Pin Description
37,
36,
4P
4N
A0,
Input-
Synchronous Address Inputs: The address register is triggered by a
A1, Synchronous combination of the rising edge of CLK, ADV/LD LOW, CEN LOW and
A
32, 33, 34, 35, 2A, 3A, 5A, 6A,
44, 45, 46, 47, 3B, 5B, 2C, 3C,
48, 49, 50, 81, 5C,6C,4G,2R,
82, 83, 99, 100 6R, 3T, 4T, 5T
true chip enables. A0 and A1 are the two least significant bits (LSBs) of
the address field and set the internal burst counter if burst cycle is
initiated.
93,
94,
95,
96
5L
5G
3G
3L
BWa,
Input-
Synchronous Byte Write Enables: Each nine-bit byte has its own
BWb, Synchronous active LOW byte Write enable. On load Write cycles (when WEN and
BWc,
BWd
ADV/LD are sampled LOW), the appropriate byte Write signal (BWx)
must be valid. The byte Write signal must also be valid on each cycle of
a burst Write. Byte Write signals are ignored when WEN is sampled
HIGH. The appropriate byte(s) of data are written into the device two
cycles later. BWa controls DQa pins; BWb controls DQb pins; BWc
controls DQc pins; BWd controls DQd pins. BWx can all be tied LOW if
always doing Writes to the entire 36-bit word.
87
88
4M
4H
CEN
Input-
Synchronous Clock Enable Input: When CEN is sampled HIGH, all
Synchronous other synchronous inputs, including clock are ignored and outputs
remain unchanged. The effect of CEN sampled HIGH on the device
outputs is as if the LOW-to-HIGH clock transition did not occur. For
normal operation, CEN must be sampled LOW at rising edge of clock.
WEN
Input-
Read Write: WEN signal is a synchronous input that identifies whether
Synchronous the current loaded cycle and the subsequent burst cycles initiated by
ADV/LD is a Read or Write operation. The data bus activity for the
current cycle takes place two clock cycles later.
89
4K
CLK
CE,
Input-
Clock: This is the clock input to CY7C1354A/GVT71256ZC36. Except
Synchronous for OE, ZZ and MODE, all timing references for the device are made
with respect to the rising edge of CLK.
98, 92
4E, 6B
Input-
Synchronous Active LOW Chip Enable: CE and CE3 are used with
CE3 Synchronous CE2 to enable the CY7C1354A/GVT71256ZC36. CE or CE3 sampled
HIGH or CE2 sampled LOW, along with ADV/LD LOW at the rising edge
of clock, initiates a deselect cycle. The data bus will be High-Z two clock
cycles after chip deselect is initiated.
97
86
2B
4F
CE2
Input-
Synchronous Active High Chip Enable: CE2 is used with CE and CE3
Synchronous to enable the chip. CE2 has inverted polarity but otherwise is identical
to CE and CE3.
OE
Input
Asynchronous Output Enable: OE must be LOW to Read data. When
OE is HIGH, the I/O pins are in high-impedance state. OE does not need
to be actively controlled for Read and Write cycles. In normal operation,
OE can be tied LOW.
85
4B
ADV/
Input-
Advance/Load: ADV/LD is a synchronous input that is used to load the
LD Synchronous internal registers with new address and control signals when it is
sampled LOW at the rising edge of clock with the chip is selected. When
ADV/LD is sampled HIGH, then the internal burst counter is advanced
for any burst that was in progress. The external addresses and WEN
are ignored when ADV/LD is sampled HIGH.
31
64
3R
7T
MOD
E
Input-
Static
Burst Mode: When MODE is HIGH or NC, the interleaved burst
sequence is selected. When MODE is LOW, the linear burst sequence
is selected. MODE is a static DC input.
ZZ
Input-
Sleep Enable: This active HIGH input puts the device in low power
Asynchronous consumption standby mode. For normal operation, this input has to be
either LOW or NC.
Document #: 38-05161 Rev. *B
Page 5 of 31
CY7C1354A/GVT71256ZC36
CY7C1356A/GVT71512ZC18
Pin Descriptions—256K × 36 (continued)
256K × 36
TQFP Pins
256K × 36
Pin
PBGA Pins Name
Type
Pin Description
51, 52, 53, 56- (a) 6P, 7P, 7N, DQa
Input/
Output
Data Inputs/Outputs: Both the data input path and data output path are
registered and triggered by the rising edge of CLK. Byte “a” is DQa pins;
Byte “b” is DQb pins; Byte “c” is DQc pins; Byte “d” is DQd pins.
59, 62, 63
68, 69, 72-75,
78, 79, 80
6N, 6M, 6L, 7L, DQb
6K, 7K, DQc
(b) 7H, 6H, 7G, DQd
1, 2, 3, 6-9, 12, 6G, 6F, 6E, 7E,
13 7D, 6D,
18, 19, 22-25, (c) 2D, 1D, 1E,
28, 29, 30
2E, 2F, 1G, 2G,
1H, 2H,
(d) 1K, 2K, 1L,
2L, 2M, 1N, 2N,
1P, 2P
38
39
43
2U
3U
4U
TMS
TDI
TCK
Input
IEEE 1149.1 Test Inputs: LVTTL-level inputs. If Serial Boundary Scan
(JTAG) is not used, these pins can be floating (i.e., No Connect) or be
connected to VCC.
42
5U
TDO
Output
Supply
Ground
IEEE 1149.1 Test Output: LVTTL-level output. If Serial Boundary Scan
(JTAG) is not used, these pins can be floating (i.e., No Connect).
14, 15, 16, 41, 4C, 2J, 4J, 6J, VCC
65, 66, 91 4R, 5R
Power Supply: +3.3V –5% and +5%.
5, 10, 17, 21, 3D, 5D, 3E, 5E, VSS
26, 40, 55, 60, 3F, 5F, 3H, 5H,
Ground: GND.
67, 71, 76, 90
3K, 5K, 3M,
5M, 3N, 5N, 3P,
5P
4, 11, 20, 27, 1A, 7A, 1F, 7F, VCCQ I/O Supply Output Buffer Supply: +3.3V –0.165V and +0.165V for 3.3V I/O. +2.5V
54, 61, 70, 77 1J, 7J, 1M, 7M,
1U, 7U
–0.125V and +0.4V for 2.5V I/O.
84
4A, 1B, 7B, 1C, NC
–
No Connect: These signals are not internally connected. It can be left
7C, 4D, 3J, 5J,
4L, 1R, 7R, 1T,
2T, 6T, 6U
floating or be connected to VCC or to GND.
Pin Descriptions—512K × 18
512K × 18
TQFP Pins
512K × 18
Pin
PBGA Pins Name
Type
Pin Description
37,
36,
4P
4N
A0,
Input-
Synchronous Address Inputs: The address register is triggered by a
A1, Synchronous combination of the rising edge of CLK, ADV/LD LOW, CEN LOW, and
32, 33, 34, 35, 2A, 3A, 5A, 6A,
44, 45, 46, 47, 3B, 5B, 6B, 2C,
48, 49, 50, 80, 3C,5C,6C,4G,
81, 82, 83, 99, 2R, 6R, 2T, 3T,
A
true chip enables. A0 and A1 are the two least significant bits of the
address field and set the internal burst counter if burst cycle is initiated.
100
5T, 6T
93,
94,
5L
3G
BWa,
Input-
Synchronous Byte Write Enables: Each nine-bit byte has its own
BWb Synchronous active LOW byte Write enable. On load Write cycles (when WEN and
ADV/LD are sampled LOW), the appropriate byte Write signal (BWx)
must be valid. The byte Write signal must also be valid on each cycle of
a burst Write. Byte Write signals are ignored when WEN is sampled
HIGH. The appropriate byte(s) of data are written into the device two
cycles later. BWa controls DQa pins; BWb controls DQb pins. BWx can
all be tied LOW if always doing Write to the entire 18-bit word.
87
4M
CEN
Input-
Synchronous Clock Enable Input: When CEN is sampled HIGH, all
Synchronous other synchronous inputs, including clock are ignored and outputs
remain unchanged. The effect of CEN sampled HIGH on the device
outputs is as if the LOW-to-HIGH clock transition did not occur. For
normal operation, CEN must be sampled LOW at rising edge of clock.
Document #: 38-05161 Rev. *B
Page 6 of 31
CY7C1354A/GVT71256ZC36
CY7C1356A/GVT71512ZC18
Pin Descriptions—512K × 18 (continued)
512K × 18
TQFP Pins
512K × 18
Pin
PBGA Pins Name
Type
Pin Description
88
4H
WEN
Input-
Read Write: WEN signal is a synchronous input that identifies whether
Synchronous the current loaded cycle and the subsequent burst cycles initiated by
ADV/LD isa Read orWrite operation. The databus activity for the current
cycle takes place two clock cycles later.
89
4K
CLK
CE,
Input-
Clock: This is the clock input to CY7C1356A/GVT71512ZC18. Except
Synchronous for OE, ZZ, and MODE, all timing references for the device are made
with respect to the rising edge of CLK.
98,
92
4E, 6B
Input-
Synchronous Active LOW Chip Enable: CE and CE3 are used with
CE3 Synchronous CE2 to enable the CY7C1356A/GVT71512ZC18. CE or CE3 sampled
HIGH or CE2 sampled LOW, along with ADV/LD LOW at the rising edge
of clock, initiates a deselect cycle. The data bus will be High-Z two clock
cycles after chip deselect is initiated.
97
86
2B
4F
CE2
Input-
Synchronous Active HIGH Chip Enable: CE2 is used with CE and CE3
Synchronous to enable the chip. CE2 has inverted polarity but otherwise is identical to
CE and CE3.
OE
Input
Asynchronous Output Enable: OE must be LOW to Read data. When
OE is HIGH, the I/O pins are in high-impedance state. OE does not need
to be actively controlled for Read and write cycles. In normal operation,
OE can be tied LOW.
85
4B
ADV
Input-
Advance/Load: ADV/LD is a synchronous input that is used to load the
/LD Synchronous internal registers with new address and control signals when it is
sampled LOW at the rising edge of clock with the chip is selected. When
ADV/LD is sampled HIGH, then the internal burst counter is advanced
for any burst that was in progress. The external addresses and WEN are
ignored when ADV/LD is sampled HIGH.
31
64
3R
7T
MOD
E
Input-
Static
Burst Mode: When MODE is HIGH or NC, the interleaved burst
sequence is selected. When MODE is LOW, the linear burst sequence
is selected. MODE is a static DC input.
ZZ
Input-
Sleep Enable: This active HIGH input puts the device in low power
Asynchronou consumption standby mode. For normal operation, this input has to be
s
either LOW or NC.
58, 59, 62, 63, (a) 6D, 7E, 6F, DQa
68, 69, 72, 73, 7G, 6H, 7K, 6L, DQb
Input/
Output
Data Inputs/Outputs: Both the data input path and data output path are
registered and triggered by the rising edge of CLK. Byte “a” is DQa pins;
Byte “b” is DQb pins.
74
6N, 7P
8, 9, 12, 13, 18, (b) 1D, 2E, 2G,
19, 22, 23, 24 1H, 2K, 1L, 2M,
1N, 2P
38
39
43
2U
3U
4U
TMS
TDI
TCK
Input
IEEE 1149.1 Test Inputs: LVTTL-level inputs. If Serial Boundary Scan
(JTAG) is not used, these pins can be floating (i.e., No Connect) or be
connected to VCC.
42
5U
TDO
Output
Supply
Ground
IEEE 1149.1 Test Inputs: LVTTL-level output. If Serial Boundary Scan
(JTAG) is not used, these pins can be floating (i.e., No Connect).
14, 15, 16, 41, 4C, 2J, 4J, 6J, VCC
65, 66, 91 4R, 5R
Power Supply: +3.3V –5% and +5%.
5, 10, 17, 21, 3D, 5D, 3E, 5E, VSS
26, 40, 55, 60, 3F, 5F, 5G, 3H,
67, 71, 76, 90 5H, 3K, 5K, 3L,
3M, 5M, 3N,
Ground: GND.
5N, 3P, 5P
Document #: 38-05161 Rev. *B
Page 7 of 31
CY7C1354A/GVT71256ZC36
CY7C1356A/GVT71512ZC18
Pin Descriptions—512K × 18 (continued)
512K × 18
TQFP Pins
512K × 18
Pin
PBGA Pins Name
Type
Pin Description
4, 11, 20, 27, 1A, 7A, 1F, 7F, VCCQ I/O Supply Output Buffer Supply: +3.3V –0.165V and +0.165V for 3.3V I/O. +2.5V
54, 61, 70, 77 1J, 7J, 1M, 7M,
1U, 7U
–0.125V and +0.4V for 2.5V I/O.
1-3, 6, 7, 25, 4A, 1B, 7B, 1C, NC
–
No Connect: These signals are not internally connected. It can be left
28-30,
7C, 2D, 4D, 7D,
floating or be connected to VCC or to GND.
51-53, 56, 57, 1E, 6E, 2F, 1G,
75, 78, 79, 84, 6G, 2H, 7H, 3J,
95, 96
5J, 1K, 6K, 2L,
4L, 7L, 6M, 2N,
7N, 1P, 6P, 1R,
7R, 1T, 4T, 6U
Partial Truth Table for Read/Write[2]
Function
WEN
BWa
X
BWb
X
BWc[4]
BWd[4]
Read
H
L
L
L
L
L
L
X
H
H
H
L
X
H
H
H
H
L
No Write
H
H
Write Byte a (DQa)[3]
Write Byte b (DQb)[3]
Write Byte c (DQc)[3]
Write Byte d (DQd}[3]
Write all bytes
L
H
H
L
H
H
H
H
H
L
L
L
L
Interleaved Burst Address Table
Linear Burst Address Table
(MODE = V or NC)
(MODE = V
)
CC
SS
First
Second
Address
(internal)
Third
Fourth
First
Second
Address
(internal)
Third
Fourth
Address
Address
(external)
Address
(internal)
Address
Address
(external)
Address
(internal)
(internal)[5]
A...A11
(internal)[5]
A...A00
A...A01
A...A10
A...A11
A...A01
A...A00
A...A11
A...A10
A...A10
A...A11
A...A00
A...A01
A...A00
A...A01
A...A10
A...A11
A...A01
A...A10
A...A11
A...A00
A...A10
A...A11
A...A00
A...A01
A...A11
A...A00
A...A01
A...A10
A...A10
A...A01
A...A00
Notes:
2. L means logic LOW. H means logic HIGH. X means Don’t Care.
3. Multiple bytes may be selected during the same cycle.
4. BWc and BWd apply to 256K × 36 device only.
5. Upon completion of the Burst sequence, the counter wraps around to its initial state and continues counting.
Document #: 38-05161 Rev. *B
Page 8 of 31
CY7C1354A/GVT71256ZC36
CY7C1356A/GVT71512ZC18
Sleep Mode
The ZZ input pin is an asynchronous input. Asserting ZZ
places the SRAM in a power conservation “sleep” mode. Two
clock cycles are required to enter into or exit from this “sleep”
mode. While in this mode, data integrity is guaranteed.
Accesses pending when entering the “sleep” mode are not
considered valid nor is the completion of the operation
guaranteed. The device must be deselected prior to entering
the “sleep” mode. CEs must remain inactive for the duration of
tZZREC after the ZZ input returns LOW. CEN needs to active
before going into the ZZ mode and before you want to come
back out of the ZZ mode.
ZZ Mode Electrical Characteristics
Parameter
Description
Sleep mode standby current
Device operation to ZZ
ZZ recovery time
Test Conditions
ZZ > VDD – 0.2V
ZZ > VDD – 0.2V
ZZ < 0.2V
Min.
Max.
10
Unit
mA
ns
IDDZZ
tZZS
2tCYC
tZZREC
2tCYC
ns
Truth Table[9, 10, 11, 12, 13, 14, 15, 16, 17]
Previous Address
DQ
OE (2 cycles later)
Operation
Deselect Cycle
Continue Deselect/NOP[18]
Cycle
Used
WEN ADV/LD CE CEN
BWx
X
X
Deselect
X
X
X
X
H
X
H
X
L
L
H
L
H
X
L
L
L
L
L
L
L
L
L
L
L
H
X
X
X
X
H
H
X
X
X
X
X
High-Z
High-Z
Q
X
X
Read Cycle (Begin Burst)
External
Next
X
Read Cycle (Continue Burst)[18]
Dummy Read (Begin Burst)[19]
Dummy Read (Continue Burst)[18, 19]
Write Cycle (Begin Burst)
Write Cycle (Continue Burst)[18]
Abort Write (Begin Burst)[19]
Abort Write (Continue Burst)[18, 19]
Ignore Clock Edge/NOP[20]
Read
X
H
L
X
L
X
Q
External
Next
X
High-Z
High-Z
D
Read
X
H
L
X
L
X
External
Next
L
Write
X
X
L
H
L
X
L
L
D
External
Next
H
H
X
High-Z
High-Z
–
Write
X
X
X
H
H
X
X
X
Notes:
6. This assumes that CEN, CE, CE2 and CE3 are all True.
7. All addresses, control and data-in are only required to meet set-up and hold time with respect to the rising edge of clock. Data out is valid after a clock-to-data
delay from the rising edge of clock.
8. DQc and DQd apply to 256K × 36 device only.
9. L means logic LOW. H means logic HIGH. X means Don’t Care. High-Z means High Impedance. BWx = L means [BWa*BWb*BWc*BWd] = LOW. BWx = H
means [BWa*BWb*BWc*BWd] = HIGH. BWc and BWd apply to 256K × 36 device only.
10. CE = H means CE and CE3 are LOW along with CE2 HIGH. CE = L means CE or CE3 are HIGH or CE2 is LOW. CE = X means CE, CE3, and CE2 are Don’t Care.
11. BWa enables Write to byte “a” (DQa pins). BWb enables Write to byte “b” (DQb pins). BWc enables Write to byte “c” (DQc pins). BWd enables Write to byte “d”
(DQd pins). DQc, DQd, BWc, and BWd apply to 256K × 36 device only.
12. The device is not in Sleep Mode, i.e., the ZZ pin is LOW.
13. During Sleep Mode, the ZZ pin is HIGH and all the address pins and control pins are “Don’t Care.” The SNOOZE MODE can only be entered two cycles after
the Write cycle, otherwise the Write cycle may not be completed.
14. All inputs, except OE, ZZ, and MODE pins, must meet set-up time and hold time specification against the clock (CLK) LOW-to-HIGH transition edge.
15. OE may be tied to LOW for all the operation. This device automatically turns off the output driver during Write cycle.
16. Device outputs are ensured to be in High-Z during device power-up.
17. This device contains a two-bit burst counter. The address counter is incremented for all Continue Burst cycles. Address wraps to the initial address every fourth
burst cycle.
18. Continue Burst cycles, whether Read or Write, use the same control signals. The type of cycle performed, Read or Write, depends upon the WEN control signal
at the Begin Burst cycle. A Continue Deselect cycle can only be entered if a DESELECT cycle is executed first.
19. Dummy Read and Abort Write cycles can be entered to set up subsequent Read or Write cycles or to increment the burst counter.
20. When an Ignore Clock Edge cycle enters, the output data (Q) will remain the same if the previous cycle is Read cycle or remain High-Z if the previous cycle is
Write or DESELECT cycle.
Document #: 38-05161 Rev. *B
Page 9 of 31
CY7C1354A/GVT71256ZC36
CY7C1356A/GVT71512ZC18
Performing a TAP Reset
IEEE 1149.1 Serial Boundary Scan (JTAG)
The TAP circuitry does not have a reset pin (TRST, which is
optional in the IEEE 1149.1 specification). A RESET can be
Overview
This device incorporates a serial boundary scan access port
(TAP). This port is designed to operate in a manner consistent
with IEEE Standard 1149.1-1990 (commonly referred to as
JTAG), but does not implement all of the functions required for
IEEE 1149.1 compliance. Certain functions have been
modified or eliminated because their implementation places
extra delays in the critical speed path of the device. Never-
theless, the device supports the standard TAP controller archi-
tecture (the TAP controller is the state machine that controls
the TAPs operation) and can be expected to function in a
manner that does not conflict with the operation of devices with
IEEE Standard 1149.1 compliant TAPs. The TAP operates
using LVTTL/LVCMOS logic level signaling.
performed for the TAP controller by forcing TMS HIGH (VCC)
for five rising edges of TCK and pre-loads the instruction
register with the IDCODE command. This type of reset does
not affect the operation of the system logic. The reset affects
test logic only.
At power-up, the TAP is reset internally to ensure that TDO is
in a High-Z state.
TAP Registers
Overview
The various TAP registers are selected (one at a time) via the
sequences of ones and zeros input to the TMS pin as the TCK
is strobed. Each of the TAP registers is a serial shift register
that captures serial input data on the rising edge of TCK and
pushes serial data out on subsequent falling edge of TCK.
When a register is selected, it is connected between the TDI
and TDO pins.
Disabling the JTAG Feature
It is possible to use this device without using the JTAG feature.
To disable the TAP controller without interfering with normal
operation of the device, TCK should be tied LOW (VSS) to
prevent clocking the device. TDI and TMS are internally pulled
up and may be unconnected. They may alternately be pulled
up to VCC through a resistor. TDO should be left unconnected.
Upon power-up the device will come up in a reset state which
will not interfere with the operation of the device.
Instruction Register
The instruction register holds the instructions that are
executed by the TAP controller when it is moved into the run
test/idle or the various data register states. The instructions
are three bits long. The register can be loaded when it is
placed between the TDI and TDO pins. The parallel outputs of
the instruction register are automatically preloaded with the
IDCODE instruction upon power-up or whenever the controller
is placed in the test-logic reset state. When the TAP controller
is in the Capture-IR state, the two least significant bits of the
serial instruction register are loaded with a binary “01” pattern
to allow for fault isolation of the board-level serial test data
path.
Test Access Port
TCK–Test Clock (INPUT)
Clocks all TAP events. All inputs are captured on the rising
edge of TCK and all outputs propagate from the falling edge
of TCK.
TMS–Test Mode Select (INPUT)
The TMS input is sampled on the rising edge of TCK. This is
the command input for the TAP controller state machine. It is
allowable to leave this pin unconnected if the TAP is not used.
The pin is pulled up internally, resulting in a logic HIGH level.
Bypass Register
The bypass register is a single-bit register that can be placed
between TDI and TDO. It allows serial test data to be passed
through the device TAP to another device in the scan chain
TDI–Test Data In (INPUT)
with minimum delay. The bypass register is set LOW (VSS
)
The TDI input is sampled on the rising edge of TCK. This is the
input side of the serial registers placed between TDI and TDO.
The register placed between TDI and TDO is determined by
the state of the TAP controller state machine and the
instruction that is currently loaded in the TAP instruction
register (refer to Figure 1, TAP Controller State Diagram). It is
allowable to leave this pin unconnected if it is not used in an
application. The pin is pulled up internally, resulting in a logic
HIGH level. TDI is connected to the most significant bit (MSB)
of any register (see Figure 2).
when the BYPASS instruction is executed.
Boundary Scan Register
The Boundary Scan register is connected to all the input and
bidirectional I/O pins (not counting the TAP pins) on the
device. This also includes a number of NC pins that are
reserved for future needs. There are a total of 70 bits for x36
device and 51 bits for x18 device. The boundary scan register,
under the control of the TAP controller, is loaded with the
contents of the device I/O ring when the controller is in
Capture-DR state and then is placed between the TDI and
TDO pins when the controller is moved to Shift-DR state. The
EXTEST, SAMPLE/ PRELOAD and SAMPLE-Z instructions
can be used to capture the contents of the I/O ring.
TDO–Test Data Out (OUTPUT)
The TDO output pin is used to serially clock data-out from the
registers. The output that is active depending on the state of
the TAP state machine (refer to Figure 1, TAP Controller State
Diagram). Output changes in response to the falling edge of
TCK. This is the output side of the serial registers placed
between TDI and TDO. TDO is connected to the LSB of any
register (see Figure 2).
The Boundary Scan Order table describes the order in which
the bits are connected. The first column defines the bit’s
position in the boundary scan register. The MSB of the register
is connected to TDI, and LSB is connected to TDO. The
second column is the signal name and the third column is the
bump number. The third column is the TQFP pin number and
the fourth column is the BGA bump number.
Document #: 38-05161 Rev. *B
Page 10 of 31
CY7C1354A/GVT71256ZC36
CY7C1356A/GVT71512ZC18
Identification (ID) Register
Capture-DR mode and places the ID register between the TDI
and TDO pins in Shift-DR mode. The IDCODE instruction is
the default instruction loaded in the instruction upon power-up
and at any time the TAP controller is placed in the test-logic
reset state.
The ID Register is a 32-bit register that is loaded with a device
and vendor specific 32-bit code when the controller is put in
Capture-DR state with the IDCODE command loaded in the
instruction register. The register is then placed between the
TDI and TDO pins when the controller is moved into Shift-DR
state. Bit 0 in the register is the LSB and the first to reach TDO
when shifting begins. The code is loaded from a 32-bit on-chip
ROM. It describes various attributes of the device as described
in the Identification Register Definitions table.
SAMPLE-Z
If the High-Z instruction is loaded in the instruction register, all
output pins are forced to a High-Z state and the boundary scan
register is connected between TDI and TDO pins when the
TAP controller is in a Shift-DR state.
TAP Controller Instruction Set
SAMPLE/PRELOAD
Overview
SAMPLE/PRELOAD is an IEEE 1149.1 mandatory instruction.
The PRELOAD portion of the command is not implemented in
this device, so the device TAP controller is not fully IEEE
1149.1-compliant.
There are two classes of instructions defined in the IEEE
Standard 1149.1-1990; the standard (public) instructions and
device specific (private) instructions. Some public instructions
are mandatory for IEEE 1149.1 compliance. Optional public
instructions must be implemented in prescribed ways.
When the SAMPLE/PRELOAD instruction is loaded in the
instruction register and the TAP controller is in the Capture-DR
state, a snap shot of the data in the device’s input and I/O
buffers is loaded into the boundary scan register. Because the
device system clock(s) are independent from the TAP clock
(TCK), it is possible for the TAP to attempt to capture the input
and I/O ring contents while the buffers are in transition (i.e., in
a metastable state). Although allowing the TAP to sample
metastable inputs will not harm the device, repeatable results
can not be expected. To guarantee that the boundary scan
register will capture the correct value of a signal, the device
input signals must be stabilized long enough to meet the TAP
controller’s capture set-up plus hold time (tCS plus tCH). The
device clock input(s) need not be paused for any other TAP
operation except capturing the input and I/O ring contents into
the boundary scan register.
Although the TAP controller in this device follows the IEEE
1149.1 conventions, it is not IEEE 1149.1 compliant because
some of the mandatory instructions are not fully implemented.
The TAP on this device may be used to monitor all input and
I/O pads, but can not be used to load address, data, or control
signals into the device or to preload the I/O buffers. In other
words, the device will not perform IEEE 1149.1 EXTEST,
INTEST, or the preload portion of the SAMPLE/PRELOAD
command.
When the TAP controller is placed in Capture-IR state, the two
least significant bits of the instruction register are loaded with
01. When the controller is moved to the Shift-IR state the
instruction is serially loaded through the TDI input (while the
previous contents are shifted out at TDO). For all instructions,
the TAP executes newly loaded instructions only when the
controller is moved to Update-IR state. The TAP instruction
sets for this device are listed in the following tables.
Moving the controller to Shift-DR state then places the
boundary scan register between the TDI and TDO pins.
Because the PRELOAD portion of the command is not imple-
mented in this device, moving the controller to the Update-DR
state with the SAMPLE/PRELOAD instruction loaded in the
instruction register has the same effect as the Pause-DR
command.
EXTEST
EXTEST is an IEEE 1149.1 mandatory public instruction. It is
to be executed whenever the instruction register is loaded with
all 0s. EXTEST is not implemented in this device.
BYPASS
The TAP controller does recognize an all-0 instruction. When
an EXTEST instruction is loaded into the instruction register,
the device responds as if a SAMPLE/PRELOAD instruction
has been loaded. There is one difference between two instruc-
tions. Unlike SAMPLE/PRELOAD instruction, EXTEST places
the device outputs in a High-Z state.
When the BYPASS instruction is loaded in the instruction
register and the TAP controller is in the Shift-DR state, the
bypass register is placed between TDI and TDO. This allows
the board level scan path to be shortened to facilitate testing
of other devices in the scan path.
Reserved
IDCODE
Do not use these instructions. They are reserved for future
use.
The IDCODE instruction causes a vendor-specific, 32-bit code
to be loaded into the ID register when the controller is in
Document #: 38-05161 Rev. *B
Page 11 of 31
CY7C1354A/GVT71256ZC36
CY7C1356A/GVT71512ZC18
TEST-LOGIC
RESET
1
0
0
1
1
1
REUN-TEST/
IDLE
SELECT
SELECT
DR-SCAN
IR-SCAN
0
0
1
1
CAPTURE-DR
CAPTURE-IR
0
0
SHIFT-DR
0
SHIFT-IR
0
1
1
EXIT1-DR
0
1
EXIT1-IR
0
1
0
0
PAUSE-DR
1
PAUSE-IR
1
0
0
EXIT2-DR
1
EXIT2-IR
1
UPDATE-DR
UPDATE-IR
1
1
0
0
Figure 1. TAP Controller State Diagram[21]
Note:
21.The “0”/”1” next to each state represents the value at TMS at the rising edge of TCK.
Document #: 38-05161 Rev. *B
Page 12 of 31
CY7C1354A/GVT71256ZC36
CY7C1356A/GVT71512ZC18
0
Bypass Register
Selection
Circuitry
Selection
Circuitry
2
1
0
TDO
TDI
Instruction Register
29
Identification Register
31 30
.
.
2
1
1
0
.
x
.
.
.
2
0
Boundary Scan Register [22]
TDI
TDI
TAP Controller
Figure 2. TAP Controller Block Diagram
TAP Electrical Characteristics (20°C < Tj < 110°C; VCC = 3.3V –0.2V and +0.3V unless otherwise noted)
Parameter
Description
Test Conditions
Min.
2.0
Max.
VCC + 0.3
0.8
Unit
VIH
VIl
Input High (Logic 1) Voltage[23, 24]
Input Low (Logic 0) Voltage[23, 24]
Input Leakage Current
V
–0.3
–5.0
–30
–5.0
V
ILI
0V < VIN < VCC
5.0
µA
µA
µA
ILI
TMS and TDI Input Leakage Current 0V < VIN < VCC
30
ILO
Output Leakage Current
Output disabled,
0V < VIN < VCCQ
5.0
VOLC
VOHC
VOLT
LVCMOS Output Low Voltage[23, 25] IOLC = 100 µA
LVCMOS Output High Voltage[23, 25] IOHC = 100 µA
0.2
0.4
V
V
V
V
VCC – 0.2
LVTTL Output Low Voltage[23]
LVTTL Output High Voltage[23]
IOLT = 8.0 mA
IOHT = 8.0 mA
VOHT
2.4
Notes:
22. X = 69 for the x36 configuration;
X = 50 for the x18 configuration.
23. All voltage referenced to VSS (GND).
24. Overshoot: VIH(AC) < VCC + 1.5V for t < tKHKH/2; undershoot: VIL(AC) <–0.5V for t < tKHKH/2; power-up: VIH < 3.6V and VCC < 3.135V and VCCQ < 1.4V for
t < 200 ms. During normal operation, VCCQ must not exceed VCC. Control input signals (such as WEN and ADV/LD) may not have pulse widths less than
tKHKL (min.).
25. This parameter is sampled.
Document #: 38-05161 Rev. *B
Page 13 of 31
CY7C1354A/GVT71256ZC36
CY7C1356A/GVT71512ZC18
TAP AC Switching Characteristics Over the Operating Range[26, 27]
Parameter
Clock
Description
Min.
Max.
Unit
tTHTH
Clock Cycle Time
Clock Frequency
Clock HIGH Time
Clock LOW Time
20
ns
MHz
ns
fTF
50
tTHTL
8
8
tTLTH
ns
Output Times
tTLQX
TCK LOW to TDO Unknown
TCK LOW to TDO Valid
TDI Valid to TCK HIGH
TCK HIGH to TDI Invalid
0
ns
ns
ns
ns
tTLQV
10
tDVTH
5
5
tTHDX
Set-up Times
tMVTH
TMS Set-up
TDI Set-up
5
5
5
ns
ns
ns
tTDIS
tCS
Capture Set-up
Hold Times
tTHMX
TMS Hold
TDI Hold
5
5
5
ns
ns
ns
tTDIH
tCH
Capture Hold
Notes:
26. tCS and tCH refer to the set-up and hold time requirements of latching data from the boundary scan register.
27. Test conditions are specified using the load in TAP AC test conditions.
Document #: 38-05161 Rev. *B
Page 14 of 31
CY7C1354A/GVT71256ZC36
CY7C1356A/GVT71512ZC18
TAP Timing and Test Conditions
1.5V
50Ω
ALL INPUT PULSES
3.0V
1.5V
TDO
Z = 50Ω
0
C = 20 pF
L
V
SS
1.5 ns
1.5 ns
GND
(a)
t
t
THTL
TLTH
t
THTH
TEST CLOCK
(TCK)
t
t
MVTH
THMX
TEST MODE SELECT
(TMS)
t
t
DVTH
THDX
TEST DATA IN
(TDI)
t
TLQV
t
TLQX
TEST DATA OUT
(TDO)
Identification Register Definitions
Instruction Field
Revision Number(31:28)
Device Depth (27:23)
256K x 36
XXXX
512K x 18
XXXX
Description
Reserved for revision number.
Defines depth of 256K or 512K words.
Defines width of x36 or x18 bits.
Reserved for future use.
00110
00111
Device Width (22:18)
00100
00011
Reserved (17:12)
XXXXXX
00011100100
1
XXXXXX
Cypress Jedec ID Code (11:1)
ID Register Presence Indicator (0)
00011100100 Allows unique identification of DEVICE vendor.
Indicates the presence of an ID register.
1
Scan Register Sizes
Register Name
Instruction
Bypass
Bit Size (x36)
Bit Size (x18)
3
1
3
1
ID
32
70
32
51
Boundary Scan
Document #: 38-05161 Rev. *B
Page 15 of 31
CY7C1354A/GVT71256ZC36
CY7C1356A/GVT71512ZC18
Instruction Codes
Instruction
Code
Description
EXTEST
000
Captures I/O ring contents. Places the boundary scan register between TDI
and TDO. Forces all device outputs to High-Z state. This instruction is not
IEEE 1149.1-compliant.
IDCODE
001
010
Preloads ID register with vendor ID code and places it between TDI and
TDO. This instruction does not affect device operations.
SAMPLE-Z
Captures I/O ring contents. Places the boundary scan register between TDI
and TDO. Forces all device outputs to High-Z state.
RESERVED
011
100
Do not use these instructions; they are reserved for future use.
SAMPLE/PRELOAD
Captures I/O ring contents. Places the boundary scan register between TDI
and TDO. This instruction does not affect device operations. This instruction
does not implement IEEE 1149.1 PRELOAD function and is therefore not
1149.1-compliant.
RESERVED
RESERVED
BYPASS
101
110
111
Do not use these instructions; they are reserved for future use.
Do not use these instructions; they are reserved for future use.
Places the bypass register between TDI and TDO. This instruction does
not affect device operations.
Document #: 38-05161 Rev. *B
Page 16 of 31
CY7C1354A/GVT71256ZC36
CY7C1356A/GVT71512ZC18
Boundary Scan Order (256K × 36)
Boundary Scan Order (256K × 36)
Signal
Name
Signal
Bit#
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
TQFP
92
93
94
95
96
97
98
99
100
1
Bump ID
6B
5L
Bit#
1
Name
TQFP
44
45
46
47
48
49
50
51
52
53
56
57
58
59
62
63
64
68
69
72
73
74
75
78
79
80
81
82
83
84
85
86
87
88
89
Bump ID
2R
3T
CE3
BWa
BWb
BWc
BWd
CE2
CE
A
2
A
5G
3G
3L
3
A
4T
4
A
5T
5
A
6R
3B
5B
6P
7N
6M
7L
2B
4E
3A
2A
2D
1E
2F
6
A
7
A
A
8
DQa
DQa
DQa
DQa
DQa
DQa
DQa
DQa
DQa
ZZ
A
9
DQc
DQc
DQc
DQc
DQc
DQc
DQc
DQc
DQc
NC
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
2
3
6K
7P
6N
6L
6
1G
2H
1D
2E
2G
1H
5R
2K
1L
7
8
9
7K
7T
12
13
14
18
19
22
23
24
25
28
29
30
31
32
33
34
35
36
37
DQb
DQb
DQb
DQb
DQb
DQb
DQb
DQb
DQb
A
6H
7G
6F
DQd
DQd
DQd
DQd
DQd
DQd
DQd
DQd
DQd
MODE
A
7E
6D
7H
6G
6E
7D
6A
5A
4G
4A
4B
4F
2M
1N
2P
1K
2L
2N
1P
3R
2C
3C
5C
6C
4N
4P
A
A
NC
A
ADV/LD
OE
A
A
CEN
WEN
CLK
4M
4H
4K
A1
A0
Document #: 38-05161 Rev. *B
Page 17 of 31
CY7C1354A/GVT71256ZC36
CY7C1356A/GVT71512ZC18
Boundary Scan Order (512K × 18)
Boundary Scan Order (512K × 18)
Signal
Name
Signal
Bit#
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
TQFP
89
92
93
94
97
98
99
100
8
Bump ID
4K
Bit#
1
Name
TQFP
44
45
46
47
48
49
50
58
59
62
63
64
68
69
72
73
74
80
81
82
83
84
85
86
87
88
Bump ID
2R
2T
CLK
CE3
BWa
BWb
CE2
CE
A
6B
2
A
5L
3
A
3T
3G
2B
4
A
5T
5
A
6R
3B
5B
7P
6N
6L
4E
6
A
A
3A
7
A
A
2A
8
DQa
DQa
DQa
DQa
ZZ
DQb
DQb
DQb
DQb
NC
1D
2E
9
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
12
13
14
18
19
22
23
24
31
32
33
34
35
36
37
2G
1H
5R
2K
7K
7T
DQa
DQa
DQa
DQa
DQa
A
6H
7G
6F
DQb
DQb
DQb
DQb
DQb
MODE
A
1L
2M
1N
2P
7E
6D
6T
3R
2C
3C
5C
6C
4N
4P
A
6A
5A
4G
4A
4B
4F
A
A
A
A
NC
ADV/LD
OE
CEN
WEN
A
A1
A0
4M
4H
Document #: 38-05161 Rev. *B
Page 18 of 31
CY7C1354A/GVT71256ZC36
CY7C1356A/GVT71512ZC18
Short Circuit Output Current ....................................... 50 mA
Maximum Ratings
Static Discharge Voltage ......................................... > 2001V
(per MIL-STD-883, Method 3015)
(Above which the useful life may be impaired. For user guide-
lines, not tested.)
Latch-Up Current................................................... > 200 mA
Voltage on VCC Supply Relative to VSS ......... –0.5V to +4.6V
Operating Range
VIN ...........................................................–0.5V to VCC+0.5V
Range
Commercial
Industrial
Ambient Temperature[28] VCC
VCCQ
3.3V ± 2.5V-5%/
Storage Temperature (plastic) ...................... –55°C to +125°
Junction Temperature ..................................................+125°
0°C to +70°C
5%
3.3V+10%
-40°C to +85°C
Power Dissipation .........................................................2.0W
Electrical Characteristics Over the Operating Range
Parameter
VIHD
Description
Input High (Logic 1) Voltage[23, 29]
Test Conditions
Min.
Max.
Unit
All other Inputs
2.0
2.0
1.7
–0.3
–0.3
-
VCC + 0.3
V
V
VIH
3.3V I/O
2.5V I/O
V
VIL
Input Low (Logic 0) Voltage[23, 29]
Input Leakage Current
3.3V I/O
0.8
0.7
5
V
2.5V I/O
V
ILI
0V < VIN < VCC
µA
µA
µA
V
ILI
MODE and ZZ Input Leakage Current[30] 0V < VIN < VCC
-
30
5
ILO
VOH
Output Leakage Current
Output High Voltage[23]
Output(s) disabled, 0V < VOUT < VCC
-
I0H = –5.0 mA for 3.3V I/O
I0H = –1.0 mA for 2.5V I/O
I0L=8.0 mA for 3.3V I/O
I0L = 1.0 mA for 2.5V I/O
I0H=1.0 mA
2.4
2.0
V
VOL
Output Low Voltage[23]
0.4
0.4
V
V
VCC
Supply Voltage[23]
I/O Supply Voltage[23]
3.135
3.135
2.375
3.465
3.465
2.9
V
VCCQ
3.3V I/O
V
2.5V I/O
V
200
MHz/
-5
166
MHz/
-6
133
MHz/
-7.5
100
MHz/
-10
Parameter
Description
Conditions
Typ.
Unit
ICC
Power Supply Current: Device selected; all inputs < VILor > 200
560
480
410
350
mA
Operating[31, 32, 33, 34]
VIH; cycle time > tKC min.; VCC =Max.;
2
outputs open, ADV/LD = X, f = fMAX
ISB1
ISB2
ISB3
ISB4
Automatic CE
Power-Down
Device deselected;
all inputs < VIL or > VIH; VCC = Max.;
CLK cycle time > tKC Min.
mA
mA
mA
mA
Current—TTL Inputs
CMOS Standby[32, 33, 34] Device deselected; VCC = Max.;
all inputs < VSS + 0.2 or > VCC – 0.2;
15
20
50
30
50
30
50
30
50
30
50
all inputs static; CLK frequency = 0
TTL Standby[32, 33, 34]
Device deselected; all inputs < VIL
or > VIH; all inputs static;
VCC = Max.; CLK frequency = 0
Clock Running[32, 33, 34] Device deselected;
all inputs < VIL or > VIH; VCC = MAX;
CLK cycle time > tKC Min.
230
200
190
170
Notes:
28. TA is the case temperature.
29. Overshoot: VIH < +6.0V for t < tKC /2; undershoot: VIL < –2.0V for t < tKC /2.
30. MODE pin has an internal pull-up and ZZ pin has an internal pull-down. These two pins exhibit an input leakage current of ±50 µA.
31. CC is given with no output current. ICC increases with greater output loading and faster cycle times.
I
32. “Device Deselected” means the device is in power-down mode as defined in the truth table. “Device Selected” means the device is active.
33. Typical values are measured at 3.3V, 25°C, and 20-ns cycle time.
34. At f = fMAX, inputs are cycling at the maximum frequency of Read cycles of 1/tCYC; f = 0 means no input lines are changing.
Document #: 38-05161 Rev. *B
Page 19 of 31
CY7C1354A/GVT71256ZC36
CY7C1356A/GVT71512ZC18
Capacitance[25]
Parameter
Description
Input Capacitance
Test Conditions
Typ.
4
Max.
4
Unit
pF
CI
TA = 25°C, f = 1 MHz,
VCC = 3.3V
CI/O
Input/Output Capacitance (DQ)
7
6.5
pF
Thermal Resistance
Parameter
Description
Test Conditions
TQFP Typ.
Unit
ΘJA
Thermal Resistance
(Junction to Ambient)
Still Air, soldered on a 4.25 x 1.125 inch,
4-layer PCB
25
°C/W
ΘJC
Thermal Resistance
(Junction to Case)
9
°C/W
AC Test Loads and Waveforms
317Ω
V
CCQ
DQ
ALL INPUT PULSES
90%
V
CCQ
DQ
90%
Z = 50Ω
0
50Ω
10%
≤ 1.0 ns
10%
0V
5 pF
351Ω
≤ 1.0 ns
V = 1.5V
t
(c)
(a)
(b)
Switching Characteristics Over the Operating Range[17]
-5/
200 MHz
-6/
166 MHz
-7.5/
133 MHz
-10/
100 MHz
Parameter
Description
Min.
Max.
Min.
Max.
Min.
Max.
Min.
Max.
Unit
Clock
tKC
Clock Cycle Time
5.0
1.8
1.8
6.0
2.1
2.1
7.5
2.6
2.6
10
3.5
3.5
ns
ns
ns
tKH
Clock HIGH Time
Clock LOW Time
tKL
Output Times
tKQ
Clock to Output Valid
3.2
3.6
4.2
5.0
ns
ns
ns
ns
ns
ns
ns
tKQX
Clock to Output Invalid
1.0
1.0
1.0
1.0
1.0
1.0
1.0
1.0
1.0
1.0
1.0
1.0
tKQLZ
tKQHZ
tOEQ
Clock to Output in Low-Z[25, 36, 37]
Clock to Output in High-Z[25, 36, 37]
OE to Output Valid
OE to Output in Low-Z[25, 36, 37]
OE to Output in High-Z[25, 36, 37]
3.0
3.2
3.0
3.6
3.0
4.2
3.0
5.0
tOELZ
tOEHZ
Set-up Times
tS
0
0
0
0
3.5
3.5
3.5
3.5
Address and Controls[38]
Data In[38]
1.5
1.5
1.5
1.5
1.8
1.8
2.0
2.0
ns
ns
tSD
Hold Times
tH
Address and Controls[38]
Data In[38]
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
ns
ns
tHD
Notes:
35. Test conditions as specified with the output loading as shown in (a) of AC Test Loads unless otherwise noted.
36. Output loading is specified with CL=5 pF as in (a) of AC Test Loads.
37. At any given temperature and voltage condition, tKQHZ is less than tKQLZ and tOEHZ is less than tOELZ
.
38. This is a synchronous device. All synchronous inputs must meet specified set-up and hold time, except for “don’t care” as defined in the truth table.
Document #: 38-05161 Rev. *B
Page 20 of 31
CY7C1354A/GVT71256ZC36
CY7C1356A/GVT71512ZC18
Switching Waveforms
Read Timing[39, 40, 41, 42, 43]
tKC
tKH
tKL
CLK
tS
tH
tH
tH
CEN
tS
WEN
tS
ADDRESS
A
A
2
1
BWa, BWb,
BWc, BWd
tS
tH
CE
tS
tH
ADV/LD
OE
tKQHZ
(Burst Wraps around
to initial state)
(CKE#HIGH, eliminates
current L-H clock edge)
tKQ
tKQX
tKQLZ
Q(A)
Q(A)
Q(A+1)
Q(A+2)
Q(A+3)
Q(A)
2
DQ
1
2
2
2
2
Pipeline Read
Pipeline Read
BURST PIPELINE READ
Notes:
39. Q(A1) represents the first output from the external address A1. Q(A2) represents the first output from the external address A2; Q(A2+1) represents the next output
data in the burst sequence of the base address A2, etc., where address bits A0 and A1 are advancing for the four word burst in the sequence defined by the
state of the MODE input.
40. CE3 timing transitions are identical to the CE signal. For example, when CE is LOW on this waveform, CE3 is LOW. CE2 timing transitions are identical but
inverted to the CE signal. For example, when CE is LOW on this waveform, CE2 is HIGH.
41. Burst ends when new address and control are loaded into the SRAM by sampling ADV/LD LOW.
42. WEN is “Don’t Care” when the SRAM is bursting (ADV/LD sampled HIGH). The nature of the burst access (Read or Write) is fixed by the state of the WEN signal
when new address and control are loaded into the SRAM.
43. BWc and BWd apply to 256K × 36 device only.
Document #: 38-05161 Rev. *B
Page 21 of 31
CY7C1354A/GVT71256ZC36
CY7C1356A/GVT71512ZC18
Switching Waveforms (continued)
Write Timing[40, 41, 42, 43, 44, 45]
tKC
tKH
tKL
CLK
tS
tH
CEN
tS
tS
tS
tS
tS
tH
tH
tH
tH
tH
WEN
ADDRESS
A
A
2
1
BW(A)
BW(A)
BW(A+1)
BW(A+2)
BW(A+3)
BW(A)
BWa, BWb,
1
2
2
2
2
2
#
BWc, BWd
CE
ADV/LD
OE
(CKE#HIGH, eliminates
current L-H clock edge)
(Burst Wraps around
to initial state)
tHD
tSD
D(A)
D(A)
D(A+1)
D(A+2)
D(A+3)
D(A)
2
DQ
1
2
2
2
2
Pipeline Write
Pipeline Write
Burst Pipeline Write
Notes:
44. D(A1) represents the first input to the external address A1. D(A2) represents the first input to the external address A2; D(A2 + 1) represents the next input data
in the burst sequence of the base address A2, etc., where address bits A0 and A1 are advancing for the four-word burst in the sequence defined by the state of
the MODE input.
45. Individual Byte Write signals (BWx) must be valid on all Write and burst-Write cycles. A Write cycle is initiated when WEN signal is sampled LOW when ADV/LD
is sampled LOW. The byte Write information comes in one cycle before the actual data is presented to the SRAM.
Document #: 38-05161 Rev. *B
Page 22 of 31
CY7C1354A/GVT71256ZC36
CY7C1356A/GVT71512ZC18
Switching Waveforms (continued)
Read/Write Timing[40, 43, 45, 46]
tKC
tKH
tKL
CLK
tS
tH
CEN
tS
tS
tS
tS
tS
tH
tH
tH
tH
tH
WEN
ADDRESS
A
A
A
A
A
A
A
7
A8
A9
1
2
3
4
5
6
BW(A)
BW(A)
BW(A)
5
BWa, BWb,
2
4
BWc, BWd
CE
ADV/LD
OE
tKQ
tKQHZ
tKQLZ
Q(A)
tKQX
Q(A)
Q(A)
Q(A)
DATA Out (Q)
DATA In (D)
1
3
6
7
Read
Read
Read
D(A)
D(A)
D(A)
5
2
4
Write
Write
Note:
46. Q(A1) represents the first output from the external address A1. D(A2) represents the input data to the SRAM corresponding to address A2.
Document #: 38-05161 Rev. *B
Page 23 of 31
CY7C1354A/GVT71256ZC36
CY7C1356A/GVT71512ZC18
Switching Waveforms (continued)
CEN Timing[40, 43, 45, 46, 47]
tKC
tKH
tKL
CLK
tS
tH
CEN
tS
tH
WEN
tS
tS
tS
tH
ADDRESS
A
A
A
A
A
5
1
2
3
4
tH
tH
tH
BWa, BWb,
BWc, BWd
CE
tS
ADV/LD
OE
tKQ
tKQHZ
Q(A)
Q(A)
3
DATA Out (Q)
1
tSD tHD
tKQLZ
tKQX
D(A)
DATA In (D)
2
Note:
47. CEN when sampled HIGH on the rising edge of clock will block that L-H transition of the clock from propagating into the SRAM. The part will behave as if the
L-H clock transition did not occur. All internal registers in the SRAM will retain their previous states.
Document #: 38-05161 Rev. *B
Page 24 of 31
CY7C1354A/GVT71256ZC36
CY7C1356A/GVT71512ZC18
Switching Waveforms (continued)
CE Timing[40, 43, 45, 48, 49]
tKC
tKH
tKL
CLK
tS
tH
CEN
tS
tH
WEN
tS
tH
ADDRESS
A
A
A
A
4
A5
1
2
3
tS
tH
BWa, BWb,
BWc, BWd
tS
tH
CE
tS
tH
ADV/LD
tOEQ
OE
tKQHZ
tOEHZ
tOELZ
Q(A)
Q(A)
Q(A)
4
DATA Out (Q)
DATA In (D)
1
2
tKQLZ
tSD tHD
tKQX
tKQ
D(A)
3
Notes:
48. Q(A1) represents the first output from the external address A1. D(A3) represents the input data to the SRAM corresponding to address A3, etc.
49. When either one of the Chip Enables (CE, CE2, or CE3) is sampled inactive at the rising clock edge, a chip deselect cycle is initiated. The data-bus High-Z one
cycle after t
Document #: 38-05161 Rev. *B
Page 25 of 31
CY7C1354A/GVT71256ZC36
CY7C1356A/GVT71512ZC18
Switching Waveforms (continued)
ZZ Mode Timing [ 50, 51]
CLK
CE1
LOW
CE2
HIGH
CE3
ZZ
tZZS
IDD
IDD(active)
tZZREC
I/Os
IDDZZ
Three-state
Notes:
50.Device must be deselected when entering ZZ mode. See Cycle Descriptions Table for all possible signal conditions to deselect the device.
51. I/Os are in three-state when exiting ZZ sleep mode
Document #: 38-05161 Rev. *B
Page 26 of 31
CY7C1354A/GVT71256ZC36
CY7C1356A/GVT71512ZC18
Ordering Information
Speed
(MHz)
Package
Name
Operating
Range
Ordering Code
Package Type
200
CY7C1354A-200AC/
GVT71256ZC36-5
A101
BG119
A101
100-lead 14 x 20 x 1.4 mm Thin Quad Flat Pack
Commercial
CY7C1354A-200BGC/
GVT71256ZC36B-5
119-ball BGA (14 x 22 x 2.4 mm)
166
133
100
200
166
133
100
CY7C1354A-166AC/
GVT71256ZC36-6
100-lead 14 x 20 x 1.4 mm Thin Quad Flat Pack
119-ball BGA (14 x 22 x 2.4 mm)
CY7C1354A-166BGC/
GVT71256ZC36B-6
BG119
A101
CY7C1354A-133AC/
GVT71256ZC36-7.5
100-lead 14 x 20 x 1.4 mm Thin Quad Flat Pack
119-ball BGA (14 x 22 x 2.4 mm)
CY7C1354A-133BGC/
GVT71256ZC36B-7.5
BG119
A101
CY7C1354A-100AC/
GVT71256ZC36-10
100-lead 14 x 20 x 1.4 mm Thin Quad Flat Pack
119-ball BGA (14 x 22 x 2.4 mm)
CY7C1354A-100BGC/
GVT71256ZC36B-10
BG119
A101
CY7C1356A-200AC/
GVT71512ZC18-5
100-lead 14 x 20 x 1.4 mm Thin Quad Flat Pack
119-ball BGA (14 x 22 x 2.4 mm)
Commercial
CY7C1356A-200BGC/
GVT71512ZC18B-5
BG119
A101
CY7C1356A-166AC/
GVT71512ZC18-6
100-lead 14 x 20 x 1.4 mm Thin Quad Flat Pack
119-ball BGA (14 x 22 x 2.4 mm)
CY7C1356A-166BGC/
GVT71512ZC18B-6
BG119
A101
CY7C1356A-133AC/
GVT71512ZC18-7.5
100-lead 14 x 20 x 1.4 mm Thin Quad Flat Pack
119-ball BGA (14 x 22 x 2.4 mm)
CY7C1356A-133BGC/
GVT71512ZC18B-7.5
BG119
A101
CY7C1356A-100AC/
GVT71512ZC18-10
100-lead 14 x 20 x 1.4 mm Thin Quad Flat Pack
119-ball BGA (14 x 22 x 2.4 mm)
CY7C1356A-100BGC/
GVT71512ZC18B-10
BG119
Document #: 38-05161 Rev. *B
Page 27 of 31
CY7C1354A/GVT71256ZC36
CY7C1356A/GVT71512ZC18
Ordering Information
Speed
(MHz)
Package
Name
Operating
Range
Ordering Code
Package Type
166
CY7C1354A-166ACI/
GVT71256ZC36-6
A101
BG119
A101
100-lead 14 x 20 x 1.4 mm Thin Quad Flat Pack
Industrial
CY7C1354A-166BGCI/
GVT71256ZC36B-6I
119-ball BGA (14 x 22 x 2.4 mm)
133
100
200
166
133
100
CY7C1354A-133ACI/
GVT71256ZC36-7.5I
100-lead 14 x 20 x 1.4 mm Thin Quad Flat Pack
119-ball BGA (14 x 22 x 2.4 mm)
CY7C1354A-133BGCI/
GVT71256ZC36B-7.5I
BG119
A101
CY7C1354A-100ACI/
GVT71256ZC36-10I
100-lead 14 x 20 x 1.4 mm Thin Quad Flat Pack
119-ball BGA (14 x 22 x 2.4 mm)
CY7C1354A-100BGCI/
GVT71256ZC36B-10I
BG119
A101
CY7C1356A-200ACI/
GVT71512ZC18-5I
100-lead 14 x 20 x 1.4 mm Thin Quad Flat Pack
119-ball BGA (14 x 22 x 2.4 mm)
CY7C1356A-200BGCI/
GVT71512ZC18B-5I
BG119
A101
CY7C1356A-166ACI/
GVT71512ZC18-6I
100-lead 14 x 20 x 1.4 mm Thin Quad Flat Pack
119-ball BGA (14 x 22 x 2.4 mm)
CY7C1356A-166BGCI/
GVT71512ZC18B-6I
BG119
A101
CY7C1356A-133ACI/
GVT71512ZC18-7.5I
100-lead 14 x 20 x 1.4 mm Thin Quad Flat Pack
119-ball BGA (14 x 22 x 2.4 mm)
CY7C1356A-133BGCI/
GVT71512ZC18B-7.5I
BG119
A101
CY7C1356A-100ACI
GVT71512ZC18-10I
100-lead 14 x 20 x 1.4 mm Thin Quad Flat Pack
119-ball BGA (14 x 22 x 2.4 mm)
CY7C1356A-100BGCI/
GVT71512ZC18B-10I
BG119
Document #: 38-05161 Rev. *B
Page 28 of 31
CY7C1354A/GVT71256ZC36
CY7C1356A/GVT71512ZC18
Package Diagrams
100-lead Thin Plastic Quad Flatpack (14 x 20 x 1.4 mm) A101
51-85050-A
Document #: 38-05161 Rev. *B
Page 29 of 31
CY7C1354A/GVT71256ZC36
CY7C1356A/GVT71512ZC18
Package Diagrams (continued)
119-Lead BGA (14 x 22 x 2.4) BG119
51-85115-*A
No Bus Latency and NoBL are trademarks of Cypress Semiconductor Corporation. All product and company names mentioned
in this document are the trademarks of their respective holders.
Document #: 38-05161 Rev. *B
Page 30 of 31
© Cypress Semiconductor Corporation, 2002. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use
of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize
its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress
Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges.
CY7C1354A/GVT71256ZC36
CY7C1356A/GVT71512ZC18
Document Title: CY7C1354A/GVT71256ZC36 CY7C1356A/GVT71512ZC18 256K x 36/512K x 18 Pipelined SRAM
with NoBL™ Architecture
Document Number: 38-05161
Issue
Date
Orig. of
Change
REV.
**
ECN No.
3000
Description of Change
4/21/00
03/12/02
05/30/02
CXV
GLC
GLC
New Data Sheet
*A
114095
114095
1) Updated VIH, VIL, separate VIH and VIL for 3.3V and 2.5V I/O.
*B
1) Added “I” temp
2) Added automatic power down to features.
3) Added ZZ mode to characteristics.
4) Added ZZ mode timing waveform.
5) Changed nomenclature for ISB
.
6) Updated latch-up current.
7) Added static discharge voltage.
Document #: 38-05161 Rev. *B
Page 31 of 31
相关型号:
GVT71256ZC36B-5
ZBT SRAM, 256KX36, 3.2ns, CMOS, PBGA119, 14 X 22 MM, 2.40 MM HEIGHT, PLASTIC, BGA-119
CYPRESS
GVT71256ZC36B-6
ZBT SRAM, 256KX36, 3.6ns, CMOS, PBGA119, 14 X 22 MM, 2.40 MM HEIGHT, PLASTIC, BGA-119
CYPRESS
GVT71256ZC36B-7.5
ZBT SRAM, 256KX36, 4.2ns, CMOS, PBGA119, 14 X 22 MM, 2.40 MM HEIGHT, PLASTIC, BGA-119
CYPRESS
GVT71512B18B-6
Cache SRAM, 512KX18, 6.5ns, CMOS, PBGA119, 14 X 22 MM, 2.40 MM HEIGHT, FBGA-119
CYPRESS
GVT71512B18B-6.5
Standard SRAM, 512KX18, 7ns, CMOS, PBGA119, 14 X 22 MM, 2.40 MM HEIGHT, FBGA-119
CYPRESS
GVT71512B18B-7
Standard SRAM, 512KX18, 7.5ns, CMOS, PBGA119, 14 X 22 MM, 2.40 MM HEIGHT, FBGA-119
CYPRESS
GVT71512B18B-7I
Standard SRAM, 512KX18, 7.5ns, CMOS, PBGA119, 14 X 22 MM, 2.40 MM HEIGHT, FBGA-119
CYPRESS
©2020 ICPDF网 联系我们和版权申明