CY7C1565V18-300BZXC [CYPRESS]
72-Mbit QDR⑩-II+ SRAM 4-Word Burst Architecture (2.5 Cycle Read Latency); 72兆位QDR⑩ -II + SRAM 4字突发架构( 2.5周期读延迟)型号: | CY7C1565V18-300BZXC |
厂家: | CYPRESS |
描述: | 72-Mbit QDR⑩-II+ SRAM 4-Word Burst Architecture (2.5 Cycle Read Latency) |
文件: | 总28页 (文件大小:1218K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
CY7C1561V18
CY7C1576V18
CY7C1563V18
CY7C1565V18
72-Mbit QDR™-II+ SRAM 4-Word Burst
Architecture (2.5 Cycle Read Latency)
Features
Configurations
■ Separate independent read and write data ports
❐ Supports concurrent transactions
With Read Cycle Latency of 2.5 cycles:
CY7C1561V18 – 8M x 8
CY7C1576V18 – 8M x 9
CY7C1563V18 – 4M x 18
CY7C1565V18 – 2M x 36
■ 300 MHz to 400 MHz clock for high bandwidth
■ 4-Word Burst for reducing address bus frequency
■ Double Data Rate (DDR) interfaces on both Read and Write
Ports (data transferred at 800 MHz) at 400 MHz
Functional Description
The CY7C1561V18, CY7C1576V18, CY7C1563V18, and
CY7C1565V18 are 1.8V Synchronous Pipelined SRAMs,
equipped with QDR-II+ architecture. Similar to QDR-II archi-
tecture, QDR-II+ SRAMs consists of two separate ports to
access the memory array. The Read Port has dedicated data
outputs to support read operations and the Write Port has
dedicated data inputs to support write operations. QDR-II+ archi-
tecture has separate data inputs and data outputs to completely
eliminate the need to “turn-around” the data bus required with
common IO devices. Access to each port is accomplished
through a common address bus. Addresses for read and write
addresses are latched on alternate rising edges of the input (K)
clock. Accesses to the QDR-II+ Read and Write Ports are
completely independent of one another. In order to maximize
data throughput, both Read and Write Ports are equipped with
Double Data Rate (DDR) interfaces. Each address location is
associated with four 8-bit words (CY7C1561V18), 9-bit words
(CY7C1576V18), 18-bit words (CY7C1563V18), or 36-bit words
(CY7C1565V18) that burst sequentially into or out of the device.
Since data can be transferred into and out of the device on every
rising edge of both input clocks (K and K), memory bandwidth is
maximized while simplifying system design by eliminating bus
“turn-arounds”.
■ Read latency of 2.5 clock cycles
■ Two input clocks (K and K) for precise DDR timing
❐ SRAM uses rising edges only
■ Echo clocks (CQ and CQ) simplify data capture in high speed
systems
■ Data valid pin (QVLD) to indicate valid data on the output
■ Single multiplexed address input bus latches address inputs
for both Read and Write Ports
■ Separate port selects for depth expansion
■ Synchronous internally self-timed writes
■ Available in x8, x9, x18, and x36 configurations
■ Full data coherency providing most current data
[1]
■ Core VDD = 1.8V ± 0.1V; IO VDDQ = 1.4V to VDD
■ HSTL inputs and Variable drive HSTL output buffers
■ Available in 165-ball FBGA package (15 x 17 x 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ JTAG 1149.1 compatible test access port
Depth expansion is accomplished with port selects for each port.
Port selects allow each port to operate independently.
■ Delay Lock Loop (DLL) for accurate data placement
All synchronous inputs pass through input registers controlled by
the K or K input clocks. All data outputs pass through output
registers controlled by the K or K input clocks. Writes are
conducted with on-chip synchronous self-timed write circuitry.
Selection Guide
400 MHz
400
375 MHz
375
333 MHz
333
300 MHz
300
Unit
MHz
mA
Maximum Operating Frequency
Maximum Operating Current
x8
x9
1400
1400
1400
1400
1300
1300
1300
1300
1200
1200
1200
1200
1100
1100
x18
x36
1100
1100
Note
1. The QDR consortium specification for V
is 1.5V + 0.1V. The Cypress QDR devices exceed the QDR consortium specification and are capable of supporting
DDQ
V
= 1.4V to V
.
DDQ
DD
Cypress Semiconductor Corporation
Document Number: 001-05384 Rev. *E
•
198 Champion Court
•
San Jose, CA 95134-1709
•
408-943-2600
Revised July 24, 2007
CY7C1561V18
CY7C1576V18
CY7C1563V18
CY7C1565V18
Logic Block Diagram (CY7C1561V18)
8
D
[7:0]
Write Write Write Write
Reg
Reg Reg Reg
21
Address
Register
A
(20:0)
21
Address
Register
A
(20:0)
RPS
K
Control
Logic
CLK
Gen.
K
DOFF
Read Data Reg.
CQ
CQ
32
16
V
REF
8
8
8
8
Reg.
Reg.
Reg.
Control
Logic
WPS
NWS
8
16
Q
[7:0]
[1:0]
QVLD
Logic Block Diagram (CY7C1576V18)
9
D
[8:0]
Write Write Write Write
Reg
Reg Reg Reg
21
Address
Register
A
(20:0)
21
Address
Register
A
(20:0)
RPS
K
Control
Logic
CLK
Gen.
K
DOFF
Read Data Reg.
CQ
CQ
36
18
V
REF
9
9
9
9
Reg.
Reg.
Reg.
Control
Logic
WPS
BWS
9
18
Q
[8:0]
[0]
QVLD
Document Number: 001-05384 Rev. *E
Page 2 of 28
CY7C1561V18
CY7C1576V18
CY7C1563V18
CY7C1565V18
Logic Block Diagram (CY7C1563V18)
18
D
[17:0]
Write Write Write Write
Reg
Reg Reg Reg
20
Address
Register
A
(19:0)
20
Address
Register
A
(19:0)
RPS
K
Control
Logic
CLK
Gen.
K
DOFF
Read Data Reg.
CQ
CQ
72
36
V
REF
18
18
18
18
Reg.
Reg.
Reg.
Control
Logic
WPS
BWS
18
36
Q
[17:0]
[1:0]
QVLD
Logic Block Diagram (CY7C1565V18)
36
D
[35:0]
Write Write Write Write
Reg
Reg Reg Reg
19
Address
Register
A
(18:0)
19
Address
Register
A
(18:0)
RPS
K
Control
Logic
CLK
Gen.
K
DOFF
Read Data Reg.
CQ
CQ
144
72
V
REF
36
36
36
36
Reg.
Reg.
Reg.
Control
Logic
WPS
BWS
36
72
Q
[35:0]
[3:0]
QVLD
Document Number: 001-05384 Rev. *E
Page 3 of 28
CY7C1561V18
CY7C1576V18
CY7C1563V18
CY7C1565V18
Pin Configuration
The Pin Configuration for CY7C1561V18, CY7C1563V18, and CY7C1565V18 follows.[2]
165-Ball FBGA (15 x 17 x 1.4 mm) Pinout
CY7C1561V18 (8M x 8)
1
CQ
NC
NC
NC
NC
NC
NC
DOFF
NC
NC
NC
NC
NC
NC
TDO
2
A
3
A
4
5
NWS1
NC/288M
A
6
K
7
NC/144M
NWS0
A
8
9
A
10
A
11
CQ
Q3
D3
NC
Q2
NC
NC
ZQ
D1
NC
Q0
D0
NC
NC
TDI
A
B
C
D
E
F
WPS
A
RPS
A
NC
NC
D4
NC
NC
NC
Q4
NC
Q5
VDDQ
NC
NC
D6
NC
NC
Q7
A
K
NC
NC
NC
NC
NC
NC
VDDQ
NC
NC
NC
NC
NC
NC
A
NC
NC
NC
D2
VSS
VSS
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VSS
VSS
A
NC
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
A
VSS
VSS
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VSS
VSS
A
VSS
VSS
VDD
VDD
VDD
VDD
VDD
VSS
VSS
A
VSS
VSS
VDD
VDD
VDD
VDD
VDD
VSS
VSS
A
NC
NC
D5
NC
NC
VREF
Q1
G
H
J
VREF
NC
NC
Q6
NC
D7
K
L
NC
NC
NC
NC
NC
TMS
M
N
P
R
NC
TCK
A
QVLD
NC
A
A
A
A
A
CY7C1576V18 (8M x 9)
1
CQ
NC
NC
NC
NC
NC
NC
DOFF
NC
NC
NC
NC
NC
NC
TDO
2
A
3
A
4
5
NC
6
K
7
NC/144M
BWS0
A
8
9
A
10
A
11
CQ
Q4
D4
NC
Q3
NC
NC
ZQ
D2
NC
Q1
D1
NC
Q0
TDI
A
B
C
D
E
F
WPS
A
RPS
A
NC
NC
D5
NC
NC
NC
Q5
NC
Q6
VDDQ
NC
NC
D7
NC
NC
Q8
A
NC/288M
A
K
NC
NC
NC
NC
NC
NC
VDDQ
NC
NC
NC
NC
NC
NC
A
NC
NC
NC
D3
VSS
VSS
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VSS
VSS
A
NC
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
A
VSS
VSS
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VSS
VSS
A
VSS
VSS
VDD
VDD
VDD
VDD
VDD
VSS
VSS
A
VSS
VSS
VDD
VDD
VDD
VDD
VDD
VSS
VSS
A
NC
NC
D6
NC
NC
VREF
Q2
G
H
J
VREF
NC
NC
Q7
NC
D8
K
L
NC
NC
NC
NC
D0
M
N
P
R
NC
TCK
A
QVLD
NC
A
A
A
A
A
TMS
Note
2. NC/144M and NC/288M are not connected to the die and can be tied to any voltage level.
Document Number: 001-05384 Rev. *E
Page 4 of 28
CY7C1561V18
CY7C1576V18
CY7C1563V18
CY7C1565V18
Pin Configuration
The Pin Configuration for CY7C1561V18, CY7C1563V18, and CY7C1565V18 follows.[2] (continued)
165-Ball FBGA (15 x 17 x 1.4 mm) Pinout
CY7C1563V18 (4M x 18)
1
CQ
NC
NC
NC
NC
NC
NC
DOFF
NC
NC
NC
NC
NC
NC
TDO
2
NC/144M
Q9
3
4
5
BWS1
NC
A
6
K
7
NC/288M
BWS0
A
8
9
A
10
A
11
CQ
Q8
D8
D7
Q6
Q5
D5
ZQ
D4
Q3
Q2
D2
D1
Q0
TDI
A
B
C
D
E
F
A
WPS
A
RPS
A
D9
K
NC
NC
NC
NC
NC
NC
VDDQ
NC
NC
NC
NC
NC
NC
A
NC
Q7
NC
D6
NC
D10
Q10
Q11
D12
Q13
VDDQ
D14
Q14
D15
D16
Q16
Q17
A
VSS
VSS
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VSS
VSS
A
NC
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
A
VSS
VSS
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VSS
VSS
A
D11
NC
VSS
VSS
VDD
VDD
VDD
VDD
VDD
VSS
VSS
A
VSS
VSS
VDD
VDD
VDD
VDD
VDD
VSS
VSS
A
Q12
D13
VREF
NC
NC
NC
VREF
Q4
D3
G
H
J
K
L
NC
Q15
NC
NC
Q1
NC
D0
M
N
P
R
D17
NC
A
QVLD
NC
A
TCK
A
A
A
A
TMS
CY7C1565V18 (2M x 36)
1
2
NC/288M
Q18
Q28
D20
3
4
5
BWS2
BWS3
A
6
K
7
BWS1
BWS0
A
8
9
10
NC/144M
Q17
Q7
11
CQ
Q8
D8
D7
Q6
Q5
D5
ZQ
D4
Q3
Q2
D2
D1
Q0
TDI
A
B
C
D
E
F
CQ
A
WPS
A
RPS
A
A
Q27
D27
D28
Q29
Q30
D30
DOFF
D31
Q32
Q33
D33
D34
Q35
TDO
D18
D19
Q19
Q20
D21
Q22
VDDQ
D23
Q23
D24
D25
Q25
Q26
A
K
D17
D16
Q16
Q15
D14
Q13
VDDQ
D12
Q12
D11
D10
Q10
Q9
VSS
VSS
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VSS
VSS
A
NC
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
A
VSS
VSS
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VSS
VSS
A
VSS
VSS
VDD
VDD
VDD
VDD
VDD
VSS
VSS
A
VSS
VSS
VDD
VDD
VDD
VDD
VDD
VSS
VSS
A
D15
D6
D29
Q21
D22
Q14
D13
VREF
Q4
G
H
J
VREF
Q31
D32
K
L
D3
Q24
Q34
D26
Q11
Q1
M
N
P
R
D9
D35
A
QVLD
NC
A
D0
TCK
A
A
A
A
A
TMS
Document Number: 001-05384 Rev. *E
Page 5 of 28
CY7C1561V18
CY7C1576V18
CY7C1563V18
CY7C1565V18
Pin Definitions
Pin Name
IO
Pin Description
D[x:0]
Input-
Synchronous
Data input signals. Sampled on the rising edge of K and K clocks during valid write operations.
CY7C1561V18 − D[7:0]
CY7C1576V18 − D[8:0]
CY7C1563V18 − D[17:0]
CY7C1565V18 − D[35:0]
WPS
Input-
Write Port Select, Active LOW. Sampled on the rising edge of the K clock. When asserted active,
Synchronous a write operation is initiated. Deasserting deselects the Write Port. When the Write Port is deselected
D[x:0] is ignored.
NWS ,
Input-
Synchronous and K clocks when write operations are active. Used to select which nibble is written into the device
during the current portion of the write operations. NWS0 controls D[3:0] and NWS1 controls D[7:4]
Nibble Write Select 0, 1, Active LOW (CY7C1561V18 Only). Sampled on the rising edge of the K
NWS1,
0
.
All the nibble Write Selects are sampled on the same edge as the data. The corresponding nibble of
data is ignored by deselecting a nibble write select and is not written into the device.
BWS0, BWS1,
Input-
Byte Write Select 0, 1, 2, and 3 − Active LOW. Sampled on the rising edge of the K and K clocks
BWS2, BWS3 Synchronous during write operations. Used to select which byte is written into the device during the current portion
of the write operations. Bytes not written remain unaltered.
CY7C1576V18 − BWS0 controls D[8:0]
CY7C1563V18 − BWS0 controls D[8:0] and BWS1 controls D[17:9].
CY7C1565V18 − BWS0 controls D[8:0], BWS1 controls D[17:9], BWS2 controls D[26:18] and BWS3
controls D[35:27].
All the Byte Write Selects are sampled on the same edge as the data. Deselecting a Byte Write Select
causes the corresponding byte of data to be ignored and not written into the device.
A
Input-
Address Inputs. Sampled on the rising edge of the K clock during active read and write operations.
Synchronous These address inputs are multiplexed for both read and write operations. Internally, the device is
organized as 8M x 8 (4 arrays each of 2M x 8) for CY7C1561V18, 8M x 9 (4 arrays each of 2M x 9)
for CY7C1576V18, 4M x 18 (4 arrays each of 1M x 18) for CY7C1563V18 and 2M x 36 (4 arrays
each of 512K x 36) for CY7C1565V18. Therefore, only 21 address inputs are needed to access the
entire memory array of CY7C1561V18 and CY7C1576V18, 20 address inputs for CY7C1563V18,
and 19 address inputs for CY7C1565V18. These inputs are ignored when the appropriate port is
deselected.
Q[x:0]
Outputs-
Data Output signals. These pins drive out the requested data during a read operation. Valid data is
Synchronous driven out on the rising edge of both the K and K clocks during read operations or K and K. When
the Read Port is deselected, Q[x:0] are automatically tri-stated.
CY7C1561V18 − Q[7:0]
CY7C1576V18 − Q[8:0]
CY7C1563V18 − Q[17:0]
CY7C1565V18 − Q[35:0]
RPS
Input-
Read Port Select, Active LOW. Sampled on the rising edge of Positive Input Clock (K). When active,
Synchronous a read operation is initiated. Deasserting causes the Read Port to be deselected. When deselected,
the pending access is allowed to complete and the output drivers are automatically tri-stated following
the next rising edge of the K clock. Each read access consists of a burst of four sequential transfers.
QVLD
K
Valid output Valid Output Indicator. The Q Valid indicates valid output data. QVLD is edge aligned with CQ and
indicator
CQ.
Input-
Clock
Positive Input Clock Input. The rising edge of K is used to capture synchronous inputs to the device
and to drive out data through Q[x:0] when in single clock mode. All accesses are initiated on the rising
edge of K.
K
Input-
Clock
Negative Input Clock Input. K is used to capture synchronous inputs being presented to the device
and to drive out data through Q[x:0] when in single clock mode.
CQ
Echo Clock Synchronous Echo Clock Outputs. This is a free running clock and is synchronized to the input
clock (K) of the QDR-II+. The timings for the echo clocks are shown in the “Switching Characteristics”
on page 22.
Document Number: 001-05384 Rev. *E
Page 6 of 28
CY7C1561V18
CY7C1576V18
CY7C1563V18
CY7C1565V18
Pin Definitions (continued)
Pin Name
CQ
IO
Pin Description
Echo Clock Synchronous Echo Clock Outputs. This is a free running clock and is synchronized to the input
clock (K) of the QDR-II+. The timings for the echo clocks are shown in the “Switching Characteristics”
on page 22.
ZQ
Input
Input
Output Impedance Matching Input. This input is used to tune the device outputs to the system data
bus impedance. CQ, CQ and Q[x:0] output impedance are set to 0.2 x RQ, where RQ is a resistor
connected between ZQ and ground. Alternately, this pin can be connected directly to VDDQ, which
enables the minimum impedance mode. This pin cannot be connected directly to GND or left uncon-
nected.
DOFF
DLL Turn Off-Active LOW. Connecting this pin to ground turns off the DLL inside the device.The
timings in the DLL turned off operation are different from those listed in this data sheet. For normal
operation, this pin can be connected to a pull up through a 10 KΩ or less pull up resistor. The device
behaves in QDR-I mode when the DLL is turned off. In this mode, the device can be operated at a
frequency of up to 167 MHz with QDR-I timing.
TDO
Output
Input
Input
Input
N/A
TDO for JTAG.
TCK
TCK pin for JTAG.
TDI
TDI pin for JTAG.
TMS
TMS pin for JTAG.
NC
Not connected to the die. Can be tied to any voltage level.
Not connected to the die. Can be tied to any voltage level.
Not connected to the die. Can be tied to any voltage level.
Reference Voltage Input. Static input used to set the reference level for HSTL inputs and Outputs
NC/144M
NC/288M
VREF
N/A
N/A
Input-
Reference as well as AC measurement points.
VDD
VSS
Power Supply Power supply inputs to the core of the device.
Ground
Ground for the device.
VDDQ
Power Supply Power supply inputs for the outputs of the device.
synchronous data outputs (Q[x:0]) outputs pass through output
registers controlled by the rising edge of the input clocks (K and
K) as well.
Functional Overview
The CY7C1561V18, CY7C1576V18, CY7C1563V18, and
CY7C1565V18 are synchronous pipelined Burst SRAMs
equipped with both a Read Port and a Write Port. The Read Port
is dedicated to read operations and the Write Port is dedicated
to write operations. Data flows into the SRAM through the Write
Port and out through the Read Port. These devices multiplex the
address inputs in order to minimize the number of address pins
required. By having separate Read and Write Ports, the QDR-II+
completely eliminates the need to “turn-around” the data bus and
avoids any possible data contention, thereby simplifying system
design. Each access consists of four 8-bit data transfers in the
case of CY7C1561V18, four 9-bit data transfers in the case of
CY7C1576V18, four 18-bit data transfers in the case of
CY7C1563V18, and four 36-bit data transfers in the case of
CY7C1565V18, in two clock cycles.
All synchronous control (RPS, WPS, BWS[x:0]) inputs pass
through input registers controlled by the rising edge of the input
clocks (K and K).
CY7C1563V18 is described in the following sections. The same
basic descriptions apply to CY7C1561V18, CY7C1576V18, and
CY7C1565V18.
Read Operations
The CY7C1563V18 is organized internally as 4 arrays of 1M x
18. Accesses are completed in a burst of four sequential 18-bit
data words. Read operations are initiated by asserting RPS
active at the rising edge of the Positive Input Clock (K). The
address presented to Address inputs are stored in the Read
Address Register. Following the next two K clock rise, the corre-
sponding lowest order 18-bit word of data is driven onto the
Q[17:0] using K as the output timing reference. On the subse-
quent rising edge of K the next 18-bit data word is driven onto
the Q[17:0]. This process continues until all four 18-bit data words
have been driven out onto Q[17:0]. The requested data is valid
Accesses for both ports are initiated on the Positive Input Clock
(K). All synchronous input and output timing are referenced from
the rising edge of the input clocks (K and K).
All synchronous data inputs (D[x:0]) inputs pass through input
registers controlled by the input clocks (K and K). All
Document Number: 001-05384 Rev. *E
Page 7 of 28
CY7C1561V18
CY7C1576V18
CY7C1563V18
CY7C1565V18
0.45*ns from the rising edge of the input clock (K or K). In order
to maintain the internal logic, each read access must be allowed
to complete. Each read access consists of four 18-bit data words
and takes 2 clock cycles to complete. Therefore, read accesses
to the device can not be initiated on two consecutive K clock
rises. The internal logic of the device ignores the second read
request. Read accesses can be initiated on every other K clock
rise. Doing so pipelines the data flow such that data is transferred
out of the device on every rising edge of the input clocks (K and
K).
Read accesses and write access must be scheduled such that
one transaction is initiated on any clock cycle. If both ports are
selected on the same K clock rise, the arbitration depends on the
previous state of the SRAM. If both ports were deselected, the
Read Port takes priority. If a read was initiated on the previous
cycle, the Write Port assumes priority (since read operations can
not be initiated on consecutive cycles). If a write was initiated on
the previous cycle, the Read Port assumes priority (since write
operations can not be initiated on consecutive cycles).
Therefore, asserting both port selects active from a deselected
state results in alternating read and write operations being
initiated, with the first access being a read.
When the Read Port is deselected, the CY7C1563V18 first
completes the pending read transactions. Synchronous internal
circuitry automatically tri-states the outputs following the next
rising edge of the Positive Input Clock (K). This allows for a
seamless transition between devices without the insertion of wait
states in a depth expanded memory.
Depth Expansion
The CY7C1563V18 has a port select input for each port. This
allows for easy depth expansion. Both port selects are sampled
on the rising edge of the Positive Input Clock only (K). Each port
select input can deselect the specified port. Deselecting a port
does not affect the other port. All pending transactions (read and
write) are completed prior to the device being deselected.
Write Operations
Write operations are initiated by asserting WPS active at the
rising edge of the Positive Input Clock (K). On the following K
clock rise the data presented to D[17:0] is latched and stored into
the lower 18-bit Write Data Register, provided BWS[1:0] are both
asserted active. On the subsequent rising edge of the Negative
Input Clock (K) the information presented to D[17:0] is also stored
into the Write Data Register, provided BWS[1:0] are both asserted
active. This process continues for one more cycle until four 18-bit
words (a total of 72 bits) of data are stored in the SRAM. The 72
bits of data are then written into the memory array at the specified
location. Therefore, write accesses to the device can not be
initiated on two consecutive K clock rises. The internal logic of
the device ignores the second write request. Write accesses can
be initiated on every other rising edge of the Positive Input Clock
(K). Doing so pipelines the data flow such that 18 bits of data can
be transferred into the device on every rising edge of the input
clocks (K and K).
Programmable Impedance
An external resistor, RQ, must be connected between the ZQ pin
on the SRAM and VSS to allow the SRAM to adjust its output
driver impedance. The value of RQ must be 5X the value of the
intended line impedance driven by the SRAM, The allowable
range of RQ to guarantee impedance matching with a tolerance
of ±15% is between 175Ω and 350Ω, with VDDQ = 1.5V. The
output impedance is adjusted every 1024 cycles upon powerup
to account for drifts in supply voltage and temperature.
Echo Clocks
Echo clocks are provided on the QDR-II+ to simplify data capture
on high speed systems. Two echo clocks are generated by the
QDR-II+. CQ is referenced with respect to K and CQ is refer-
enced with respect to K. These are free running clocks and are
synchronized to the input clock of the QDR-II+. The timings for
the echo clocks are shown in “Switching Characteristics” on
page 22.
When deselected, the Write Port ignores all inputs after the
pending write operations have been completed.
Byte Write Operations
Byte Write operations are supported by the CY7C1563V18. A
write operation is initiated as described in the “Write Operations”
section above. The bytes that are written are determined by
BWS0 and BWS1, which are sampled with each set of 18-bit data
words. Asserting the appropriate Byte Write Select input during
the data portion of a write allows the data being presented to be
latched and written into the device. Deasserting the Byte Write
Select input during the data portion of a write allows the data
stored in the device for that byte to remain unaltered. This feature
can be used to simplify Read/Modify/Write operations to a Byte
Write operation.
Valid Data Indicator (QVLD)
QVLD is provided on the QDR-II+ to simplify data capture on high
speed systems. The QVLD is generated by the QDR-II+ device
along with Data output. This signal is also edge-aligned with the
echo clock and follows the timing of any data pin. This signal is
asserted half a cycle before valid data arrives.
DLL
These chips utilize a Delay Lock Loop (DLL) that is designed to
function between 120 MHz and the specified maximum clock
frequency. The DLL may be disabled by applying ground to the
DOFF pin. When the DLL is turned off, the device behaves in
DDR-I mode (with 1.0 cycle latency and a longer access time).
For more information, refer to the application note, “DLL Consid-
erations in QDRII/DDRII/QDRII+/DDRII+”. The DLL can also be
reset by slowing or stopping the input clocks K and K for a
minimum of 30ns. However, it is not necessary for the DLL to be
reset in order to lock to the desired frequency. During Power up,
when the DOFF is tied HIGH, the DLL gets locked after 2048
cycles of stable clock.
Concurrent Transactions
The Read and Write Ports on the CY7C1563V18 operate
completely independently of one another. Since each port
latches the address inputs on different clock edges, the user can
read or write to any location, regardless of the transaction on the
other port. If the ports access the same location when a read
follows a write in successive clock cycles, the SRAM delivers the
most recent information associated with the specified address
location. This includes forwarding data from a write cycle that
was initiated on the previous K clock rise.
Document Number: 001-05384 Rev. *E
Page 8 of 28
CY7C1561V18
CY7C1576V18
CY7C1563V18
CY7C1565V18
Application Example
Figure 1 shows four QDR-II+ used in an application.
Figure 1. Application Example
RQ = 250ohms
RQ = 250ohms
ZQ
CQ/CQ
Q
ZQ
CQ/CQ
Vt
SRAM #1
BWS
SRAM #4
D
A
D
A
Q
K
R
K
K
RPS WPS
K
BWS
RPS WPS
DATA IN
DATA OUT
Address
R
R
Vt
Vt
RPS
BUS MASTER
WPS
BWS
(CPU or ASIC)
CLKIN/CLKIN
Source K
Source K
R = 50ohms, Vt = V
/2
DDQ
Truth Table
The truth table for CY7C1561V18, CY7C1563V18, and CY7C1565V18 follows.[3, 4, 5, 6, 7, 8]
Operation RPS WPS DQ DQ
Write Cycle:
K
DQ
DQ
L-H
H[9] L[10] D(A) at K(t+1) ↑ D(A+1) at K(t+1) ↑ D(A+2) at K(t+2) ↑ D(A + 3) at K(t +2) ↑
Load address on the rising
edge of K; input write data
on two consecutive K and
K rising edges.
Read Cycle:
L-H
L[10]
X
Q(A) at K(t+2)↑ Q(A+1) at K(t+3) ↑ Q(A+2) at K(t+3)↑ Q(A + 3) at K(t + 4) ↑
(2.5 cycle Latency)
Load address on the rising
edge of K; wait two and a
half cycles; read data on
two consecutive K and K
rising edges.
NOP: No Operation
L-H
H
H
X
D = X
Q = High-Z
D = X
Q = High-Z
D = X
Q = High-Z
D = X
Q = High-Z
Standby: Clock Stopped Stopped X
Previous State
Previous State
Previous State
Previous State
Notes
3. X = “Don't Care,” H = Logic HIGH, L = Logic LOW, ↑represents rising edge.
4. Device powers up deselected with the outputs in a tri-state condition.
5. “A” represents address location latched by the devices when transaction was initiated. A + 1, A + 2, and A +3 represents the address sequence in the burst.
6. “t” represents the cycle at which a read/write operation is started. t + 1, t + 2, and t + 3 are the first, second and third clock cycles respectively succeeding the “t” clock cycle.
7. Data inputs are registered at K and K rising edges. Data outputs are delivered on K and K rising edges also.
8. It is recommended that K = K = HIGH when clock is stopped. This is not essential, but permits most rapid restart by overcoming transmission line charging symmetrically.
9. If this signal was LOW to initiate the previous cycle, this signal becomes a “Don’t Care” for this operation.
10. This signal was HIGH on previous K clock rise. Initiating consecutive read or write operations on consecutive K clock rises is not permitted. The device ignores the
second read or write request.
Document Number: 001-05384 Rev. *E
Page 9 of 28
CY7C1561V18
CY7C1576V18
CY7C1563V18
CY7C1565V18
Write Cycle Descriptions
The write cycle description table for CY7C1561V18 and CY7C1563V18 follows. [3, 11]
BWS0/ BWS1/
K
Comments
During the data portion of a write sequence :
CY7C1561V18 − both nibbles (D[7:0]) are written into the device,
CY7C1563V18 − both bytes (D[17:0]) are written into the device.
K
NWS0 NWS1
L
L
L
L
L–H
–
–
L–H
–
L-H During the data portion of a write sequence :
CY7C1561V18 − both nibbles (D[7:0]) are written into the device,
CY7C1563V18 − both bytes (D[17:0]) are written into the device.
L
H
H
L
–
During the data portion of a write sequence :
CY7C1561V18 − only the lower nibble (D[3:0]) is written into the device, D[7:4] remains unaltered.
CY7C1563V18 − only the lower byte (D[8:0]) is written into the device, D[17:9] remains unaltered.
L
L–H During the data portion of a write sequence :
CY7C1561V18 − only the lower nibble (D[3:0]) is written into the device, D[7:4] remains unaltered.
CY7C1563V18 − only the lower byte (D[8:0]) is written into the device, D[17:9] remains unaltered.
H
H
L–H
–
–
During the data portion of a write sequence :
CY7C1561V18 − only the upper nibble (D[7:4]) is written into the device, D[3:0] remains unaltered.
CY7C1563V18 − only the upper byte (D[17:9]) is written into the device, D[8:0] remains unaltered.
L
L–H During the data portion of a write sequence :
CY7C1561V18 − only the upper nibble (D[7:4]) is written into the device, D[3:0] remains unaltered.
CY7C1563V18 − only the upper byte (D[17:9]) is written into the device, D[8:0] remains unaltered.
H
H
H
H
L–H
–
–
No data is written into the devices during this portion of a write operation.
L–H No data is written into the devices during this portion of a write operation.
Write Cycle Descriptions
The write cycle description table for CY7C1576V18 follows. [3, 11]
BWS0
K
L–H
–
K
L
L
–
During the Data portion of a write sequence, the single byte (D[8:0]) is written into the device.
L–H During the Data portion of a write sequence, the single byte (D[8:0]) is written into the device.
No data is written into the device during this portion of a write operation.
L–H No data is written into the device during this portion of a write operation.
H
H
L–H
–
–
Note
11. Assumes a write cycle was initiated per the Write Cycle Descriptions table. NWS , NWS , BWS , BWS , BWS , and BWS can be altered on different portions of a
0
1
0
1
2
3
write cycle, as long as the setup and hold requirements are achieved.
Document Number: 001-05384 Rev. *E
Page 10 of 28
CY7C1561V18
CY7C1576V18
CY7C1563V18
CY7C1565V18
Write Cycle Descriptions
The write cycle description table for CY7C1565V18 follows. [3, 11]
BWS0 BWS1 BWS2 BWS3
K
K
Comments
L
L
L
L
L–H
–
During the Data portion of a write sequence, all four bytes (D[35:0]) are written into
the device.
L
L
L
L
–
L–H
–
L–H During the Data portion of a write sequence, all four bytes (D[35:0]) are written into
the device.
L
H
H
L
H
H
H
H
L
H
H
H
H
H
H
L
–
During the Data portion of a write sequence, only the lower byte (D[8:0]) is written
into the device. D[35:9] remains unaltered.
L
L–H During the Data portion of a write sequence, only the lower byte (D[8:0]) is written
into the device. D[35:9] remains unaltered.
H
H
H
H
H
H
L–H
–
–
During the Data portion of a write sequence, only the byte (D[17:9]) is written into
the device. D[8:0] and D[35:18] remains unaltered.
L
L–H During the Data portion of a write sequence, only the byte (D[17:9]) is written into
the device. D[8:0] and D[35:18] remains unaltered.
H
H
H
H
L–H
–
–
During the Data portion of a write sequence, only the byte (D[26:18]) is written into
the device. D[17:0] and D[35:27] remains unaltered.
L
L–H During the Data portion of a write sequence, only the byte (D[26:18]) is written into
the device. D[17:0] and D[35:27] remains unaltered.
H
H
L–H
–
–
During the Data portion of a write sequence, only the byte (D[35:27]) is written into
the device. D[26:0] remains unaltered.
L
L–H During the Data portion of a write sequence, only the byte (D[35:27]) is written into
the device. D[26:0] remains unaltered.
H
H
H
H
H
H
H
H
L–H
–
–
No data is written into the device during this portion of a write operation.
L–H No data is written into the device during this portion of a write operation.
Document Number: 001-05384 Rev. *E
Page 11 of 28
CY7C1561V18
CY7C1576V18
CY7C1563V18
CY7C1565V18
Instruction Register
IEEE 1149.1 Serial Boundary Scan (JTAG)
Three-bit instructions can be serially loaded into the instruction
register. This register is loaded when it is placed between the TDI
and TDO pins as shown in the “TAP Controller Block Diagram”
on page 15. Upon power up, the instruction register is loaded
with the IDCODE instruction. It is also loaded with the IDCODE
instruction if the controller is placed in a reset state as described
in the previous section.
These SRAMs incorporate a serial boundary scan test access
port (TAP) in the FBGA package. This part is fully compliant with
IEEE Standard #1149.1-2001. The TAP operates using JEDEC
standard 1.8V IO logic levels.
Disabling the JTAG Feature
It is possible to operate the SRAM without using the JTAG
feature. To disable the TAP controller, TCK must be tied LOW
(VSS) to prevent clocking of the device. TDI and TMS are inter-
nally pulled up and may be unconnected. They may alternately
be connected to VDD through a pull up resistor. TDO must be left
unconnected. Upon power up, the device comes up in a reset
state which does not interfere with the operation of the device.
When the TAP controller is in the Capture IR state, the two least
significant bits are loaded with a binary “01” pattern to allow for
fault isolation of the board level serial test path.
Bypass Register
To save time when serially shifting data through registers, it is
sometimes advantageous to skip certain chips. The bypass
register is a single-bit register that can be placed between TDI
and TDO pins. This allows data to be shifted through the SRAM
with minimal delay. The bypass register is set LOW (VSS) when
the BYPASS instruction is executed.
Test Access Port–Test Clock
The test clock is used only with the TAP controller. All inputs are
captured on the rising edge of TCK. All outputs are driven from
the falling edge of TCK.
Boundary Scan Register
Test Mode Select
The boundary scan register is connected to all of the input and
output pins on the SRAM. Several no connect (NC) pins are also
included in the scan register to reserve pins for higher density
devices.
The TMS input is used to give commands to the TAP controller
and is sampled on the rising edge of TCK. It is allowable to leave
this pin unconnected if the TAP is not used. The pin is pulled up
internally, resulting in a logic HIGH level.
The boundary scan register is loaded with the contents of the
RAM Input and Output ring when the TAP controller is in the
Capture-DR state and is then placed between the TDI and TDO
pins when the controller is moved to the Shift-DR state. The
EXTEST, SAMPLE/PRELOAD and SAMPLE Z instructions can
be used to capture the contents of the Input and Output ring.
Test Data-In (TDI)
The TDI pin is used to serially input information into the registers
and can be connected to the input of any of the registers. The
register between TDI and TDO is chosen by the instruction that
is loaded into the TAP instruction register. For information on
loading the instruction register, see the “TAP Controller State
Diagram” on page 14. TDI is internally pulled up and can be
unconnected if the TAP is unused in an application. TDI is
connected to the most significant bit (MSB) on any register.
“Boundary Scan Order” on page 18 show the order in which the
bits are connected. Each bit corresponds to one of the bumps on
the SRAM package. The MSB of the register is connected to TDI,
and the LSB is connected to TDO.
Test Data-Out (TDO)
Identification (ID) Register
The TDO output pin is used to serially clock data-out from the
registers. The output is active depending upon the current state
of the TAP state machine (see “Instruction Codes” on page 17).
The output changes on the falling edge of TCK. TDO is
connected to the least significant bit (LSB) of any register.
The ID register is loaded with a vendor-specific, 32-bit code
during the Capture-DR state when the IDCODE command is
loaded in the instruction register. The IDCODE is hardwired into
the SRAM and can be shifted out when the TAP controller is in
the Shift-DR state. The ID register has a vendor code and other
information described in the “Identification Register Definitions”
on page 17.
Performing a TAP Reset
A Reset is performed by forcing TMS HIGH (VDD) for five rising
edges of TCK. This RESET does not affect the operation of the
SRAM and may be performed while the SRAM is operating. At
power up, the TAP is reset internally to ensure that TDO comes
up in a high-Z state.
TAP Instruction Set
Eight different instructions are possible with the three-bit
instruction register. All combinations are listed in the “Instruction
Codes” on page 18. Three of these instructions are listed as
RESERVED and must not be used. The other five instructions
are described in detail below.
TAP Registers
Registers are connected between the TDI and TDO pins and
allow data to be scanned into and out of the SRAM test circuitry.
Only one register can be selected at a time through the
instruction registers. Data is serially loaded into the TDI pin on
the rising edge of TCK. Data is output on the TDO pin on the
falling edge of TCK.
Instructions are loaded into the TAP controller during the Shift-IR
state when the instruction register is placed between TDI and
TDO. During this state, instructions are shifted through the
instruction register through the TDI and TDO pins. To execute
the instruction once it is shifted in, the TAP controller needs to be
moved into the Update-IR state.
Document Number: 001-05384 Rev. *E
Page 12 of 28
CY7C1561V18
CY7C1576V18
CY7C1563V18
CY7C1565V18
IDCODE
PRELOAD allows an initial data pattern to be placed at the
latched parallel outputs of the boundary scan register cells prior
to the selection of another boundary scan test operation.
The IDCODE instruction causes a vendor-specific, 32-bit code
to be loaded into the instruction register. It also places the
instruction register between the TDI and TDO pins and allows
the IDCODE to be shifted out of the device when the TAP
controller enters the Shift-DR state. The IDCODE instruction is
loaded into the instruction register upon power up or whenever
the TAP controller is given a test logic reset state.
The shifting of data for the SAMPLE and PRELOAD phases can
occur concurrently when required—that is, while data captured
is shifted out, the preloaded data can be shifted in.
BYPASS
When the BYPASS instruction is loaded in the instruction register
and the TAP is placed in a Shift-DR state, the bypass register is
placed between the TDI and TDO pins. The advantage of the
BYPASS instruction is that it shortens the boundary scan path
when multiple devices are connected together on a board.
SAMPLE Z
The SAMPLE Z instruction causes the boundary scan register to
be connected between the TDI and TDO pins when the TAP
controller is in a Shift-DR state. The SAMPLE Z command puts
the output bus into a High-Z state until the next command is given
during the “Update IR” state.
EXTEST
The EXTEST instruction enables the preloaded data to be driven
out through the system output pins. This instruction also selects
the boundary scan register to be connected for serial access
between the TDI and TDO in the shift-DR controller state.
SAMPLE/PRELOAD
SAMPLE/PRELOAD is a 1149.1 mandatory instruction. When
the SAMPLE/PRELOAD instructions are loaded into the
instruction register and the TAP controller is in the Capture-DR
state, a snapshot of data on the inputs and output pins is
captured in the boundary scan register.
EXTEST OUTPUT BUS TRI-STATE
IEEE Standard 1149.1 mandates that the TAP controller be able
to put the output bus into a tri-state mode.
The user must be aware that the TAP controller clock can only
operate at a frequency up to 20 MHz, while the SRAM clock
operates more than an order of magnitude faster. Because there
is a large difference in the clock frequencies, it is possible that
during the Capture-DR state, an input or output undergoes a
transition. The TAP may then try to capture a signal while in
transition (metastable state). This does not harm the device, but
there is no guarantee what value is captured. Repeatable results
may not be possible.
The boundary scan register has a special bit located at bit #108.
When this scan cell, called the “extest output bus tri-state”, is
latched into the preload register during the “Update-DR” state in
the TAP controller, it directly controls the state of the output
(Q-bus) pins, when the EXTEST is entered as the current
instruction. When HIGH, it enables the output buffers to drive the
output bus. When LOW, this bit places the output bus into a
High-Z condition.
To guarantee that the boundary scan register captures the
correct value of a signal, the SRAM signal must be stabilized
long enough to meet the TAP controller's capture setup plus hold
times (tCS and tCH). The SRAM clock input might not be captured
correctly if there is no way in a design to stop (or slow) the clock
during a SAMPLE/PRELOAD instruction. If this is an issue, it is
still possible to capture all other signals and simply ignore the
value of the CK and CK# captured in the boundary scan register.
This bit can be set by entering the SAMPLE/PRELOAD or
EXTEST command, and then shifting the desired bit into that cell,
during the “Shift-DR” state. During “Update-DR”, the value
loaded into that shift-register cell latches into the preload
register. When the EXTEST instruction is entered, this bit directly
controls the output Q-bus pins. Note that this bit is pre-set HIGH
to enable the output when the device is powered-up, and also
when the TAP controller is in the “Test-Logic-Reset” state.
Once the data is captured, it is possible to shift out the data by
putting the TAP into the Shift-DR state. This places the boundary
scan register between the TDI and TDO pins.
Reserved
These instructions are not implemented but are reserved for
future use. Do not use these instructions.
Document Number: 001-05384 Rev. *E
Page 13 of 28
CY7C1561V18
CY7C1576V18
CY7C1563V18
CY7C1565V18
TAP Controller State Diagram
The state diagram for the TAP controller follows.[12]
TEST-LOGIC
1
RESET
0
1
1
1
TEST-LOGIC/
IDLE
SELECT
DR-SCAN
SELECT
IR-SCAN
0
0
0
1
1
CAPTURE-DR
CAPTURE-IR
0
0
SHIFT-DR
0
SHIFT-IR
0
1
1
EXIT1-DR
0
1
EXIT1-IR
0
1
0
0
PAUSE-DR
1
PAUSE-IR
1
0
0
EXIT2-DR
1
EXIT2-IR
1
UPDATE-DR
UPDATE-IR
1
1
0
0
Note
12. The 0/1 next to each state represents the value at TMS at the rising edge of TCK.
Document Number: 001-05384 Rev. *E
Page 14 of 28
CY7C1561V18
CY7C1576V18
CY7C1563V18
CY7C1565V18
TAP Controller Block Diagram
0
Bypass Register
Selection
TDI
Selection
Circuitry
2
1
0
0
0
TDO
Circuitry
Instruction Register
29
31 30
.
.
2
1
Identification Register
.
108 .
.
.
2
1
Boundary Scan Register
TCK
TMS
TAP Controller
TAP Electrical Characteristics
Over the Operating Range[13, 14, 15]
Parameter
VOH1
Description
Test Conditions
IOH = −2.0 mA
Min
1.4
1.6
Max
Unit
V
Output HIGH Voltage
Output HIGH Voltage
Output LOW Voltage
Output LOW Voltage
Input HIGH Voltage
VOH2
VOL1
VOL2
VIH
IOH = −100 µA
IOL = 2.0 mA
IOL = 100 µA
V
0.4
0.2
V
V
0.65VDD VDD + 0.3
V
VIL
Input LOW Voltage
–0.3
–5
0.35VDD
5
V
IX
Input and Output Load Current
GND ≤ VI ≤ VDD
µA
Notes
13. These characteristics pertain to the TAP inputs (TMS, TCK, TDI and TDO). Parallel load levels are specified in the Electrical Characteristics Table.
14. Overshoot: V (AC) < V + 0.35V (Pulse width less than t /2).
/2), Undershoot: V (AC) > −0.3V (Pulse width less than t
IH
DDQ
CYC
IL
CYC
15. All Voltage referenced to Ground.
Document Number: 001-05384 Rev. *E
Page 15 of 28
CY7C1561V18
CY7C1576V18
CY7C1563V18
CY7C1565V18
TAP AC Switching Characteristics
Over the Operating Range [16, 17]
Parameter
Description
Min
Max
Unit
ns
tTCYC
TCK Clock Cycle Time
TCK Clock Frequency
TCK Clock HIGH
50
tTF
20
MHz
ns
tTH
20
20
tTL
TCK Clock LOW
ns
Setup Times
tTMSS
tTDIS
TMS Setup to TCK Clock Rise
TDI Setup to TCK Clock Rise
Capture Setup to TCK Rise
5
5
5
ns
ns
ns
tCS
Hold Times
tTMSH
tTDIH
TMS Hold after TCK Clock Rise
TDI Hold after Clock Rise
5
5
5
ns
ns
ns
tCH
Capture Hold after Clock Rise
Output Times
tTDOV
tTDOX
TCK Clock LOW to TDO Valid
TCK Clock LOW to TDO Invalid
10
ns
ns
0
TAP Timing and Test Conditions
Figure 2 shows the TAP timing and test conditions.[17]
Figure 2. TAP Timing and Test Conditions
0.9V
ALL INPUT PULSES
1.8V
50Ω
0.9V
TDO
0V
Z = 50
Ω
0
C = 20 pF
L
t
t
TH
TL
GND
(a)
Test Clock
TCK
t
TCYC
t
TMSH
t
TMSS
Test Mode Select
TMS
t
TDIS
t
TDIH
Test Data In
TDI
Test Data Out
TDO
t
TDOV
t
TDOX
Notes
16. t and t refer to the setup and hold time requirements of latching data from the boundary scan register.
CS
CH
17. Test conditions are specified using the load in TAP AC Test Conditions. t /t = 1 ns.
R
F
Document Number: 001-05384 Rev. *E
Page 16 of 28
CY7C1561V18
CY7C1576V18
CY7C1563V18
CY7C1565V18
Identification Register Definitions
Value
Instruction Field
Description
CY7C1561V18
CY7C1576V18
000
CY7C1563V18
CY7C1565V18
Revision Number
(31:29)
000
000
000
Version number.
Cypress Device ID 11010010001000100 11010010001001100 11010010001010100 11010010001100100 Defines the type of
(28:12)
SRAM.
Cypress JEDEC ID
(11:1)
00000110100
1
00000110100
1
00000110100
1
00000110100
1
Allows unique
identification of
SRAM vendor.
ID Register
Presence (0)
Indicates the
presence of an ID
register.
Scan Register Sizes
Register Name
Bit Size
Instruction
Bypass
3
1
ID
32
109
Boundary Scan
Instruction Codes
Instruction
EXTEST
Code
000
Description
Captures the Input/Output ring contents.
IDCODE
001
Loads the ID register with the vendor ID code and places the register between TDI and TDO.
This operation does not affect SRAM operation.
SAMPLE Z
010
Captures the Input/Output contents. Places the boundary scanregister betweenTDI and TDO.
Forces all SRAM output drivers to a High-Z state.
RESERVED
011
100
Do Not Use: This instruction is reserved for future use.
SAMPLE/PRELOAD
Captures the Input/Output ring contents. Places the boundary scan register between TDI and
TDO. Does not affect the SRAM operation.
RESERVED
RESERVED
BYPASS
101
110
111
Do Not Use: This instruction is reserved for future use.
Do Not Use: This instruction is reserved for future use.
Places the bypass register between TDI and TDO. This operation does not affect SRAM
operation.
Document Number: 001-05384 Rev. *E
Page 17 of 28
CY7C1561V18
CY7C1576V18
CY7C1563V18
CY7C1565V18
Boundary Scan Order
Bit #
0
Bump ID
6R
Bit #
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
Bump ID
10G
9G
Bit #
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
Bump ID
6A
5B
5A
4A
5C
4B
3A
2A
1A
2B
3B
1C
1B
3D
3C
1D
2C
3E
2D
2E
1E
2F
Bit #
84
Bump ID
1J
1
6P
85
2J
2
6N
11F
11G
9F
86
3K
3
7P
87
3J
4
7N
88
2K
5
7R
10F
11E
10E
10D
9E
89
1K
6
8R
90
2L
7
8P
91
3L
8
9R
92
1M
1L
9
11P
10P
10N
9P
93
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
10C
11D
9C
94
3N
95
3M
1N
96
10M
11N
9M
9D
97
2M
3P
11B
11C
9B
98
99
2N
9N
100
101
102
103
104
105
106
107
108
2P
11L
11M
9L
10B
11A
10A
9A
1P
3R
4R
10L
11K
10K
9J
4P
8B
5P
7C
3F
5N
6C
1G
1F
5R
9K
8A
Internal
10J
11J
11H
7A
3G
2G
1H
7B
6B
Document Number: 001-05384 Rev. *E
Page 18 of 28
CY7C1561V18
CY7C1576V18
CY7C1563V18
CY7C1565V18
DLL Constraints
■ DLL uses K clock as its synchronizing input. The input must
Power Up Sequence in QDR-II+ SRAM
QDR-II+ SRAMs must be powered up and initialized in a
predefined manner to prevent undefined operations. During
Power Up, when the DOFF is tied HIGH, the DLL gets locked
after 2048 cycles of stable clock.
have low phase jitter, which is specified as tKC Var
.
■ The DLL functions at frequencies down to 120 MHz.
■ If the input clock is unstable and the DLL is enabled, then the
DLL may lock onto an incorrect frequency, causing unstable
SRAM behavior. To avoid this, provide 2048 cycles stable clock
to relock to the desired clock frequency.
Power Up Sequence
■ Apply power with DOFF tied HIGH (All other inputs can be
HIGH or LOW)
❐ Apply VDD before VDDQ
❐ Apply VDDQ before VREF or at the same time as VREF
■ Provide stable power and clock (K, K) for 2048 cycles to lock
the DLL.
Power Up Waveforms
K
K
Start Normal
Operation
Unstable Clock
> 2048 Stable Clock
Clock Start (Clock Starts after V /V
DD DDQ
is Stable)
V
/V
+
/V Stable (< 0.1V DC per 50 ns)
DD DDQ
V
DD DDQ
Fix HIGH (tie to V
DDQ
)
DOFF
Document Number: 001-05384 Rev. *E
Page 19 of 28
CY7C1561V18
CY7C1576V18
CY7C1563V18
CY7C1565V18
Current into Outputs (LOW) ........................................ 20 mA
Static Discharge Voltage (MIL-STD-883, M. 3015)... >2001V
Latch-up Current .................................................... >200 mA
Maximum Ratings
Exceeding maximum ratings may impair the useful life of the
device. These user guidelines are not tested.
Storage Temperature ................................. –65°C to +150°C
Ambient Temperature with Power Applied.. –55°C to +125°C
Supply Voltage on VDD Relative to GND........–0.5V to +2.9V
Supply Voltage on VDDQ Relative to GND.......–0.5V to +VDD
DC Applied to Outputs in High-Z ........ –0.5V to VDDQ + 0.3V
DC Input Voltage[14]............................... –0.5V to VDD + 0.3V
Operating Range
Ambient
[18]
[18]
Range
Commercial
Industrial
Temperature (TA)
VDD
VDDQ
0°C to +70°C
1.8 ± 0.1V
1.4V to
VDD
–40°C to +85°C
Electrical Characteristics
DC Electrical Characteristics
Over the Operating Range[15]
Parameter
VDD
Description
Power Supply Voltage
IO Supply Voltage
Test Conditions
Min
1.7
Typ
Max
1.9
Unit
1.8
1.5
V
V
VDDQ
VOH
1.4
VDD
Output HIGH Voltage
Output LOW Voltage
Output HIGH Voltage
Output LOW Voltage
Input HIGH Voltage[14]
Input LOW Voltage[14]
Input Leakage Current
Output Leakage Current
Input Reference Voltage[21]
VDD Operating Supply
Note 19
Note 20
VDDQ/2 – 0.12
VDDQ/2 – 0.12
VDDQ – 0.2
VSS
VDDQ/2 + 0.12
VDDQ/2 + 0.12
VDDQ
0.2
V
VOL
V
VOH(LOW)
VOL(LOW)
VIH
IOH = −0.1 mA, Nominal Impedance
V
IOL = 0.1mA, Nominal Impedance
V
VREF + 0.1
–0.15
VDDQ + 0.15
VREF – 0.1
2
V
VIL
V
IX
GND ≤ VI ≤ VDDQ
−2
µA
µA
V
IOZ
GND ≤ VI ≤ VDDQ, Output Disabled
Typical Value = 0.75V
−2
2
VREF
IDD (x8)
0.68
0.75
0.95
VDD = Max,
OUT = 0 mA,
f = fMAX = 1/tCYC
300 MHz
333 MHz
375 MHz
400 MHz
300 MHz
333 MHz
375 MHz
400 MHz
300 MHz
333 MHz
375 MHz
400 MHz
300 MHz
333 MHz
375 MHz
400 MHz
1100
mA
I
1200
1300
1400
IDD (x9)
VDD Operating Supply
VDD Operating Supply
VDD Operating Supply
VDD = Max,
IOUT = 0 mA,
f = fMAX = 1/tCYC
1100
mA
mA
mA
1200
1300
1400
IDD (x18)
VDD = Max,
OUT = 0 mA,
f = fMAX = 1/tCYC
1100
I
1200
1300
1400
IDD (x36)
VDD = Max,
OUT = 0 mA,
f = fMAX = 1/tCYC
1100
I
1200
1300
1400
Notes
18. Power up: Assumes a linear ramp from 0V to V (min) within 200 ms. During this time V < V and V
< V
.
DD
DD
IH
DD
DDQ
19. Output are impedance controlled. I = −(V
/2)/(RQ/5) for values of 175 ohms <= RQ <= 350 ohms.
/2)/(RQ/5) for values of 175 ohms <= RQ <= 350 ohms.
DDQ
OH
DDQ
20. Output are impedance controlled. I = (V
OL
21. V
(min) = 0.68V or 0.46V
, whichever is larger, V
(max) = 0.95V or 0.54V
, whichever is smaller.
REF
DDQ
REF
DDQ
Document Number: 001-05384 Rev. *E
Page 20 of 28
CY7C1561V18
CY7C1576V18
CY7C1563V18
CY7C1565V18
Electrical Characteristics (continued)
DC Electrical Characteristics
Over the Operating Range[15]
Parameter
Description
Test Conditions
Min
Typ
Max
450
500
525
550
Unit
ISB1
Automatic Power down Current Max VDD
,
300 MHz
333 MHz
375 MHz
400 MHz
mA
Both Ports Deselected,
VIN ≥ VIH or VIN ≤ VIL
f = fMAX = 1/tCYC
,
Inputs Static
AC Electrical Characteristics
Over the Operating Range[14]
Parameter
Description
Input HIGH Voltage
Input LOW Voltage
Test Conditions
Min
VREF + 0.2
–0.24
Typ
–
Max
Unit
V
VIH
VIL
VDDQ + 0.24
VREF – 0.2
–
V
Capacitance
Tested initially and after any design or process change that may affect these parameters.
Max
Parameter
Description
Input Capacitance
Test Conditions
TA = 25°C, f = 1 MHz, VDD = 1.8V, VDDQ = 1.5V
Unit
CIN
5
6
7
pF
pF
pF
CCLK
CO
Clock Input Capacitance
Output Capacitance
Thermal Resistance
Tested initially and after any design or process change that may affect these parameters.
165 FBGA
Package
Parameter
Description
Test Conditions
Unit
ΘJA
Thermal Resistance
(Junction to Ambient)
Test conditions follow standard test methods and
procedures for measuring thermal impedance, per
EIA/JESD51.
11.82
°C/W
°C/W
ΘJC
Thermal Resistance
(Junction to Case)
2.33
AC Test Loads and Waveforms
V
REF = 0.75V
0.75V
VREF
VREF
0.75V
R = 50Ω
OUTPUT
[22]
ALL INPUT PULSES
Z = 50Ω
0
OUTPUT
1.25V
Device
R = 50Ω
L
0.75V
Under
Device
Under
0.25V
Test
5 pF
VREF = 0.75V
Slew Rate = 2 V/ns
ZQ
Test
ZQ
RQ =
RQ =
250Ω
250Ω
INCLUDING
JIG AND
SCOPE
(a)
(b)
Notes
22. Unless otherwise noted, test conditions assume signal transition time of 2V/ns, timing reference levels of 0.75V, Vref = 0.75V, RQ = 250Ω, V
= 1.5V, input pulse
DDQ
levels of 0.25V to 1.25V, and output loading of the specified I /I and load capacitance shown in (a) of “AC Test Loads and Waveforms” .
OL OH
Document Number: 001-05384 Rev. *E
Page 21 of 28
CY7C1561V18
CY7C1576V18
CY7C1563V18
CY7C1565V18
Switching Characteristics
Over the Operating Range[22, 23]
400 MHz
375 MHz
333 MHz
300 MHz
CY
Consortium
Description
Unit
Parameter Parameter
Min Max Min Max Min Max Min Max
tPOWER
VDD(Typical) to the First Access[24]
K Clock Cycle Time
1
1
1
1
ms
tCYC
tKH
tKHKH
tKHKL
tKLKH
tKHKH
2.50 8.40 2.66 8.40 3.0 8.40 3.3 8.40 ns
Input Clock (K/K) HIGH
Input Clock (K/K) LOW
0.4
0.4
–
–
–
0.4
0.4
–
–
–
0.4
0.4
0.4
0.4
–
–
–
tCYC
tCYC
ns
tKL
tKHKH
K Clock Rise to K Clock Rise
(rising edge to rising edge)
1.06
1.13
1.28
–
1.40
Setup Times
tSA
tAVKH
tIVKH
tIVKH
Address Setup to K Clock Rise
0.4
0.4
–
–
–
0.4
0.4
–
–
–
0.4
0.4
–
–
–
0.4
0.4
–
–
–
ns
ns
ns
tSC
Control Setup to K Clock Rise (RPS, WPS)
tSCDDR
Double Data Rate Control Setup to Clock (K, K) 0.28
Rise (BWS0, BWS1, BWS2, BWS3)
0.28
0.28
0.28
tSD
tDVKH
D[X:0] Setup to Clock (K/K) Rise
0.28
–
0.28
–
0.28
–
0.28
–
ns
Hold Times
tHA
tKHAX
tKHIX
tKHIX
Address Hold after K Clock Rise
0.4
0.4
–
–
–
0.4
0.4
–
–
–
0.4
0.4
–
–
–
0.4
0.4
–
–
–
ns
ns
ns
tHC
Control Hold after K Clock Rise (RPS, WPS)
tHCDDR
Double Data Rate Control Hold after Clock (K/K) 0.28
Rise (BWS0, BWS1, BWS2, BWS3)
0.28
0.28
0.28
tHD
tKHDX
D[X:0] Hold after Clock (K/K) Rise
0.28
–
0.28
–
0.28
–
0.28
–
ns
Output Times
tCO
tCHQV
K/K Clock Rise to Data Valid
0.45
–
–
0.45
–
–
0.45
–
–
0.45 ns
ns
tDOH
tCHQX
Data Output Hold after Output K/K Clock Rise –0.45
(Active to Active)
–0.45
–0.45
–0.45
–
tCCQO
tCQOH
tCQD
tCHCQV
tCHCQX
tCQHQV
tCQHQX
tCQHCQL
K/K Clock Rise to Echo Clock Valid
0.45
–
–
0.45
–
–
0.45
–
–
0.45 ns
Echo Clock Hold after K/K Clock Rise
Echo Clock High to Data Valid
Echo Clock High to Data Invalid
Output Clock (CQ/CQ) HIGH[27]
CQ Clock Rise to CQ Clock Rise[27]
(rising edge to rising edge)
–0.45
–0.45
–0.45
–0.45
–
0.2
–
ns
ns
ns
ns
ns
0.2
–
0.2
–
0.2
–
tCQDOH
tCQH
–0.2
0.81
0.81
–0.2
0.88
0.88
–0.2
1.03
1.03
–0.2
1.15
1.15
–
–
–
tCQHCQH tCQHCQH
–
–
–
0.45
–
–
tCHZ
tCHQZ
Clock (K/K) Rise to High-Z
(Active to High-Z)[24,25]
Clock (K/K) Rise to Low-Z[24, 25]
0.45
–
0.45
–
–
0.45 ns
ns
tCLZ
tCHQX1
–0.45
–
–0.45
–
–0.45
–0.45
–
[28]
tQVLD
tCQHQVLD
Echo Clock High to QVLD Valid
–0.20 0.20 –0.20 0.20 –0.20 0.20 –0.20 0.20 ns
Notes
23. When a part with a maximum frequency above 300 MHz is operating at a lower clock frequency, it requires the input timings of the frequency range in which it is being
operated and outputs data with the output timings of that frequency range.
24. This part has a voltage regulator internally; t
be initiated.
is the time that the power needs to be supplied above VDD minimum initially before a read or write operation can
POWER
25. t
, t
, are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured ± 100 mV from steady-state voltage.
CHZ CLZ
26. At any given voltage and temperature t
is less than t
and t
less than t
.
CO
CHZ
CLZ
CHZ
27. These parameters are extrapolated from the input timing parameters (t
- 250ps, where 250ps is the internal jitter. An input jitter of 200ps(t
) is already included
KHKH
KCVAR
in the t
). These parameters are only guaranteed by design and are not tested in production.
KHKH
28. t
spec is applicable for both rising and falling edges of QVLD signal.
QVLD
Document Number: 001-05384 Rev. *E
Page 22 of 28
CY7C1561V18
CY7C1576V18
CY7C1563V18
CY7C1565V18
Switching Characteristics
Over the Operating Range[22, 23] (continued)
400 MHz
375 MHz
333 MHz
300 MHz
CY
Consortium
Description
Unit
Parameter Parameter
Min Max Min Max Min Max Min Max
DLL Timing
tKC Var
tKC lock
tKC Var
tKC lock
Clock Phase Jitter
–
0.20
–
–
0.20
–
–
0.20
–
–
0.20 ns
DLL Lock Time (K)
K Static to DLL Reset[28]
2048
30
2048
30
2048
30
2048
30
–
–
cycles
ns
tKC Reset tKC Reset
–
–
–
Note
29. Hold to >V or <V .
IH
IL
Document Number: 001-05384 Rev. *E
Page 23 of 28
CY7C1561V18
CY7C1576V18
CY7C1563V18
CY7C1565V18
Switching Waveforms
Read/Write/Deselect Sequence[30, 31, 32]
Figure 3. Waveform for 2.5 Cycle Read Latency
WRITE
3
READ
4
NOP
1
READ
2
WRITE
5
NOP
6
7
8
K
t
t
KL
t
t
KH
CYC
KHKH
K
RPS
t
t
SC HC
t
t
SC
HC
WPS
A
A0
A1
A2
A3
t
t
HD
t
t
HD
SA
HA
t
SD
t
SD
D11
D12
D30
D32
D33
D10
QVLD
D13
D31
D
t
QVLD
t
QVLD
t
DOH
t
t
CQDOH
CO
t
t
CHZ
t
CLZ
t
CQD
Q
Q00 Q01 Q02
CCQO
Q20 Q21 Q22
Q23
Q03
(Read Latency = 2.5 Cycles)
CQOH
CQ
CQ
CCQO
t
t
t
CQHCQH
CQH
CQOH
DON’T CARE
UNDEFINED
Notes
30. Q00 refers to output from address A0. Q01 refers to output from the next internal burst address following A0, i.e., A0+1.
31. Outputs are disabled (High-Z) one clock cycle after a NOP.
32. In this example, if address A2 = A1, then data Q20 = D10 and Q21 = D11. Write data is forwarded immediately as read results. This note applies to the whole diagram.
Document Number: 001-05384 Rev. *E
Page 24 of 28
CY7C1561V18
CY7C1576V18
CY7C1563V18
CY7C1565V18
Ordering Information
Not all of the speed, package and temperature ranges are available. Please contact your local sales representative or
visit www.cypress.com for actual products offered.
Speed
(MHz)
Package
Diagram
Operating
Range
Ordering Code
Package Type
400 CY7C1561V18-400BZC
CY7C1576V18-400BZC
CY7C1563V18-400BZC
CY7C1565V18-400BZC
CY7C1561V18-400BZXC
CY7C1576V18-400BZXC
CY7C1563V18-400BZXC
CY7C1565V18-400BZXC
CY7C1561V18-400BZI
CY7C1576V18-400BZI
CY7C1563V18-400BZI
CY7C1565V18-400BZI
CY7C1561V18-400BZXI
CY7C1576V18-400BZXI
CY7C1563V18-400BZXI
CY7C1565V18-400BZXI
375 CY7C1561V18-375BZC
CY7C1576V18-375BZC
CY7C1563V18-375BZC
CY7C1565V18-375BZC
CY7C1561V18-375BZXC
CY7C1576V18-375BZXC
CY7C1563V18-375BZXC
CY7C1565V18-375BZXC
CY7C1561V18-375BZI
CY7C1576V18-375BZI
CY7C1563V18-375BZI
CY7C1565V18-375BZI
CY7C1561V18-375BZXI
CY7C1576V18-375BZXI
CY7C1563V18-375BZXI
CY7C1565V18-375BZXI
51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm)
51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm) Pb-Free
51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm)
51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm) Pb-Free
51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm)
51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm) Pb-Free
51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm)
51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm) Pb-Free
Commercial
Industrial
Commercial
Industrial
Document Number: 001-05384 Rev. *E
Page 25 of 28
CY7C1561V18
CY7C1576V18
CY7C1563V18
CY7C1565V18
Ordering Information (continued)
Not all of the speed, package and temperature ranges are available. Please contact your local sales representative or
visit www.cypress.com for actual products offered.
Speed
(MHz)
Package
Diagram
Operating
Range
Ordering Code
Package Type
333 CY7C1561V18-333BZC
CY7C1576V18-333BZC
CY7C1563V18-333BZC
CY7C1565V18-333BZC
CY7C1561V18-333BZXC
CY7C1576V18-333BZXC
CY7C1563V18-333BZXC
CY7C1565V18-333BZXC
CY7C1561V18-333BZI
CY7C1576V18-333BZI
CY7C1563V18-333BZI
CY7C1565V18-333BZI
CY7C1561V18-333BZXI
CY7C1576V18-333BZXI
CY7C1563V18-333BZXI
CY7C1565V18-333BZXI
300 CY7C1561V18-300BZC
CY7C1576V18-300BZC
CY7C1563V18-300BZC
CY7C1565V18-300BZC
CY7C1561V18-300BZXC
CY7C1576V18-300BZXC
CY7C1563V18-300BZXC
CY7C1565V18-300BZXC
CY7C1561V18-300BZI
CY7C1576V18-300BZI
CY7C1563V18-300BZI
CY7C1565V18-300BZI
CY7C1561V18-300BZXI
CY7C1576V18-300BZXI
CY7C1563V18-300BZXI
CY7C1565V18-300BZXI
51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm)
51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm) Pb-Free
51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm)
51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm) Pb-Free
51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm)
51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm) Pb-Free
51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm)
51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm) Pb-Free
Commercial
Industrial
Commercial
Industrial
Document Number: 001-05384 Rev. *E
Page 26 of 28
CY7C1561V18
CY7C1576V18
CY7C1563V18
CY7C1565V18
Package Diagram
Figure 4. 165-ball FBGA (15 x 17 x 1.40 mm), 51-85195
"/44/- 6)%7
4/0 6)%7
0). ꢀ #/2.%2
ꢃꢂꢃꢄ - #
ꢃꢂꢈꢄ - # ! "
ꢍꢃꢂꢀꢉ
0). ꢀ #/2.%2
ꢃꢂꢄꢃ
ꢅꢀꢆꢄ8ꢇ
ꢎꢃꢂꢃꢆ
ꢀ
ꢈ
ꢊ
ꢉ
ꢄ
ꢆ
ꢁ
ꢋ
ꢌ
ꢀꢃ
ꢀꢀ
ꢀꢀ ꢀꢃ
ꢌ
ꢋ
ꢁ
ꢆ
ꢄ
ꢉ
ꢊ
ꢈ
ꢀ
!
"
!
"
#
$
#
$
%
%
&
&
'
'
(
*
(
*
+
+
,
,
-
-
.
0
2
.
0
2
!
ꢀꢂꢃꢃ
ꢄꢂꢃꢃ
ꢀꢃꢂꢃꢃ
"
ꢀꢄꢂꢃꢃ¼ꢃꢂꢀꢃ
ꢃꢂꢀꢄꢅꢉ8ꢇ
./4%3 ꢏ
3/,$%2 0!$ 490% ꢏ./. 3/,$%2 -!3+ $%&).%$ ꢅ.3-$ꢇ
0!#+!'% 7%)'(4 ꢏꢃꢂꢆꢄG
*%$%# 2%&%2%.#% ꢏ-/ꢎꢈꢀꢆ ꢐ $%3)'. ꢉꢂꢆ#
0!#+!'% #/$% ꢏ""ꢃ!$
3%!4).' 0,!.%
#
51-85195-*A
Document Number: 001-05384 Rev. *E
Page 27 of 28
CY7C1561V18
CY7C1576V18
CY7C1563V18
CY7C1565V18
Document History Page
Document Title: CY7C1561V18/CY7C1576V18/CY7C1563V18/CY7C1565V18, 72-Mbit QDR™-II+ SRAM 4-Word Burst Archi-
tecture (2.5 Cycle Read Latency)
Document Number: 001-05384
ISSUE
DATE
ORIG. OF
CHANGE
REV. ECN NO.
DESCRIPTION OF CHANGE
**
402911 See ECN
425251 See ECN
VEE
VEE
New Data Sheet
*A
Updated the switching waveform
Corrected the typos in DC parameters
Updated the DLL section
Added additional notes in the AC parameter section
Updated the Power up sequence
Added additional parameters in the AC timing
*B
*C
437000 See ECN
461934 See ECN
IGS
ECN for Show on web
NXR
Moved the Selection Guide table from page# 3 to page# 1.
Modified Application Diagram.
Changed tTH and tTL from 40 ns to 20 ns, changed tTMSS, tTDIS, tCS, tTMSH, tTDIH, tCH
from 10 ns to 5 ns and changed tTDOV from 20 ns to 10 ns in TAP AC Switching
Characteristics table
Modified Power Up waveform.
Included Maximum ratings for Supply Voltage on VDDQ Relative to GND.
Changed the Maximum Ratings for DC Input Voltage from VDDQ to VDD
.
Changed the Pin Definition of IX from Input Load current to Input Leakage current on
page#18.
*D
497567 See ECN
NXR
Changed the VDDQ operating voltage to 1.4V to VDD in the Features section, in
Operating Range table and in the DC Electrical Characteristics table
Added foot note in page# 1
Changed the Maximum rating of Ambient Temperature with Power Applied from –10°C
to +85°C to –55°C to +125°C
Changed VREF (Max) spec from 0.85V to 0.95V in the DC Electrical Characteristics
table and in the note below the table
Updated footnote #21 to specify Overshoot and Undershoot Spec
Updated IDD and ISB values
Updated ΘJA and ΘJC values
Removed x9 part and its related information
Updated footnote #25
*E
1351243 See ECN VKN/FSU Converted from preliminary to final
Added x8 and x9 parts
Changed tCYC max spec to 8.4 ns for all speed bins
Updated footnote# 23
Updated Ordering Information table
© Cypress Semiconductor Corporation, 2005-2007. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use
of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used
for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use
as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support
systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.
Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign),
United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of,
and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress
integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without
the express written permission of Cypress.
Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not
assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where
a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress’ product in a life-support systems application implies that the manufacturer
assumes all risk of such use and in doing so indemnifies Cypress against all charges.
Use may be limited by and subject to the applicable Cypress software license agreement.
Document Number: 001-05384 Rev. *E
Revised July 24, 2007
Page 28 of 28
QDR RAMs and Quad Data Rate RAMs comprise a new family of products developed by Cypress, IDT, NEC, Renesas, and Samsung. All product and company names mentioned in this document
are the trademarks of their respective holders.
相关型号:
CY7C1565V18-300BZXI
72-Mbit QDR⑩-II+ SRAM 4-Word Burst Architecture (2.5 Cycle Read Latency)
CYPRESS
CY7C1565V18-333BZXC
72-Mbit QDR⑩-II+ SRAM 4-Word Burst Architecture (2.5 Cycle Read Latency)
CYPRESS
CY7C1565V18-333BZXI
72-Mbit QDR⑩-II+ SRAM 4-Word Burst Architecture (2.5 Cycle Read Latency)
CYPRESS
CY7C1565V18-375BZXC
72-Mbit QDR⑩-II+ SRAM 4-Word Burst Architecture (2.5 Cycle Read Latency)
CYPRESS
CY7C1565V18-375BZXI
72-Mbit QDR⑩-II+ SRAM 4-Word Burst Architecture (2.5 Cycle Read Latency)
CYPRESS
CY7C1565V18-400BZXC
72-Mbit QDR⑩-II+ SRAM 4-Word Burst Architecture (2.5 Cycle Read Latency)
CYPRESS
©2020 ICPDF网 联系我们和版权申明